18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * r8a77965 Clock Pulse Generator / Module Standby and Software Reset
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2018 Jacopo Mondi <jacopo+renesas@jmondi.org>
68c2ecf20Sopenharmony_ci * Copyright (C) 2019 Renesas Electronics Corp.
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Based on r8a7795-cpg-mssr.c
98c2ecf20Sopenharmony_ci *
108c2ecf20Sopenharmony_ci * Copyright (C) 2015 Glider bvba
118c2ecf20Sopenharmony_ci * Copyright (C) 2015 Renesas Electronics Corp.
128c2ecf20Sopenharmony_ci */
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_ci#include <linux/device.h>
158c2ecf20Sopenharmony_ci#include <linux/init.h>
168c2ecf20Sopenharmony_ci#include <linux/kernel.h>
178c2ecf20Sopenharmony_ci#include <linux/soc/renesas/rcar-rst.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include <dt-bindings/clock/r8a77965-cpg-mssr.h>
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci#include "renesas-cpg-mssr.h"
228c2ecf20Sopenharmony_ci#include "rcar-gen3-cpg.h"
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_cienum clk_ids {
258c2ecf20Sopenharmony_ci	/* Core Clock Outputs exported to DT */
268c2ecf20Sopenharmony_ci	LAST_DT_CORE_CLK = R8A77965_CLK_OSC,
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci	/* External Input Clocks */
298c2ecf20Sopenharmony_ci	CLK_EXTAL,
308c2ecf20Sopenharmony_ci	CLK_EXTALR,
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci	/* Internal Core Clocks */
338c2ecf20Sopenharmony_ci	CLK_MAIN,
348c2ecf20Sopenharmony_ci	CLK_PLL0,
358c2ecf20Sopenharmony_ci	CLK_PLL1,
368c2ecf20Sopenharmony_ci	CLK_PLL3,
378c2ecf20Sopenharmony_ci	CLK_PLL4,
388c2ecf20Sopenharmony_ci	CLK_PLL1_DIV2,
398c2ecf20Sopenharmony_ci	CLK_PLL1_DIV4,
408c2ecf20Sopenharmony_ci	CLK_S0,
418c2ecf20Sopenharmony_ci	CLK_S1,
428c2ecf20Sopenharmony_ci	CLK_S2,
438c2ecf20Sopenharmony_ci	CLK_S3,
448c2ecf20Sopenharmony_ci	CLK_SDSRC,
458c2ecf20Sopenharmony_ci	CLK_SSPSRC,
468c2ecf20Sopenharmony_ci	CLK_RPCSRC,
478c2ecf20Sopenharmony_ci	CLK_RINT,
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci	/* Module Clocks */
508c2ecf20Sopenharmony_ci	MOD_CLK_BASE
518c2ecf20Sopenharmony_ci};
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_cistatic const struct cpg_core_clk r8a77965_core_clks[] __initconst = {
548c2ecf20Sopenharmony_ci	/* External Clock Inputs */
558c2ecf20Sopenharmony_ci	DEF_INPUT("extal",      CLK_EXTAL),
568c2ecf20Sopenharmony_ci	DEF_INPUT("extalr",     CLK_EXTALR),
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	/* Internal Core Clocks */
598c2ecf20Sopenharmony_ci	DEF_BASE(".main",	CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
608c2ecf20Sopenharmony_ci	DEF_BASE(".pll0",	CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
618c2ecf20Sopenharmony_ci	DEF_BASE(".pll1",	CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
628c2ecf20Sopenharmony_ci	DEF_BASE(".pll3",	CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
638c2ecf20Sopenharmony_ci	DEF_BASE(".pll4",	CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,		CLK_PLL1,	2, 1),
668c2ecf20Sopenharmony_ci	DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,		CLK_PLL1_DIV2,	2, 1),
678c2ecf20Sopenharmony_ci	DEF_FIXED(".s0",	CLK_S0,			CLK_PLL1_DIV2,	2, 1),
688c2ecf20Sopenharmony_ci	DEF_FIXED(".s1",	CLK_S1,			CLK_PLL1_DIV2,	3, 1),
698c2ecf20Sopenharmony_ci	DEF_FIXED(".s2",	CLK_S2,			CLK_PLL1_DIV2,	4, 1),
708c2ecf20Sopenharmony_ci	DEF_FIXED(".s3",	CLK_S3,			CLK_PLL1_DIV2,	6, 1),
718c2ecf20Sopenharmony_ci	DEF_FIXED(".sdsrc",	CLK_SDSRC,		CLK_PLL1_DIV2,	2, 1),
728c2ecf20Sopenharmony_ci	DEF_BASE(".rpcsrc",	CLK_RPCSRC, CLK_TYPE_GEN3_RPCSRC, CLK_PLL1),
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci	DEF_BASE("rpc",		R8A77965_CLK_RPC, CLK_TYPE_GEN3_RPC,
758c2ecf20Sopenharmony_ci		 CLK_RPCSRC),
768c2ecf20Sopenharmony_ci	DEF_BASE("rpcd2",	R8A77965_CLK_RPCD2, CLK_TYPE_GEN3_RPCD2,
778c2ecf20Sopenharmony_ci		 R8A77965_CLK_RPC),
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci	DEF_GEN3_OSC(".r",	CLK_RINT,		CLK_EXTAL,	32),
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	/* Core Clock Outputs */
828c2ecf20Sopenharmony_ci	DEF_GEN3_Z("z",		R8A77965_CLK_Z,		CLK_TYPE_GEN3_Z,  CLK_PLL0, 2, 8),
838c2ecf20Sopenharmony_ci	DEF_FIXED("ztr",	R8A77965_CLK_ZTR,	CLK_PLL1_DIV2,	6, 1),
848c2ecf20Sopenharmony_ci	DEF_FIXED("ztrd2",	R8A77965_CLK_ZTRD2,	CLK_PLL1_DIV2,	12, 1),
858c2ecf20Sopenharmony_ci	DEF_FIXED("zt",		R8A77965_CLK_ZT,	CLK_PLL1_DIV2,	4, 1),
868c2ecf20Sopenharmony_ci	DEF_FIXED("zx",		R8A77965_CLK_ZX,	CLK_PLL1_DIV2,	2, 1),
878c2ecf20Sopenharmony_ci	DEF_FIXED("s0d1",	R8A77965_CLK_S0D1,	CLK_S0,		1, 1),
888c2ecf20Sopenharmony_ci	DEF_FIXED("s0d2",	R8A77965_CLK_S0D2,	CLK_S0,		2, 1),
898c2ecf20Sopenharmony_ci	DEF_FIXED("s0d3",	R8A77965_CLK_S0D3,	CLK_S0,		3, 1),
908c2ecf20Sopenharmony_ci	DEF_FIXED("s0d4",	R8A77965_CLK_S0D4,	CLK_S0,		4, 1),
918c2ecf20Sopenharmony_ci	DEF_FIXED("s0d6",	R8A77965_CLK_S0D6,	CLK_S0,		6, 1),
928c2ecf20Sopenharmony_ci	DEF_FIXED("s0d8",	R8A77965_CLK_S0D8,	CLK_S0,		8, 1),
938c2ecf20Sopenharmony_ci	DEF_FIXED("s0d12",	R8A77965_CLK_S0D12,	CLK_S0,		12, 1),
948c2ecf20Sopenharmony_ci	DEF_FIXED("s1d1",	R8A77965_CLK_S1D1,	CLK_S1,		1, 1),
958c2ecf20Sopenharmony_ci	DEF_FIXED("s1d2",	R8A77965_CLK_S1D2,	CLK_S1,		2, 1),
968c2ecf20Sopenharmony_ci	DEF_FIXED("s1d4",	R8A77965_CLK_S1D4,	CLK_S1,		4, 1),
978c2ecf20Sopenharmony_ci	DEF_FIXED("s2d1",	R8A77965_CLK_S2D1,	CLK_S2,		1, 1),
988c2ecf20Sopenharmony_ci	DEF_FIXED("s2d2",	R8A77965_CLK_S2D2,	CLK_S2,		2, 1),
998c2ecf20Sopenharmony_ci	DEF_FIXED("s2d4",	R8A77965_CLK_S2D4,	CLK_S2,		4, 1),
1008c2ecf20Sopenharmony_ci	DEF_FIXED("s3d1",	R8A77965_CLK_S3D1,	CLK_S3,		1, 1),
1018c2ecf20Sopenharmony_ci	DEF_FIXED("s3d2",	R8A77965_CLK_S3D2,	CLK_S3,		2, 1),
1028c2ecf20Sopenharmony_ci	DEF_FIXED("s3d4",	R8A77965_CLK_S3D4,	CLK_S3,		4, 1),
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci	DEF_GEN3_SD("sd0",	R8A77965_CLK_SD0,	CLK_SDSRC,	0x074),
1058c2ecf20Sopenharmony_ci	DEF_GEN3_SD("sd1",	R8A77965_CLK_SD1,	CLK_SDSRC,	0x078),
1068c2ecf20Sopenharmony_ci	DEF_GEN3_SD("sd2",	R8A77965_CLK_SD2,	CLK_SDSRC,	0x268),
1078c2ecf20Sopenharmony_ci	DEF_GEN3_SD("sd3",	R8A77965_CLK_SD3,	CLK_SDSRC,	0x26c),
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	DEF_FIXED("cl",		R8A77965_CLK_CL,	CLK_PLL1_DIV2, 48, 1),
1108c2ecf20Sopenharmony_ci	DEF_FIXED("cr",         R8A77965_CLK_CR,	CLK_PLL1_DIV4,  2, 1),
1118c2ecf20Sopenharmony_ci	DEF_FIXED("cp",		R8A77965_CLK_CP,	CLK_EXTAL,	2, 1),
1128c2ecf20Sopenharmony_ci	DEF_FIXED("cpex",	R8A77965_CLK_CPEX,	CLK_EXTAL,	2, 1),
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	DEF_DIV6P1("canfd",	R8A77965_CLK_CANFD,	CLK_PLL1_DIV4,	0x244),
1158c2ecf20Sopenharmony_ci	DEF_DIV6P1("csi0",	R8A77965_CLK_CSI0,	CLK_PLL1_DIV4,	0x00c),
1168c2ecf20Sopenharmony_ci	DEF_DIV6P1("mso",	R8A77965_CLK_MSO,	CLK_PLL1_DIV4,	0x014),
1178c2ecf20Sopenharmony_ci	DEF_DIV6P1("hdmi",	R8A77965_CLK_HDMI,	CLK_PLL1_DIV4,	0x250),
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	DEF_GEN3_OSC("osc",	R8A77965_CLK_OSC,	CLK_EXTAL,	8),
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	DEF_BASE("r",		R8A77965_CLK_R,	CLK_TYPE_GEN3_R, CLK_RINT),
1228c2ecf20Sopenharmony_ci};
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_cistatic const struct mssr_mod_clk r8a77965_mod_clks[] __initconst = {
1258c2ecf20Sopenharmony_ci	DEF_MOD("fdp1-0",		119,	R8A77965_CLK_S0D1),
1268c2ecf20Sopenharmony_ci	DEF_MOD("scif5",		202,	R8A77965_CLK_S3D4),
1278c2ecf20Sopenharmony_ci	DEF_MOD("scif4",		203,	R8A77965_CLK_S3D4),
1288c2ecf20Sopenharmony_ci	DEF_MOD("scif3",		204,	R8A77965_CLK_S3D4),
1298c2ecf20Sopenharmony_ci	DEF_MOD("scif1",		206,	R8A77965_CLK_S3D4),
1308c2ecf20Sopenharmony_ci	DEF_MOD("scif0",		207,	R8A77965_CLK_S3D4),
1318c2ecf20Sopenharmony_ci	DEF_MOD("msiof3",		208,	R8A77965_CLK_MSO),
1328c2ecf20Sopenharmony_ci	DEF_MOD("msiof2",		209,	R8A77965_CLK_MSO),
1338c2ecf20Sopenharmony_ci	DEF_MOD("msiof1",		210,	R8A77965_CLK_MSO),
1348c2ecf20Sopenharmony_ci	DEF_MOD("msiof0",		211,	R8A77965_CLK_MSO),
1358c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac2",		217,	R8A77965_CLK_S3D1),
1368c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac1",		218,	R8A77965_CLK_S3D1),
1378c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac0",		219,	R8A77965_CLK_S0D3),
1388c2ecf20Sopenharmony_ci	DEF_MOD("sceg-pub",		229,	R8A77965_CLK_CR),
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci	DEF_MOD("cmt3",			300,	R8A77965_CLK_R),
1418c2ecf20Sopenharmony_ci	DEF_MOD("cmt2",			301,	R8A77965_CLK_R),
1428c2ecf20Sopenharmony_ci	DEF_MOD("cmt1",			302,	R8A77965_CLK_R),
1438c2ecf20Sopenharmony_ci	DEF_MOD("cmt0",			303,	R8A77965_CLK_R),
1448c2ecf20Sopenharmony_ci	DEF_MOD("tpu0",			304,	R8A77965_CLK_S3D4),
1458c2ecf20Sopenharmony_ci	DEF_MOD("scif2",		310,	R8A77965_CLK_S3D4),
1468c2ecf20Sopenharmony_ci	DEF_MOD("sdif3",		311,	R8A77965_CLK_SD3),
1478c2ecf20Sopenharmony_ci	DEF_MOD("sdif2",		312,	R8A77965_CLK_SD2),
1488c2ecf20Sopenharmony_ci	DEF_MOD("sdif1",		313,	R8A77965_CLK_SD1),
1498c2ecf20Sopenharmony_ci	DEF_MOD("sdif0",		314,	R8A77965_CLK_SD0),
1508c2ecf20Sopenharmony_ci	DEF_MOD("pcie1",		318,	R8A77965_CLK_S3D1),
1518c2ecf20Sopenharmony_ci	DEF_MOD("pcie0",		319,	R8A77965_CLK_S3D1),
1528c2ecf20Sopenharmony_ci	DEF_MOD("usb3-if0",		328,	R8A77965_CLK_S3D1),
1538c2ecf20Sopenharmony_ci	DEF_MOD("usb-dmac0",		330,	R8A77965_CLK_S3D1),
1548c2ecf20Sopenharmony_ci	DEF_MOD("usb-dmac1",		331,	R8A77965_CLK_S3D1),
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci	DEF_MOD("rwdt",			402,	R8A77965_CLK_R),
1578c2ecf20Sopenharmony_ci	DEF_MOD("intc-ex",		407,	R8A77965_CLK_CP),
1588c2ecf20Sopenharmony_ci	DEF_MOD("intc-ap",		408,	R8A77965_CLK_S0D3),
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci	DEF_MOD("audmac1",		501,	R8A77965_CLK_S1D2),
1618c2ecf20Sopenharmony_ci	DEF_MOD("audmac0",		502,	R8A77965_CLK_S1D2),
1628c2ecf20Sopenharmony_ci	DEF_MOD("drif31",		508,	R8A77965_CLK_S3D2),
1638c2ecf20Sopenharmony_ci	DEF_MOD("drif30",		509,	R8A77965_CLK_S3D2),
1648c2ecf20Sopenharmony_ci	DEF_MOD("drif21",		510,	R8A77965_CLK_S3D2),
1658c2ecf20Sopenharmony_ci	DEF_MOD("drif20",		511,	R8A77965_CLK_S3D2),
1668c2ecf20Sopenharmony_ci	DEF_MOD("drif11",		512,	R8A77965_CLK_S3D2),
1678c2ecf20Sopenharmony_ci	DEF_MOD("drif10",		513,	R8A77965_CLK_S3D2),
1688c2ecf20Sopenharmony_ci	DEF_MOD("drif01",		514,	R8A77965_CLK_S3D2),
1698c2ecf20Sopenharmony_ci	DEF_MOD("drif00",		515,	R8A77965_CLK_S3D2),
1708c2ecf20Sopenharmony_ci	DEF_MOD("hscif4",		516,	R8A77965_CLK_S3D1),
1718c2ecf20Sopenharmony_ci	DEF_MOD("hscif3",		517,	R8A77965_CLK_S3D1),
1728c2ecf20Sopenharmony_ci	DEF_MOD("hscif2",		518,	R8A77965_CLK_S3D1),
1738c2ecf20Sopenharmony_ci	DEF_MOD("hscif1",		519,	R8A77965_CLK_S3D1),
1748c2ecf20Sopenharmony_ci	DEF_MOD("hscif0",		520,	R8A77965_CLK_S3D1),
1758c2ecf20Sopenharmony_ci	DEF_MOD("thermal",		522,	R8A77965_CLK_CP),
1768c2ecf20Sopenharmony_ci	DEF_MOD("pwm",			523,	R8A77965_CLK_S0D12),
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	DEF_MOD("fcpvd1",		602,	R8A77965_CLK_S0D2),
1798c2ecf20Sopenharmony_ci	DEF_MOD("fcpvd0",		603,	R8A77965_CLK_S0D2),
1808c2ecf20Sopenharmony_ci	DEF_MOD("fcpvb0",		607,	R8A77965_CLK_S0D1),
1818c2ecf20Sopenharmony_ci	DEF_MOD("fcpvi0",		611,	R8A77965_CLK_S0D1),
1828c2ecf20Sopenharmony_ci	DEF_MOD("fcpf0",		615,	R8A77965_CLK_S0D1),
1838c2ecf20Sopenharmony_ci	DEF_MOD("fcpcs",		619,	R8A77965_CLK_S0D2),
1848c2ecf20Sopenharmony_ci	DEF_MOD("vspd1",		622,	R8A77965_CLK_S0D2),
1858c2ecf20Sopenharmony_ci	DEF_MOD("vspd0",		623,	R8A77965_CLK_S0D2),
1868c2ecf20Sopenharmony_ci	DEF_MOD("vspb",			626,	R8A77965_CLK_S0D1),
1878c2ecf20Sopenharmony_ci	DEF_MOD("vspi0",		631,	R8A77965_CLK_S0D1),
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	DEF_MOD("ehci1",		702,	R8A77965_CLK_S3D2),
1908c2ecf20Sopenharmony_ci	DEF_MOD("ehci0",		703,	R8A77965_CLK_S3D2),
1918c2ecf20Sopenharmony_ci	DEF_MOD("hsusb",		704,	R8A77965_CLK_S3D2),
1928c2ecf20Sopenharmony_ci	DEF_MOD("cmm3",			708,	R8A77965_CLK_S2D1),
1938c2ecf20Sopenharmony_ci	DEF_MOD("cmm1",			710,	R8A77965_CLK_S2D1),
1948c2ecf20Sopenharmony_ci	DEF_MOD("cmm0",			711,	R8A77965_CLK_S2D1),
1958c2ecf20Sopenharmony_ci	DEF_MOD("csi20",		714,	R8A77965_CLK_CSI0),
1968c2ecf20Sopenharmony_ci	DEF_MOD("csi40",		716,	R8A77965_CLK_CSI0),
1978c2ecf20Sopenharmony_ci	DEF_MOD("du3",			721,	R8A77965_CLK_S2D1),
1988c2ecf20Sopenharmony_ci	DEF_MOD("du1",			723,	R8A77965_CLK_S2D1),
1998c2ecf20Sopenharmony_ci	DEF_MOD("du0",			724,	R8A77965_CLK_S2D1),
2008c2ecf20Sopenharmony_ci	DEF_MOD("lvds",			727,	R8A77965_CLK_S2D1),
2018c2ecf20Sopenharmony_ci	DEF_MOD("hdmi0",		729,	R8A77965_CLK_HDMI),
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci	DEF_MOD("vin7",			804,	R8A77965_CLK_S0D2),
2048c2ecf20Sopenharmony_ci	DEF_MOD("vin6",			805,	R8A77965_CLK_S0D2),
2058c2ecf20Sopenharmony_ci	DEF_MOD("vin5",			806,	R8A77965_CLK_S0D2),
2068c2ecf20Sopenharmony_ci	DEF_MOD("vin4",			807,	R8A77965_CLK_S0D2),
2078c2ecf20Sopenharmony_ci	DEF_MOD("vin3",			808,	R8A77965_CLK_S0D2),
2088c2ecf20Sopenharmony_ci	DEF_MOD("vin2",			809,	R8A77965_CLK_S0D2),
2098c2ecf20Sopenharmony_ci	DEF_MOD("vin1",			810,	R8A77965_CLK_S0D2),
2108c2ecf20Sopenharmony_ci	DEF_MOD("vin0",			811,	R8A77965_CLK_S0D2),
2118c2ecf20Sopenharmony_ci	DEF_MOD("etheravb",		812,	R8A77965_CLK_S0D6),
2128c2ecf20Sopenharmony_ci	DEF_MOD("sata0",		815,	R8A77965_CLK_S3D2),
2138c2ecf20Sopenharmony_ci	DEF_MOD("imr1",			822,	R8A77965_CLK_S0D2),
2148c2ecf20Sopenharmony_ci	DEF_MOD("imr0",			823,	R8A77965_CLK_S0D2),
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_ci	DEF_MOD("gpio7",		905,	R8A77965_CLK_S3D4),
2178c2ecf20Sopenharmony_ci	DEF_MOD("gpio6",		906,	R8A77965_CLK_S3D4),
2188c2ecf20Sopenharmony_ci	DEF_MOD("gpio5",		907,	R8A77965_CLK_S3D4),
2198c2ecf20Sopenharmony_ci	DEF_MOD("gpio4",		908,	R8A77965_CLK_S3D4),
2208c2ecf20Sopenharmony_ci	DEF_MOD("gpio3",		909,	R8A77965_CLK_S3D4),
2218c2ecf20Sopenharmony_ci	DEF_MOD("gpio2",		910,	R8A77965_CLK_S3D4),
2228c2ecf20Sopenharmony_ci	DEF_MOD("gpio1",		911,	R8A77965_CLK_S3D4),
2238c2ecf20Sopenharmony_ci	DEF_MOD("gpio0",		912,	R8A77965_CLK_S3D4),
2248c2ecf20Sopenharmony_ci	DEF_MOD("can-fd",		914,	R8A77965_CLK_S3D2),
2258c2ecf20Sopenharmony_ci	DEF_MOD("can-if1",		915,	R8A77965_CLK_S3D4),
2268c2ecf20Sopenharmony_ci	DEF_MOD("can-if0",		916,	R8A77965_CLK_S3D4),
2278c2ecf20Sopenharmony_ci	DEF_MOD("rpc-if",		917,	R8A77965_CLK_RPCD2),
2288c2ecf20Sopenharmony_ci	DEF_MOD("i2c6",			918,	R8A77965_CLK_S0D6),
2298c2ecf20Sopenharmony_ci	DEF_MOD("i2c5",			919,	R8A77965_CLK_S0D6),
2308c2ecf20Sopenharmony_ci	DEF_MOD("i2c-dvfs",		926,	R8A77965_CLK_CP),
2318c2ecf20Sopenharmony_ci	DEF_MOD("i2c4",			927,	R8A77965_CLK_S0D6),
2328c2ecf20Sopenharmony_ci	DEF_MOD("i2c3",			928,	R8A77965_CLK_S0D6),
2338c2ecf20Sopenharmony_ci	DEF_MOD("i2c2",			929,	R8A77965_CLK_S3D2),
2348c2ecf20Sopenharmony_ci	DEF_MOD("i2c1",			930,	R8A77965_CLK_S3D2),
2358c2ecf20Sopenharmony_ci	DEF_MOD("i2c0",			931,	R8A77965_CLK_S3D2),
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci	DEF_MOD("ssi-all",		1005,	R8A77965_CLK_S3D4),
2388c2ecf20Sopenharmony_ci	DEF_MOD("ssi9",			1006,	MOD_CLK_ID(1005)),
2398c2ecf20Sopenharmony_ci	DEF_MOD("ssi8",			1007,	MOD_CLK_ID(1005)),
2408c2ecf20Sopenharmony_ci	DEF_MOD("ssi7",			1008,	MOD_CLK_ID(1005)),
2418c2ecf20Sopenharmony_ci	DEF_MOD("ssi6",			1009,	MOD_CLK_ID(1005)),
2428c2ecf20Sopenharmony_ci	DEF_MOD("ssi5",			1010,	MOD_CLK_ID(1005)),
2438c2ecf20Sopenharmony_ci	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
2448c2ecf20Sopenharmony_ci	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
2458c2ecf20Sopenharmony_ci	DEF_MOD("ssi2",			1013,	MOD_CLK_ID(1005)),
2468c2ecf20Sopenharmony_ci	DEF_MOD("ssi1",			1014,	MOD_CLK_ID(1005)),
2478c2ecf20Sopenharmony_ci	DEF_MOD("ssi0",			1015,	MOD_CLK_ID(1005)),
2488c2ecf20Sopenharmony_ci	DEF_MOD("scu-all",		1017,	R8A77965_CLK_S3D4),
2498c2ecf20Sopenharmony_ci	DEF_MOD("scu-dvc1",		1018,	MOD_CLK_ID(1017)),
2508c2ecf20Sopenharmony_ci	DEF_MOD("scu-dvc0",		1019,	MOD_CLK_ID(1017)),
2518c2ecf20Sopenharmony_ci	DEF_MOD("scu-ctu1-mix1",	1020,	MOD_CLK_ID(1017)),
2528c2ecf20Sopenharmony_ci	DEF_MOD("scu-ctu0-mix0",	1021,	MOD_CLK_ID(1017)),
2538c2ecf20Sopenharmony_ci	DEF_MOD("scu-src9",		1022,	MOD_CLK_ID(1017)),
2548c2ecf20Sopenharmony_ci	DEF_MOD("scu-src8",		1023,	MOD_CLK_ID(1017)),
2558c2ecf20Sopenharmony_ci	DEF_MOD("scu-src7",		1024,	MOD_CLK_ID(1017)),
2568c2ecf20Sopenharmony_ci	DEF_MOD("scu-src6",		1025,	MOD_CLK_ID(1017)),
2578c2ecf20Sopenharmony_ci	DEF_MOD("scu-src5",		1026,	MOD_CLK_ID(1017)),
2588c2ecf20Sopenharmony_ci	DEF_MOD("scu-src4",		1027,	MOD_CLK_ID(1017)),
2598c2ecf20Sopenharmony_ci	DEF_MOD("scu-src3",		1028,	MOD_CLK_ID(1017)),
2608c2ecf20Sopenharmony_ci	DEF_MOD("scu-src2",		1029,	MOD_CLK_ID(1017)),
2618c2ecf20Sopenharmony_ci	DEF_MOD("scu-src1",		1030,	MOD_CLK_ID(1017)),
2628c2ecf20Sopenharmony_ci	DEF_MOD("scu-src0",		1031,	MOD_CLK_ID(1017)),
2638c2ecf20Sopenharmony_ci};
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_cistatic const unsigned int r8a77965_crit_mod_clks[] __initconst = {
2668c2ecf20Sopenharmony_ci	MOD_CLK_ID(402),	/* RWDT */
2678c2ecf20Sopenharmony_ci	MOD_CLK_ID(408),	/* INTC-AP (GIC) */
2688c2ecf20Sopenharmony_ci};
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_ci/*
2718c2ecf20Sopenharmony_ci * CPG Clock Data
2728c2ecf20Sopenharmony_ci */
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_ci/*
2758c2ecf20Sopenharmony_ci *   MD		EXTAL		PLL0	PLL1	PLL3	PLL4	OSC
2768c2ecf20Sopenharmony_ci * 14 13 19 17	(MHz)
2778c2ecf20Sopenharmony_ci *-----------------------------------------------------------------
2788c2ecf20Sopenharmony_ci * 0  0  0  0	16.66 x 1	x180	x192	x192	x144	/16
2798c2ecf20Sopenharmony_ci * 0  0  0  1	16.66 x 1	x180	x192	x128	x144	/16
2808c2ecf20Sopenharmony_ci * 0  0  1  0	Prohibited setting
2818c2ecf20Sopenharmony_ci * 0  0  1  1	16.66 x 1	x180	x192	x192	x144	/16
2828c2ecf20Sopenharmony_ci * 0  1  0  0	20    x 1	x150	x160	x160	x120	/19
2838c2ecf20Sopenharmony_ci * 0  1  0  1	20    x 1	x150	x160	x106	x120	/19
2848c2ecf20Sopenharmony_ci * 0  1  1  0	Prohibited setting
2858c2ecf20Sopenharmony_ci * 0  1  1  1	20    x 1	x150	x160	x160	x120	/19
2868c2ecf20Sopenharmony_ci * 1  0  0  0	25    x 1	x120	x128	x128	x96	/24
2878c2ecf20Sopenharmony_ci * 1  0  0  1	25    x 1	x120	x128	x84	x96	/24
2888c2ecf20Sopenharmony_ci * 1  0  1  0	Prohibited setting
2898c2ecf20Sopenharmony_ci * 1  0  1  1	25    x 1	x120	x128	x128	x96	/24
2908c2ecf20Sopenharmony_ci * 1  1  0  0	33.33 / 2	x180	x192	x192	x144	/32
2918c2ecf20Sopenharmony_ci * 1  1  0  1	33.33 / 2	x180	x192	x128	x144	/32
2928c2ecf20Sopenharmony_ci * 1  1  1  0	Prohibited setting
2938c2ecf20Sopenharmony_ci * 1  1  1  1	33.33 / 2	x180	x192	x192	x144	/32
2948c2ecf20Sopenharmony_ci */
2958c2ecf20Sopenharmony_ci#define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 11) | \
2968c2ecf20Sopenharmony_ci					 (((md) & BIT(13)) >> 11) | \
2978c2ecf20Sopenharmony_ci					 (((md) & BIT(19)) >> 18) | \
2988c2ecf20Sopenharmony_ci					 (((md) & BIT(17)) >> 17))
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_cistatic const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
3018c2ecf20Sopenharmony_ci	/* EXTAL div	PLL1 mult/div	PLL3 mult/div	OSC prediv */
3028c2ecf20Sopenharmony_ci	{ 1,		192,	1,	192,	1,	16,	},
3038c2ecf20Sopenharmony_ci	{ 1,		192,	1,	128,	1,	16,	},
3048c2ecf20Sopenharmony_ci	{ 0, /* Prohibited setting */				},
3058c2ecf20Sopenharmony_ci	{ 1,		192,	1,	192,	1,	16,	},
3068c2ecf20Sopenharmony_ci	{ 1,		160,	1,	160,	1,	19,	},
3078c2ecf20Sopenharmony_ci	{ 1,		160,	1,	106,	1,	19,	},
3088c2ecf20Sopenharmony_ci	{ 0, /* Prohibited setting */				},
3098c2ecf20Sopenharmony_ci	{ 1,		160,	1,	160,	1,	19,	},
3108c2ecf20Sopenharmony_ci	{ 1,		128,	1,	128,	1,	24,	},
3118c2ecf20Sopenharmony_ci	{ 1,		128,	1,	84,	1,	24,	},
3128c2ecf20Sopenharmony_ci	{ 0, /* Prohibited setting */				},
3138c2ecf20Sopenharmony_ci	{ 1,		128,	1,	128,	1,	24,	},
3148c2ecf20Sopenharmony_ci	{ 2,		192,	1,	192,	1,	32,	},
3158c2ecf20Sopenharmony_ci	{ 2,		192,	1,	128,	1,	32,	},
3168c2ecf20Sopenharmony_ci	{ 0, /* Prohibited setting */				},
3178c2ecf20Sopenharmony_ci	{ 2,		192,	1,	192,	1,	32,	},
3188c2ecf20Sopenharmony_ci};
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_cistatic int __init r8a77965_cpg_mssr_init(struct device *dev)
3218c2ecf20Sopenharmony_ci{
3228c2ecf20Sopenharmony_ci	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
3238c2ecf20Sopenharmony_ci	u32 cpg_mode;
3248c2ecf20Sopenharmony_ci	int error;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	error = rcar_rst_read_mode_pins(&cpg_mode);
3278c2ecf20Sopenharmony_ci	if (error)
3288c2ecf20Sopenharmony_ci		return error;
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
3318c2ecf20Sopenharmony_ci	if (!cpg_pll_config->extal_div) {
3328c2ecf20Sopenharmony_ci		dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
3338c2ecf20Sopenharmony_ci		return -EINVAL;
3348c2ecf20Sopenharmony_ci	}
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci	return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
3378c2ecf20Sopenharmony_ci}
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ciconst struct cpg_mssr_info r8a77965_cpg_mssr_info __initconst = {
3408c2ecf20Sopenharmony_ci	/* Core Clocks */
3418c2ecf20Sopenharmony_ci	.core_clks		= r8a77965_core_clks,
3428c2ecf20Sopenharmony_ci	.num_core_clks		= ARRAY_SIZE(r8a77965_core_clks),
3438c2ecf20Sopenharmony_ci	.last_dt_core_clk	= LAST_DT_CORE_CLK,
3448c2ecf20Sopenharmony_ci	.num_total_core_clks	= MOD_CLK_BASE,
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	/* Module Clocks */
3478c2ecf20Sopenharmony_ci	.mod_clks		= r8a77965_mod_clks,
3488c2ecf20Sopenharmony_ci	.num_mod_clks		= ARRAY_SIZE(r8a77965_mod_clks),
3498c2ecf20Sopenharmony_ci	.num_hw_mod_clks	= 12 * 32,
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci	/* Critical Module Clocks */
3528c2ecf20Sopenharmony_ci	.crit_mod_clks		= r8a77965_crit_mod_clks,
3538c2ecf20Sopenharmony_ci	.num_crit_mod_clks	= ARRAY_SIZE(r8a77965_crit_mod_clks),
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci	/* Callbacks */
3568c2ecf20Sopenharmony_ci	.init			= r8a77965_cpg_mssr_init,
3578c2ecf20Sopenharmony_ci	.cpg_clk_register	= rcar_gen3_cpg_clk_register,
3588c2ecf20Sopenharmony_ci};
359