18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * r8a774a1 Clock Pulse Generator / Module Standby and Software Reset 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2018 Renesas Electronics Corp. 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Based on r8a7796-cpg-mssr.c 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci * Copyright (C) 2016 Glider bvba 108c2ecf20Sopenharmony_ci */ 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include <linux/device.h> 138c2ecf20Sopenharmony_ci#include <linux/init.h> 148c2ecf20Sopenharmony_ci#include <linux/kernel.h> 158c2ecf20Sopenharmony_ci#include <linux/soc/renesas/rcar-rst.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include <dt-bindings/clock/r8a774a1-cpg-mssr.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include "renesas-cpg-mssr.h" 208c2ecf20Sopenharmony_ci#include "rcar-gen3-cpg.h" 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_cienum clk_ids { 238c2ecf20Sopenharmony_ci /* Core Clock Outputs exported to DT */ 248c2ecf20Sopenharmony_ci LAST_DT_CORE_CLK = R8A774A1_CLK_CANFD, 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci /* External Input Clocks */ 278c2ecf20Sopenharmony_ci CLK_EXTAL, 288c2ecf20Sopenharmony_ci CLK_EXTALR, 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci /* Internal Core Clocks */ 318c2ecf20Sopenharmony_ci CLK_MAIN, 328c2ecf20Sopenharmony_ci CLK_PLL0, 338c2ecf20Sopenharmony_ci CLK_PLL1, 348c2ecf20Sopenharmony_ci CLK_PLL2, 358c2ecf20Sopenharmony_ci CLK_PLL3, 368c2ecf20Sopenharmony_ci CLK_PLL4, 378c2ecf20Sopenharmony_ci CLK_PLL1_DIV2, 388c2ecf20Sopenharmony_ci CLK_PLL1_DIV4, 398c2ecf20Sopenharmony_ci CLK_S0, 408c2ecf20Sopenharmony_ci CLK_S1, 418c2ecf20Sopenharmony_ci CLK_S2, 428c2ecf20Sopenharmony_ci CLK_S3, 438c2ecf20Sopenharmony_ci CLK_SDSRC, 448c2ecf20Sopenharmony_ci CLK_RINT, 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci /* Module Clocks */ 478c2ecf20Sopenharmony_ci MOD_CLK_BASE 488c2ecf20Sopenharmony_ci}; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_cistatic const struct cpg_core_clk r8a774a1_core_clks[] __initconst = { 518c2ecf20Sopenharmony_ci /* External Clock Inputs */ 528c2ecf20Sopenharmony_ci DEF_INPUT("extal", CLK_EXTAL), 538c2ecf20Sopenharmony_ci DEF_INPUT("extalr", CLK_EXTALR), 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci /* Internal Core Clocks */ 568c2ecf20Sopenharmony_ci DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL), 578c2ecf20Sopenharmony_ci DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN), 588c2ecf20Sopenharmony_ci DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN), 598c2ecf20Sopenharmony_ci DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN), 608c2ecf20Sopenharmony_ci DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 618c2ecf20Sopenharmony_ci DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN), 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), 648c2ecf20Sopenharmony_ci DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1), 658c2ecf20Sopenharmony_ci DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1), 668c2ecf20Sopenharmony_ci DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1), 678c2ecf20Sopenharmony_ci DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1), 688c2ecf20Sopenharmony_ci DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1), 698c2ecf20Sopenharmony_ci DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1), 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci DEF_GEN3_OSC(".r", CLK_RINT, CLK_EXTAL, 32), 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci /* Core Clock Outputs */ 748c2ecf20Sopenharmony_ci DEF_GEN3_Z("z", R8A774A1_CLK_Z, CLK_TYPE_GEN3_Z, CLK_PLL0, 2, 8), 758c2ecf20Sopenharmony_ci DEF_GEN3_Z("z2", R8A774A1_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 768c2ecf20Sopenharmony_ci DEF_FIXED("ztr", R8A774A1_CLK_ZTR, CLK_PLL1_DIV2, 6, 1), 778c2ecf20Sopenharmony_ci DEF_FIXED("ztrd2", R8A774A1_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1), 788c2ecf20Sopenharmony_ci DEF_FIXED("zt", R8A774A1_CLK_ZT, CLK_PLL1_DIV2, 4, 1), 798c2ecf20Sopenharmony_ci DEF_FIXED("zx", R8A774A1_CLK_ZX, CLK_PLL1_DIV2, 2, 1), 808c2ecf20Sopenharmony_ci DEF_FIXED("s0d1", R8A774A1_CLK_S0D1, CLK_S0, 1, 1), 818c2ecf20Sopenharmony_ci DEF_FIXED("s0d2", R8A774A1_CLK_S0D2, CLK_S0, 2, 1), 828c2ecf20Sopenharmony_ci DEF_FIXED("s0d3", R8A774A1_CLK_S0D3, CLK_S0, 3, 1), 838c2ecf20Sopenharmony_ci DEF_FIXED("s0d4", R8A774A1_CLK_S0D4, CLK_S0, 4, 1), 848c2ecf20Sopenharmony_ci DEF_FIXED("s0d6", R8A774A1_CLK_S0D6, CLK_S0, 6, 1), 858c2ecf20Sopenharmony_ci DEF_FIXED("s0d8", R8A774A1_CLK_S0D8, CLK_S0, 8, 1), 868c2ecf20Sopenharmony_ci DEF_FIXED("s0d12", R8A774A1_CLK_S0D12, CLK_S0, 12, 1), 878c2ecf20Sopenharmony_ci DEF_FIXED("s1d2", R8A774A1_CLK_S1D2, CLK_S1, 2, 1), 888c2ecf20Sopenharmony_ci DEF_FIXED("s1d4", R8A774A1_CLK_S1D4, CLK_S1, 4, 1), 898c2ecf20Sopenharmony_ci DEF_FIXED("s2d1", R8A774A1_CLK_S2D1, CLK_S2, 1, 1), 908c2ecf20Sopenharmony_ci DEF_FIXED("s2d2", R8A774A1_CLK_S2D2, CLK_S2, 2, 1), 918c2ecf20Sopenharmony_ci DEF_FIXED("s2d4", R8A774A1_CLK_S2D4, CLK_S2, 4, 1), 928c2ecf20Sopenharmony_ci DEF_FIXED("s3d1", R8A774A1_CLK_S3D1, CLK_S3, 1, 1), 938c2ecf20Sopenharmony_ci DEF_FIXED("s3d2", R8A774A1_CLK_S3D2, CLK_S3, 2, 1), 948c2ecf20Sopenharmony_ci DEF_FIXED("s3d4", R8A774A1_CLK_S3D4, CLK_S3, 4, 1), 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci DEF_GEN3_SD("sd0", R8A774A1_CLK_SD0, CLK_SDSRC, 0x074), 978c2ecf20Sopenharmony_ci DEF_GEN3_SD("sd1", R8A774A1_CLK_SD1, CLK_SDSRC, 0x078), 988c2ecf20Sopenharmony_ci DEF_GEN3_SD("sd2", R8A774A1_CLK_SD2, CLK_SDSRC, 0x268), 998c2ecf20Sopenharmony_ci DEF_GEN3_SD("sd3", R8A774A1_CLK_SD3, CLK_SDSRC, 0x26c), 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci DEF_FIXED("cl", R8A774A1_CLK_CL, CLK_PLL1_DIV2, 48, 1), 1028c2ecf20Sopenharmony_ci DEF_FIXED("cp", R8A774A1_CLK_CP, CLK_EXTAL, 2, 1), 1038c2ecf20Sopenharmony_ci DEF_FIXED("cpex", R8A774A1_CLK_CPEX, CLK_EXTAL, 2, 1), 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci DEF_DIV6P1("canfd", R8A774A1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 1068c2ecf20Sopenharmony_ci DEF_DIV6P1("csi0", R8A774A1_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 1078c2ecf20Sopenharmony_ci DEF_DIV6P1("mso", R8A774A1_CLK_MSO, CLK_PLL1_DIV4, 0x014), 1088c2ecf20Sopenharmony_ci DEF_DIV6P1("hdmi", R8A774A1_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci DEF_GEN3_OSC("osc", R8A774A1_CLK_OSC, CLK_EXTAL, 8), 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci DEF_BASE("r", R8A774A1_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT), 1138c2ecf20Sopenharmony_ci}; 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_cistatic const struct mssr_mod_clk r8a774a1_mod_clks[] __initconst = { 1168c2ecf20Sopenharmony_ci DEF_MOD("tmu4", 121, R8A774A1_CLK_S0D6), 1178c2ecf20Sopenharmony_ci DEF_MOD("tmu3", 122, R8A774A1_CLK_S3D2), 1188c2ecf20Sopenharmony_ci DEF_MOD("tmu2", 123, R8A774A1_CLK_S3D2), 1198c2ecf20Sopenharmony_ci DEF_MOD("tmu1", 124, R8A774A1_CLK_S3D2), 1208c2ecf20Sopenharmony_ci DEF_MOD("tmu0", 125, R8A774A1_CLK_CP), 1218c2ecf20Sopenharmony_ci DEF_MOD("fdp1-0", 119, R8A774A1_CLK_S0D1), 1228c2ecf20Sopenharmony_ci DEF_MOD("scif5", 202, R8A774A1_CLK_S3D4), 1238c2ecf20Sopenharmony_ci DEF_MOD("scif4", 203, R8A774A1_CLK_S3D4), 1248c2ecf20Sopenharmony_ci DEF_MOD("scif3", 204, R8A774A1_CLK_S3D4), 1258c2ecf20Sopenharmony_ci DEF_MOD("scif1", 206, R8A774A1_CLK_S3D4), 1268c2ecf20Sopenharmony_ci DEF_MOD("scif0", 207, R8A774A1_CLK_S3D4), 1278c2ecf20Sopenharmony_ci DEF_MOD("msiof3", 208, R8A774A1_CLK_MSO), 1288c2ecf20Sopenharmony_ci DEF_MOD("msiof2", 209, R8A774A1_CLK_MSO), 1298c2ecf20Sopenharmony_ci DEF_MOD("msiof1", 210, R8A774A1_CLK_MSO), 1308c2ecf20Sopenharmony_ci DEF_MOD("msiof0", 211, R8A774A1_CLK_MSO), 1318c2ecf20Sopenharmony_ci DEF_MOD("sys-dmac2", 217, R8A774A1_CLK_S3D1), 1328c2ecf20Sopenharmony_ci DEF_MOD("sys-dmac1", 218, R8A774A1_CLK_S3D1), 1338c2ecf20Sopenharmony_ci DEF_MOD("sys-dmac0", 219, R8A774A1_CLK_S0D3), 1348c2ecf20Sopenharmony_ci DEF_MOD("cmt3", 300, R8A774A1_CLK_R), 1358c2ecf20Sopenharmony_ci DEF_MOD("cmt2", 301, R8A774A1_CLK_R), 1368c2ecf20Sopenharmony_ci DEF_MOD("cmt1", 302, R8A774A1_CLK_R), 1378c2ecf20Sopenharmony_ci DEF_MOD("cmt0", 303, R8A774A1_CLK_R), 1388c2ecf20Sopenharmony_ci DEF_MOD("scif2", 310, R8A774A1_CLK_S3D4), 1398c2ecf20Sopenharmony_ci DEF_MOD("sdif3", 311, R8A774A1_CLK_SD3), 1408c2ecf20Sopenharmony_ci DEF_MOD("sdif2", 312, R8A774A1_CLK_SD2), 1418c2ecf20Sopenharmony_ci DEF_MOD("sdif1", 313, R8A774A1_CLK_SD1), 1428c2ecf20Sopenharmony_ci DEF_MOD("sdif0", 314, R8A774A1_CLK_SD0), 1438c2ecf20Sopenharmony_ci DEF_MOD("pcie1", 318, R8A774A1_CLK_S3D1), 1448c2ecf20Sopenharmony_ci DEF_MOD("pcie0", 319, R8A774A1_CLK_S3D1), 1458c2ecf20Sopenharmony_ci DEF_MOD("usb3-if0", 328, R8A774A1_CLK_S3D1), 1468c2ecf20Sopenharmony_ci DEF_MOD("usb-dmac0", 330, R8A774A1_CLK_S3D1), 1478c2ecf20Sopenharmony_ci DEF_MOD("usb-dmac1", 331, R8A774A1_CLK_S3D1), 1488c2ecf20Sopenharmony_ci DEF_MOD("rwdt", 402, R8A774A1_CLK_R), 1498c2ecf20Sopenharmony_ci DEF_MOD("intc-ex", 407, R8A774A1_CLK_CP), 1508c2ecf20Sopenharmony_ci DEF_MOD("intc-ap", 408, R8A774A1_CLK_S0D3), 1518c2ecf20Sopenharmony_ci DEF_MOD("audmac1", 501, R8A774A1_CLK_S1D2), 1528c2ecf20Sopenharmony_ci DEF_MOD("audmac0", 502, R8A774A1_CLK_S1D2), 1538c2ecf20Sopenharmony_ci DEF_MOD("hscif4", 516, R8A774A1_CLK_S3D1), 1548c2ecf20Sopenharmony_ci DEF_MOD("hscif3", 517, R8A774A1_CLK_S3D1), 1558c2ecf20Sopenharmony_ci DEF_MOD("hscif2", 518, R8A774A1_CLK_S3D1), 1568c2ecf20Sopenharmony_ci DEF_MOD("hscif1", 519, R8A774A1_CLK_S3D1), 1578c2ecf20Sopenharmony_ci DEF_MOD("hscif0", 520, R8A774A1_CLK_S3D1), 1588c2ecf20Sopenharmony_ci DEF_MOD("thermal", 522, R8A774A1_CLK_CP), 1598c2ecf20Sopenharmony_ci DEF_MOD("pwm", 523, R8A774A1_CLK_S0D12), 1608c2ecf20Sopenharmony_ci DEF_MOD("fcpvd2", 601, R8A774A1_CLK_S0D2), 1618c2ecf20Sopenharmony_ci DEF_MOD("fcpvd1", 602, R8A774A1_CLK_S0D2), 1628c2ecf20Sopenharmony_ci DEF_MOD("fcpvd0", 603, R8A774A1_CLK_S0D2), 1638c2ecf20Sopenharmony_ci DEF_MOD("fcpvb0", 607, R8A774A1_CLK_S0D1), 1648c2ecf20Sopenharmony_ci DEF_MOD("fcpvi0", 611, R8A774A1_CLK_S0D1), 1658c2ecf20Sopenharmony_ci DEF_MOD("fcpf0", 615, R8A774A1_CLK_S0D1), 1668c2ecf20Sopenharmony_ci DEF_MOD("fcpci0", 617, R8A774A1_CLK_S0D2), 1678c2ecf20Sopenharmony_ci DEF_MOD("fcpcs", 619, R8A774A1_CLK_S0D2), 1688c2ecf20Sopenharmony_ci DEF_MOD("vspd2", 621, R8A774A1_CLK_S0D2), 1698c2ecf20Sopenharmony_ci DEF_MOD("vspd1", 622, R8A774A1_CLK_S0D2), 1708c2ecf20Sopenharmony_ci DEF_MOD("vspd0", 623, R8A774A1_CLK_S0D2), 1718c2ecf20Sopenharmony_ci DEF_MOD("vspb", 626, R8A774A1_CLK_S0D1), 1728c2ecf20Sopenharmony_ci DEF_MOD("vspi0", 631, R8A774A1_CLK_S0D1), 1738c2ecf20Sopenharmony_ci DEF_MOD("ehci1", 702, R8A774A1_CLK_S3D2), 1748c2ecf20Sopenharmony_ci DEF_MOD("ehci0", 703, R8A774A1_CLK_S3D2), 1758c2ecf20Sopenharmony_ci DEF_MOD("hsusb", 704, R8A774A1_CLK_S3D2), 1768c2ecf20Sopenharmony_ci DEF_MOD("csi20", 714, R8A774A1_CLK_CSI0), 1778c2ecf20Sopenharmony_ci DEF_MOD("csi40", 716, R8A774A1_CLK_CSI0), 1788c2ecf20Sopenharmony_ci DEF_MOD("du2", 722, R8A774A1_CLK_S2D1), 1798c2ecf20Sopenharmony_ci DEF_MOD("du1", 723, R8A774A1_CLK_S2D1), 1808c2ecf20Sopenharmony_ci DEF_MOD("du0", 724, R8A774A1_CLK_S2D1), 1818c2ecf20Sopenharmony_ci DEF_MOD("lvds", 727, R8A774A1_CLK_S2D1), 1828c2ecf20Sopenharmony_ci DEF_MOD("hdmi0", 729, R8A774A1_CLK_HDMI), 1838c2ecf20Sopenharmony_ci DEF_MOD("vin7", 804, R8A774A1_CLK_S0D2), 1848c2ecf20Sopenharmony_ci DEF_MOD("vin6", 805, R8A774A1_CLK_S0D2), 1858c2ecf20Sopenharmony_ci DEF_MOD("vin5", 806, R8A774A1_CLK_S0D2), 1868c2ecf20Sopenharmony_ci DEF_MOD("vin4", 807, R8A774A1_CLK_S0D2), 1878c2ecf20Sopenharmony_ci DEF_MOD("vin3", 808, R8A774A1_CLK_S0D2), 1888c2ecf20Sopenharmony_ci DEF_MOD("vin2", 809, R8A774A1_CLK_S0D2), 1898c2ecf20Sopenharmony_ci DEF_MOD("vin1", 810, R8A774A1_CLK_S0D2), 1908c2ecf20Sopenharmony_ci DEF_MOD("vin0", 811, R8A774A1_CLK_S0D2), 1918c2ecf20Sopenharmony_ci DEF_MOD("etheravb", 812, R8A774A1_CLK_S0D6), 1928c2ecf20Sopenharmony_ci DEF_MOD("gpio7", 905, R8A774A1_CLK_S3D4), 1938c2ecf20Sopenharmony_ci DEF_MOD("gpio6", 906, R8A774A1_CLK_S3D4), 1948c2ecf20Sopenharmony_ci DEF_MOD("gpio5", 907, R8A774A1_CLK_S3D4), 1958c2ecf20Sopenharmony_ci DEF_MOD("gpio4", 908, R8A774A1_CLK_S3D4), 1968c2ecf20Sopenharmony_ci DEF_MOD("gpio3", 909, R8A774A1_CLK_S3D4), 1978c2ecf20Sopenharmony_ci DEF_MOD("gpio2", 910, R8A774A1_CLK_S3D4), 1988c2ecf20Sopenharmony_ci DEF_MOD("gpio1", 911, R8A774A1_CLK_S3D4), 1998c2ecf20Sopenharmony_ci DEF_MOD("gpio0", 912, R8A774A1_CLK_S3D4), 2008c2ecf20Sopenharmony_ci DEF_MOD("can-fd", 914, R8A774A1_CLK_S3D2), 2018c2ecf20Sopenharmony_ci DEF_MOD("can-if1", 915, R8A774A1_CLK_S3D4), 2028c2ecf20Sopenharmony_ci DEF_MOD("can-if0", 916, R8A774A1_CLK_S3D4), 2038c2ecf20Sopenharmony_ci DEF_MOD("i2c6", 918, R8A774A1_CLK_S0D6), 2048c2ecf20Sopenharmony_ci DEF_MOD("i2c5", 919, R8A774A1_CLK_S0D6), 2058c2ecf20Sopenharmony_ci DEF_MOD("i2c-dvfs", 926, R8A774A1_CLK_CP), 2068c2ecf20Sopenharmony_ci DEF_MOD("i2c4", 927, R8A774A1_CLK_S0D6), 2078c2ecf20Sopenharmony_ci DEF_MOD("i2c3", 928, R8A774A1_CLK_S0D6), 2088c2ecf20Sopenharmony_ci DEF_MOD("i2c2", 929, R8A774A1_CLK_S3D2), 2098c2ecf20Sopenharmony_ci DEF_MOD("i2c1", 930, R8A774A1_CLK_S3D2), 2108c2ecf20Sopenharmony_ci DEF_MOD("i2c0", 931, R8A774A1_CLK_S3D2), 2118c2ecf20Sopenharmony_ci DEF_MOD("ssi-all", 1005, R8A774A1_CLK_S3D4), 2128c2ecf20Sopenharmony_ci DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)), 2138c2ecf20Sopenharmony_ci DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)), 2148c2ecf20Sopenharmony_ci DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)), 2158c2ecf20Sopenharmony_ci DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)), 2168c2ecf20Sopenharmony_ci DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)), 2178c2ecf20Sopenharmony_ci DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)), 2188c2ecf20Sopenharmony_ci DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)), 2198c2ecf20Sopenharmony_ci DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)), 2208c2ecf20Sopenharmony_ci DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)), 2218c2ecf20Sopenharmony_ci DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)), 2228c2ecf20Sopenharmony_ci DEF_MOD("scu-all", 1017, R8A774A1_CLK_S3D4), 2238c2ecf20Sopenharmony_ci DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)), 2248c2ecf20Sopenharmony_ci DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)), 2258c2ecf20Sopenharmony_ci DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)), 2268c2ecf20Sopenharmony_ci DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)), 2278c2ecf20Sopenharmony_ci DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)), 2288c2ecf20Sopenharmony_ci DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)), 2298c2ecf20Sopenharmony_ci DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)), 2308c2ecf20Sopenharmony_ci DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)), 2318c2ecf20Sopenharmony_ci DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)), 2328c2ecf20Sopenharmony_ci DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)), 2338c2ecf20Sopenharmony_ci DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)), 2348c2ecf20Sopenharmony_ci DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)), 2358c2ecf20Sopenharmony_ci DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)), 2368c2ecf20Sopenharmony_ci DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)), 2378c2ecf20Sopenharmony_ci}; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_cistatic const unsigned int r8a774a1_crit_mod_clks[] __initconst = { 2408c2ecf20Sopenharmony_ci MOD_CLK_ID(402), /* RWDT */ 2418c2ecf20Sopenharmony_ci MOD_CLK_ID(408), /* INTC-AP (GIC) */ 2428c2ecf20Sopenharmony_ci}; 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci/* 2458c2ecf20Sopenharmony_ci * CPG Clock Data 2468c2ecf20Sopenharmony_ci */ 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci/* 2498c2ecf20Sopenharmony_ci * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC 2508c2ecf20Sopenharmony_ci * 14 13 19 17 (MHz) 2518c2ecf20Sopenharmony_ci *------------------------------------------------------------------------- 2528c2ecf20Sopenharmony_ci * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 /16 2538c2ecf20Sopenharmony_ci * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 /16 2548c2ecf20Sopenharmony_ci * 0 0 1 0 Prohibited setting 2558c2ecf20Sopenharmony_ci * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 /16 2568c2ecf20Sopenharmony_ci * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 /19 2578c2ecf20Sopenharmony_ci * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 /19 2588c2ecf20Sopenharmony_ci * 0 1 1 0 Prohibited setting 2598c2ecf20Sopenharmony_ci * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 /19 2608c2ecf20Sopenharmony_ci * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 /24 2618c2ecf20Sopenharmony_ci * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 /24 2628c2ecf20Sopenharmony_ci * 1 0 1 0 Prohibited setting 2638c2ecf20Sopenharmony_ci * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 /24 2648c2ecf20Sopenharmony_ci * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 /32 2658c2ecf20Sopenharmony_ci * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 /32 2668c2ecf20Sopenharmony_ci * 1 1 1 0 Prohibited setting 2678c2ecf20Sopenharmony_ci * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 /32 2688c2ecf20Sopenharmony_ci */ 2698c2ecf20Sopenharmony_ci#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \ 2708c2ecf20Sopenharmony_ci (((md) & BIT(13)) >> 11) | \ 2718c2ecf20Sopenharmony_ci (((md) & BIT(19)) >> 18) | \ 2728c2ecf20Sopenharmony_ci (((md) & BIT(17)) >> 17)) 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_cistatic const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = { 2758c2ecf20Sopenharmony_ci /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */ 2768c2ecf20Sopenharmony_ci { 1, 192, 1, 192, 1, 16, }, 2778c2ecf20Sopenharmony_ci { 1, 192, 1, 128, 1, 16, }, 2788c2ecf20Sopenharmony_ci { 0, /* Prohibited setting */ }, 2798c2ecf20Sopenharmony_ci { 1, 192, 1, 192, 1, 16, }, 2808c2ecf20Sopenharmony_ci { 1, 160, 1, 160, 1, 19, }, 2818c2ecf20Sopenharmony_ci { 1, 160, 1, 106, 1, 19, }, 2828c2ecf20Sopenharmony_ci { 0, /* Prohibited setting */ }, 2838c2ecf20Sopenharmony_ci { 1, 160, 1, 160, 1, 19, }, 2848c2ecf20Sopenharmony_ci { 1, 128, 1, 128, 1, 24, }, 2858c2ecf20Sopenharmony_ci { 1, 128, 1, 84, 1, 24, }, 2868c2ecf20Sopenharmony_ci { 0, /* Prohibited setting */ }, 2878c2ecf20Sopenharmony_ci { 1, 128, 1, 128, 1, 24, }, 2888c2ecf20Sopenharmony_ci { 2, 192, 1, 192, 1, 32, }, 2898c2ecf20Sopenharmony_ci { 2, 192, 1, 128, 1, 32, }, 2908c2ecf20Sopenharmony_ci { 0, /* Prohibited setting */ }, 2918c2ecf20Sopenharmony_ci { 2, 192, 1, 192, 1, 32, }, 2928c2ecf20Sopenharmony_ci}; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_cistatic int __init r8a774a1_cpg_mssr_init(struct device *dev) 2958c2ecf20Sopenharmony_ci{ 2968c2ecf20Sopenharmony_ci const struct rcar_gen3_cpg_pll_config *cpg_pll_config; 2978c2ecf20Sopenharmony_ci u32 cpg_mode; 2988c2ecf20Sopenharmony_ci int error; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci error = rcar_rst_read_mode_pins(&cpg_mode); 3018c2ecf20Sopenharmony_ci if (error) 3028c2ecf20Sopenharmony_ci return error; 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)]; 3058c2ecf20Sopenharmony_ci if (!cpg_pll_config->extal_div) { 3068c2ecf20Sopenharmony_ci dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode); 3078c2ecf20Sopenharmony_ci return -EINVAL; 3088c2ecf20Sopenharmony_ci } 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode); 3118c2ecf20Sopenharmony_ci} 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ciconst struct cpg_mssr_info r8a774a1_cpg_mssr_info __initconst = { 3148c2ecf20Sopenharmony_ci /* Core Clocks */ 3158c2ecf20Sopenharmony_ci .core_clks = r8a774a1_core_clks, 3168c2ecf20Sopenharmony_ci .num_core_clks = ARRAY_SIZE(r8a774a1_core_clks), 3178c2ecf20Sopenharmony_ci .last_dt_core_clk = LAST_DT_CORE_CLK, 3188c2ecf20Sopenharmony_ci .num_total_core_clks = MOD_CLK_BASE, 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci /* Module Clocks */ 3218c2ecf20Sopenharmony_ci .mod_clks = r8a774a1_mod_clks, 3228c2ecf20Sopenharmony_ci .num_mod_clks = ARRAY_SIZE(r8a774a1_mod_clks), 3238c2ecf20Sopenharmony_ci .num_hw_mod_clks = 12 * 32, 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci /* Critical Module Clocks */ 3268c2ecf20Sopenharmony_ci .crit_mod_clks = r8a774a1_crit_mod_clks, 3278c2ecf20Sopenharmony_ci .num_crit_mod_clks = ARRAY_SIZE(r8a774a1_crit_mod_clks), 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci /* Callbacks */ 3308c2ecf20Sopenharmony_ci .init = r8a774a1_cpg_mssr_init, 3318c2ecf20Sopenharmony_ci .cpg_clk_register = rcar_gen3_cpg_clk_register, 3328c2ecf20Sopenharmony_ci}; 333