18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * r8a77470 Clock Pulse Generator / Module Standby and Software Reset 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2018 Renesas Electronics Corp. 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/device.h> 98c2ecf20Sopenharmony_ci#include <linux/init.h> 108c2ecf20Sopenharmony_ci#include <linux/kernel.h> 118c2ecf20Sopenharmony_ci#include <linux/soc/renesas/rcar-rst.h> 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include <dt-bindings/clock/r8a77470-cpg-mssr.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#include "renesas-cpg-mssr.h" 168c2ecf20Sopenharmony_ci#include "rcar-gen2-cpg.h" 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_cienum clk_ids { 198c2ecf20Sopenharmony_ci /* Core Clock Outputs exported to DT */ 208c2ecf20Sopenharmony_ci LAST_DT_CORE_CLK = R8A77470_CLK_OSC, 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci /* External Input Clocks */ 238c2ecf20Sopenharmony_ci CLK_EXTAL, 248c2ecf20Sopenharmony_ci CLK_USB_EXTAL, 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci /* Internal Core Clocks */ 278c2ecf20Sopenharmony_ci CLK_MAIN, 288c2ecf20Sopenharmony_ci CLK_PLL0, 298c2ecf20Sopenharmony_ci CLK_PLL1, 308c2ecf20Sopenharmony_ci CLK_PLL3, 318c2ecf20Sopenharmony_ci CLK_PLL1_DIV2, 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci /* Module Clocks */ 348c2ecf20Sopenharmony_ci MOD_CLK_BASE 358c2ecf20Sopenharmony_ci}; 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_cistatic const struct cpg_core_clk r8a77470_core_clks[] __initconst = { 388c2ecf20Sopenharmony_ci /* External Clock Inputs */ 398c2ecf20Sopenharmony_ci DEF_INPUT("extal", CLK_EXTAL), 408c2ecf20Sopenharmony_ci DEF_INPUT("usb_extal", CLK_USB_EXTAL), 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci /* Internal Core Clocks */ 438c2ecf20Sopenharmony_ci DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN2_MAIN, CLK_EXTAL), 448c2ecf20Sopenharmony_ci DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN2_PLL0, CLK_MAIN), 458c2ecf20Sopenharmony_ci DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN2_PLL1, CLK_MAIN), 468c2ecf20Sopenharmony_ci DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN), 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci /* Core Clock Outputs */ 518c2ecf20Sopenharmony_ci DEF_BASE("sdh", R8A77470_CLK_SDH, CLK_TYPE_GEN2_SDH, CLK_PLL1), 528c2ecf20Sopenharmony_ci DEF_BASE("sd0", R8A77470_CLK_SD0, CLK_TYPE_GEN2_SD0, CLK_PLL1), 538c2ecf20Sopenharmony_ci DEF_BASE("sd1", R8A77470_CLK_SD1, CLK_TYPE_GEN2_SD1, CLK_PLL1), 548c2ecf20Sopenharmony_ci DEF_BASE("qspi", R8A77470_CLK_QSPI, CLK_TYPE_GEN2_QSPI, CLK_PLL1_DIV2), 558c2ecf20Sopenharmony_ci DEF_BASE("rcan", R8A77470_CLK_RCAN, CLK_TYPE_GEN2_RCAN, CLK_USB_EXTAL), 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci DEF_FIXED("z2", R8A77470_CLK_Z2, CLK_PLL0, 1, 1), 588c2ecf20Sopenharmony_ci DEF_FIXED("zx", R8A77470_CLK_ZX, CLK_PLL1, 3, 1), 598c2ecf20Sopenharmony_ci DEF_FIXED("zs", R8A77470_CLK_ZS, CLK_PLL1, 6, 1), 608c2ecf20Sopenharmony_ci DEF_FIXED("hp", R8A77470_CLK_HP, CLK_PLL1, 12, 1), 618c2ecf20Sopenharmony_ci DEF_FIXED("b", R8A77470_CLK_B, CLK_PLL1, 12, 1), 628c2ecf20Sopenharmony_ci DEF_FIXED("lb", R8A77470_CLK_LB, CLK_PLL1, 24, 1), 638c2ecf20Sopenharmony_ci DEF_FIXED("p", R8A77470_CLK_P, CLK_PLL1, 24, 1), 648c2ecf20Sopenharmony_ci DEF_FIXED("cl", R8A77470_CLK_CL, CLK_PLL1, 48, 1), 658c2ecf20Sopenharmony_ci DEF_FIXED("cp", R8A77470_CLK_CP, CLK_PLL1, 48, 1), 668c2ecf20Sopenharmony_ci DEF_FIXED("m2", R8A77470_CLK_M2, CLK_PLL1, 8, 1), 678c2ecf20Sopenharmony_ci DEF_FIXED("zb3", R8A77470_CLK_ZB3, CLK_PLL3, 4, 1), 688c2ecf20Sopenharmony_ci DEF_FIXED("mp", R8A77470_CLK_MP, CLK_PLL1_DIV2, 15, 1), 698c2ecf20Sopenharmony_ci DEF_FIXED("cpex", R8A77470_CLK_CPEX, CLK_EXTAL, 2, 1), 708c2ecf20Sopenharmony_ci DEF_FIXED("r", R8A77470_CLK_R, CLK_PLL1, 49152, 1), 718c2ecf20Sopenharmony_ci DEF_FIXED("osc", R8A77470_CLK_OSC, CLK_PLL1, 12288, 1), 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci DEF_DIV6P1("sd2", R8A77470_CLK_SD2, CLK_PLL1_DIV2, 0x078), 748c2ecf20Sopenharmony_ci}; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_cistatic const struct mssr_mod_clk r8a77470_mod_clks[] __initconst = { 778c2ecf20Sopenharmony_ci DEF_MOD("msiof0", 0, R8A77470_CLK_MP), 788c2ecf20Sopenharmony_ci DEF_MOD("vcp0", 101, R8A77470_CLK_ZS), 798c2ecf20Sopenharmony_ci DEF_MOD("vpc0", 103, R8A77470_CLK_ZS), 808c2ecf20Sopenharmony_ci DEF_MOD("tmu1", 111, R8A77470_CLK_P), 818c2ecf20Sopenharmony_ci DEF_MOD("3dg", 112, R8A77470_CLK_ZS), 828c2ecf20Sopenharmony_ci DEF_MOD("2d-dmac", 115, R8A77470_CLK_ZS), 838c2ecf20Sopenharmony_ci DEF_MOD("fdp1-0", 119, R8A77470_CLK_ZS), 848c2ecf20Sopenharmony_ci DEF_MOD("tmu3", 121, R8A77470_CLK_P), 858c2ecf20Sopenharmony_ci DEF_MOD("tmu2", 122, R8A77470_CLK_P), 868c2ecf20Sopenharmony_ci DEF_MOD("cmt0", 124, R8A77470_CLK_R), 878c2ecf20Sopenharmony_ci DEF_MOD("vsp1du0", 128, R8A77470_CLK_ZS), 888c2ecf20Sopenharmony_ci DEF_MOD("vsps", 131, R8A77470_CLK_ZS), 898c2ecf20Sopenharmony_ci DEF_MOD("msiof2", 205, R8A77470_CLK_MP), 908c2ecf20Sopenharmony_ci DEF_MOD("msiof1", 208, R8A77470_CLK_MP), 918c2ecf20Sopenharmony_ci DEF_MOD("sys-dmac1", 218, R8A77470_CLK_ZS), 928c2ecf20Sopenharmony_ci DEF_MOD("sys-dmac0", 219, R8A77470_CLK_ZS), 938c2ecf20Sopenharmony_ci DEF_MOD("sdhi2", 312, R8A77470_CLK_SD2), 948c2ecf20Sopenharmony_ci DEF_MOD("sdhi1", 313, R8A77470_CLK_SD1), 958c2ecf20Sopenharmony_ci DEF_MOD("sdhi0", 314, R8A77470_CLK_SD0), 968c2ecf20Sopenharmony_ci DEF_MOD("usbhs-dmac0-ch1", 326, R8A77470_CLK_HP), 978c2ecf20Sopenharmony_ci DEF_MOD("usbhs-dmac1-ch1", 327, R8A77470_CLK_HP), 988c2ecf20Sopenharmony_ci DEF_MOD("cmt1", 329, R8A77470_CLK_R), 998c2ecf20Sopenharmony_ci DEF_MOD("usbhs-dmac0-ch0", 330, R8A77470_CLK_HP), 1008c2ecf20Sopenharmony_ci DEF_MOD("usbhs-dmac1-ch0", 331, R8A77470_CLK_HP), 1018c2ecf20Sopenharmony_ci DEF_MOD("rwdt", 402, R8A77470_CLK_R), 1028c2ecf20Sopenharmony_ci DEF_MOD("irqc", 407, R8A77470_CLK_CP), 1038c2ecf20Sopenharmony_ci DEF_MOD("intc-sys", 408, R8A77470_CLK_ZS), 1048c2ecf20Sopenharmony_ci DEF_MOD("audio-dmac0", 502, R8A77470_CLK_HP), 1058c2ecf20Sopenharmony_ci DEF_MOD("pwm", 523, R8A77470_CLK_P), 1068c2ecf20Sopenharmony_ci DEF_MOD("usb-ehci-0", 703, R8A77470_CLK_MP), 1078c2ecf20Sopenharmony_ci DEF_MOD("usbhs-0", 704, R8A77470_CLK_HP), 1088c2ecf20Sopenharmony_ci DEF_MOD("usb-ehci-1", 705, R8A77470_CLK_MP), 1098c2ecf20Sopenharmony_ci DEF_MOD("usbhs-1", 706, R8A77470_CLK_HP), 1108c2ecf20Sopenharmony_ci DEF_MOD("hscif2", 713, R8A77470_CLK_ZS), 1118c2ecf20Sopenharmony_ci DEF_MOD("scif5", 714, R8A77470_CLK_P), 1128c2ecf20Sopenharmony_ci DEF_MOD("scif4", 715, R8A77470_CLK_P), 1138c2ecf20Sopenharmony_ci DEF_MOD("hscif1", 716, R8A77470_CLK_ZS), 1148c2ecf20Sopenharmony_ci DEF_MOD("hscif0", 717, R8A77470_CLK_ZS), 1158c2ecf20Sopenharmony_ci DEF_MOD("scif3", 718, R8A77470_CLK_P), 1168c2ecf20Sopenharmony_ci DEF_MOD("scif2", 719, R8A77470_CLK_P), 1178c2ecf20Sopenharmony_ci DEF_MOD("scif1", 720, R8A77470_CLK_P), 1188c2ecf20Sopenharmony_ci DEF_MOD("scif0", 721, R8A77470_CLK_P), 1198c2ecf20Sopenharmony_ci DEF_MOD("du1", 723, R8A77470_CLK_ZX), 1208c2ecf20Sopenharmony_ci DEF_MOD("du0", 724, R8A77470_CLK_ZX), 1218c2ecf20Sopenharmony_ci DEF_MOD("ipmmu-sgx", 800, R8A77470_CLK_ZX), 1228c2ecf20Sopenharmony_ci DEF_MOD("etheravb", 812, R8A77470_CLK_HP), 1238c2ecf20Sopenharmony_ci DEF_MOD("ether", 813, R8A77470_CLK_P), 1248c2ecf20Sopenharmony_ci DEF_MOD("gpio5", 907, R8A77470_CLK_CP), 1258c2ecf20Sopenharmony_ci DEF_MOD("gpio4", 908, R8A77470_CLK_CP), 1268c2ecf20Sopenharmony_ci DEF_MOD("gpio3", 909, R8A77470_CLK_CP), 1278c2ecf20Sopenharmony_ci DEF_MOD("gpio2", 910, R8A77470_CLK_CP), 1288c2ecf20Sopenharmony_ci DEF_MOD("gpio1", 911, R8A77470_CLK_CP), 1298c2ecf20Sopenharmony_ci DEF_MOD("gpio0", 912, R8A77470_CLK_CP), 1308c2ecf20Sopenharmony_ci DEF_MOD("can1", 915, R8A77470_CLK_P), 1318c2ecf20Sopenharmony_ci DEF_MOD("can0", 916, R8A77470_CLK_P), 1328c2ecf20Sopenharmony_ci DEF_MOD("qspi_mod-1", 917, R8A77470_CLK_QSPI), 1338c2ecf20Sopenharmony_ci DEF_MOD("qspi_mod-0", 918, R8A77470_CLK_QSPI), 1348c2ecf20Sopenharmony_ci DEF_MOD("i2c4", 927, R8A77470_CLK_HP), 1358c2ecf20Sopenharmony_ci DEF_MOD("i2c3", 928, R8A77470_CLK_HP), 1368c2ecf20Sopenharmony_ci DEF_MOD("i2c2", 929, R8A77470_CLK_HP), 1378c2ecf20Sopenharmony_ci DEF_MOD("i2c1", 930, R8A77470_CLK_HP), 1388c2ecf20Sopenharmony_ci DEF_MOD("i2c0", 931, R8A77470_CLK_HP), 1398c2ecf20Sopenharmony_ci DEF_MOD("ssi-all", 1005, R8A77470_CLK_P), 1408c2ecf20Sopenharmony_ci DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)), 1418c2ecf20Sopenharmony_ci DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)), 1428c2ecf20Sopenharmony_ci DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)), 1438c2ecf20Sopenharmony_ci DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)), 1448c2ecf20Sopenharmony_ci DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)), 1458c2ecf20Sopenharmony_ci DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)), 1468c2ecf20Sopenharmony_ci DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)), 1478c2ecf20Sopenharmony_ci DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)), 1488c2ecf20Sopenharmony_ci DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)), 1498c2ecf20Sopenharmony_ci DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)), 1508c2ecf20Sopenharmony_ci DEF_MOD("scu-all", 1017, R8A77470_CLK_P), 1518c2ecf20Sopenharmony_ci DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)), 1528c2ecf20Sopenharmony_ci DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)), 1538c2ecf20Sopenharmony_ci DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)), 1548c2ecf20Sopenharmony_ci DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)), 1558c2ecf20Sopenharmony_ci DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)), 1568c2ecf20Sopenharmony_ci DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)), 1578c2ecf20Sopenharmony_ci DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)), 1588c2ecf20Sopenharmony_ci DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)), 1598c2ecf20Sopenharmony_ci DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)), 1608c2ecf20Sopenharmony_ci DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)), 1618c2ecf20Sopenharmony_ci}; 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_cistatic const unsigned int r8a77470_crit_mod_clks[] __initconst = { 1648c2ecf20Sopenharmony_ci MOD_CLK_ID(402), /* RWDT */ 1658c2ecf20Sopenharmony_ci MOD_CLK_ID(408), /* INTC-SYS (GIC) */ 1668c2ecf20Sopenharmony_ci}; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci/* 1698c2ecf20Sopenharmony_ci * CPG Clock Data 1708c2ecf20Sopenharmony_ci */ 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci/* 1738c2ecf20Sopenharmony_ci * MD EXTAL PLL0 PLL1 PLL3 1748c2ecf20Sopenharmony_ci * 14 13 (MHz) *1 *2 1758c2ecf20Sopenharmony_ci *--------------------------------------------------- 1768c2ecf20Sopenharmony_ci * 0 0 20 x80 x78 x50 1778c2ecf20Sopenharmony_ci * 0 1 26 x60 x60 x56 1788c2ecf20Sopenharmony_ci * 1 0 Prohibited setting 1798c2ecf20Sopenharmony_ci * 1 1 30 x52 x52 x50 1808c2ecf20Sopenharmony_ci * 1818c2ecf20Sopenharmony_ci * *1 : Table 7.4 indicates VCO output (PLL0 = VCO) 1828c2ecf20Sopenharmony_ci * *2 : Table 7.4 indicates VCO output (PLL1 = VCO) 1838c2ecf20Sopenharmony_ci */ 1848c2ecf20Sopenharmony_ci#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \ 1858c2ecf20Sopenharmony_ci (((md) & BIT(13)) >> 13)) 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_cistatic const struct rcar_gen2_cpg_pll_config cpg_pll_configs[4] __initconst = { 1888c2ecf20Sopenharmony_ci /* EXTAL div PLL1 mult x2 PLL3 mult */ 1898c2ecf20Sopenharmony_ci { 1, 156, 50, }, 1908c2ecf20Sopenharmony_ci { 1, 120, 56, }, 1918c2ecf20Sopenharmony_ci { /* Invalid*/ }, 1928c2ecf20Sopenharmony_ci { 1, 104, 50, }, 1938c2ecf20Sopenharmony_ci}; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_cistatic int __init r8a77470_cpg_mssr_init(struct device *dev) 1968c2ecf20Sopenharmony_ci{ 1978c2ecf20Sopenharmony_ci const struct rcar_gen2_cpg_pll_config *cpg_pll_config; 1988c2ecf20Sopenharmony_ci u32 cpg_mode; 1998c2ecf20Sopenharmony_ci int error; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci error = rcar_rst_read_mode_pins(&cpg_mode); 2028c2ecf20Sopenharmony_ci if (error) 2038c2ecf20Sopenharmony_ci return error; 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)]; 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci return rcar_gen2_cpg_init(cpg_pll_config, 2, cpg_mode); 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_ciconst struct cpg_mssr_info r8a77470_cpg_mssr_info __initconst = { 2118c2ecf20Sopenharmony_ci /* Core Clocks */ 2128c2ecf20Sopenharmony_ci .core_clks = r8a77470_core_clks, 2138c2ecf20Sopenharmony_ci .num_core_clks = ARRAY_SIZE(r8a77470_core_clks), 2148c2ecf20Sopenharmony_ci .last_dt_core_clk = LAST_DT_CORE_CLK, 2158c2ecf20Sopenharmony_ci .num_total_core_clks = MOD_CLK_BASE, 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci /* Module Clocks */ 2188c2ecf20Sopenharmony_ci .mod_clks = r8a77470_mod_clks, 2198c2ecf20Sopenharmony_ci .num_mod_clks = ARRAY_SIZE(r8a77470_mod_clks), 2208c2ecf20Sopenharmony_ci .num_hw_mod_clks = 12 * 32, 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci /* Critical Module Clocks */ 2238c2ecf20Sopenharmony_ci .crit_mod_clks = r8a77470_crit_mod_clks, 2248c2ecf20Sopenharmony_ci .num_crit_mod_clks = ARRAY_SIZE(r8a77470_crit_mod_clks), 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci /* Callbacks */ 2278c2ecf20Sopenharmony_ci .init = r8a77470_cpg_mssr_init, 2288c2ecf20Sopenharmony_ci .cpg_clk_register = rcar_gen2_cpg_clk_register, 2298c2ecf20Sopenharmony_ci}; 230