18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * r8a7742 Clock Pulse Generator / Module Standby and Software Reset
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2020 Renesas Electronics Corp.
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/device.h>
98c2ecf20Sopenharmony_ci#include <linux/init.h>
108c2ecf20Sopenharmony_ci#include <linux/kernel.h>
118c2ecf20Sopenharmony_ci#include <linux/soc/renesas/rcar-rst.h>
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <dt-bindings/clock/r8a7742-cpg-mssr.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci#include "renesas-cpg-mssr.h"
168c2ecf20Sopenharmony_ci#include "rcar-gen2-cpg.h"
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_cienum clk_ids {
198c2ecf20Sopenharmony_ci	/* Core Clock Outputs exported to DT */
208c2ecf20Sopenharmony_ci	LAST_DT_CORE_CLK = R8A7742_CLK_OSC,
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci	/* External Input Clocks */
238c2ecf20Sopenharmony_ci	CLK_EXTAL,
248c2ecf20Sopenharmony_ci	CLK_USB_EXTAL,
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci	/* Internal Core Clocks */
278c2ecf20Sopenharmony_ci	CLK_MAIN,
288c2ecf20Sopenharmony_ci	CLK_PLL0,
298c2ecf20Sopenharmony_ci	CLK_PLL1,
308c2ecf20Sopenharmony_ci	CLK_PLL3,
318c2ecf20Sopenharmony_ci	CLK_PLL1_DIV2,
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci	/* Module Clocks */
348c2ecf20Sopenharmony_ci	MOD_CLK_BASE
358c2ecf20Sopenharmony_ci};
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_cistatic const struct cpg_core_clk r8a7742_core_clks[] __initconst = {
388c2ecf20Sopenharmony_ci	/* External Clock Inputs */
398c2ecf20Sopenharmony_ci	DEF_INPUT("extal",	CLK_EXTAL),
408c2ecf20Sopenharmony_ci	DEF_INPUT("usb_extal",	CLK_USB_EXTAL),
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci	/* Internal Core Clocks */
438c2ecf20Sopenharmony_ci	DEF_BASE(".main",	CLK_MAIN, CLK_TYPE_GEN2_MAIN, CLK_EXTAL),
448c2ecf20Sopenharmony_ci	DEF_BASE(".pll0",	CLK_PLL0, CLK_TYPE_GEN2_PLL0, CLK_MAIN),
458c2ecf20Sopenharmony_ci	DEF_BASE(".pll1",	CLK_PLL1, CLK_TYPE_GEN2_PLL1, CLK_MAIN),
468c2ecf20Sopenharmony_ci	DEF_BASE(".pll3",	CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci	DEF_FIXED(".pll1_div2",	CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci	/* Core Clock Outputs */
518c2ecf20Sopenharmony_ci	DEF_BASE("z",    R8A7742_CLK_Z,    CLK_TYPE_GEN2_Z,	CLK_PLL0),
528c2ecf20Sopenharmony_ci	DEF_BASE("lb",   R8A7742_CLK_LB,   CLK_TYPE_GEN2_LB,	CLK_PLL1),
538c2ecf20Sopenharmony_ci	DEF_BASE("sdh",  R8A7742_CLK_SDH,  CLK_TYPE_GEN2_SDH,	CLK_PLL1),
548c2ecf20Sopenharmony_ci	DEF_BASE("sd0",  R8A7742_CLK_SD0,  CLK_TYPE_GEN2_SD0,	CLK_PLL1),
558c2ecf20Sopenharmony_ci	DEF_BASE("sd1",  R8A7742_CLK_SD1,  CLK_TYPE_GEN2_SD1,	CLK_PLL1),
568c2ecf20Sopenharmony_ci	DEF_BASE("qspi", R8A7742_CLK_QSPI, CLK_TYPE_GEN2_QSPI,	CLK_PLL1_DIV2),
578c2ecf20Sopenharmony_ci	DEF_BASE("rcan", R8A7742_CLK_RCAN, CLK_TYPE_GEN2_RCAN,	CLK_USB_EXTAL),
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci	DEF_FIXED("z2",    R8A7742_CLK_Z2,	CLK_PLL1,	    2, 1),
608c2ecf20Sopenharmony_ci	DEF_FIXED("zg",    R8A7742_CLK_ZG,	CLK_PLL1,	    3, 1),
618c2ecf20Sopenharmony_ci	DEF_FIXED("zx",    R8A7742_CLK_ZX,	CLK_PLL1,	    3, 1),
628c2ecf20Sopenharmony_ci	DEF_FIXED("zs",    R8A7742_CLK_ZS,	CLK_PLL1,	    6, 1),
638c2ecf20Sopenharmony_ci	DEF_FIXED("hp",    R8A7742_CLK_HP,	CLK_PLL1,	   12, 1),
648c2ecf20Sopenharmony_ci	DEF_FIXED("b",     R8A7742_CLK_B,	CLK_PLL1,	   12, 1),
658c2ecf20Sopenharmony_ci	DEF_FIXED("p",     R8A7742_CLK_P,	CLK_PLL1,	   24, 1),
668c2ecf20Sopenharmony_ci	DEF_FIXED("cl",    R8A7742_CLK_CL,	CLK_PLL1,	   48, 1),
678c2ecf20Sopenharmony_ci	DEF_FIXED("m2",    R8A7742_CLK_M2,	CLK_PLL1,	    8, 1),
688c2ecf20Sopenharmony_ci	DEF_FIXED("zb3",   R8A7742_CLK_ZB3,	CLK_PLL3,	    4, 1),
698c2ecf20Sopenharmony_ci	DEF_FIXED("zb3d2", R8A7742_CLK_ZB3D2,	CLK_PLL3,	    8, 1),
708c2ecf20Sopenharmony_ci	DEF_FIXED("ddr",   R8A7742_CLK_DDR,	CLK_PLL3,	    8, 1),
718c2ecf20Sopenharmony_ci	DEF_FIXED("mp",    R8A7742_CLK_MP,	CLK_PLL1_DIV2,	   15, 1),
728c2ecf20Sopenharmony_ci	DEF_FIXED("cp",    R8A7742_CLK_CP,	CLK_EXTAL,	    2, 1),
738c2ecf20Sopenharmony_ci	DEF_FIXED("r",     R8A7742_CLK_R,	CLK_PLL1,	49152, 1),
748c2ecf20Sopenharmony_ci	DEF_FIXED("osc",   R8A7742_CLK_OSC,	CLK_PLL1,	12288, 1),
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci	DEF_DIV6P1("sd2",  R8A7742_CLK_SD2,	CLK_PLL1_DIV2,	0x078),
778c2ecf20Sopenharmony_ci	DEF_DIV6P1("sd3",  R8A7742_CLK_SD3,	CLK_PLL1_DIV2,	0x26c),
788c2ecf20Sopenharmony_ci	DEF_DIV6P1("mmc0", R8A7742_CLK_MMC0,	CLK_PLL1_DIV2,	0x240),
798c2ecf20Sopenharmony_ci	DEF_DIV6P1("mmc1", R8A7742_CLK_MMC1,	CLK_PLL1_DIV2,	0x244),
808c2ecf20Sopenharmony_ci};
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic const struct mssr_mod_clk r8a7742_mod_clks[] __initconst = {
838c2ecf20Sopenharmony_ci	DEF_MOD("msiof0",		   0,	R8A7742_CLK_MP),
848c2ecf20Sopenharmony_ci	DEF_MOD("vcp1",			 100,	R8A7742_CLK_ZS),
858c2ecf20Sopenharmony_ci	DEF_MOD("vcp0",			 101,	R8A7742_CLK_ZS),
868c2ecf20Sopenharmony_ci	DEF_MOD("vpc1",			 102,	R8A7742_CLK_ZS),
878c2ecf20Sopenharmony_ci	DEF_MOD("vpc0",			 103,	R8A7742_CLK_ZS),
888c2ecf20Sopenharmony_ci	DEF_MOD("tmu1",			 111,	R8A7742_CLK_P),
898c2ecf20Sopenharmony_ci	DEF_MOD("3dg",			 112,	R8A7742_CLK_ZG),
908c2ecf20Sopenharmony_ci	DEF_MOD("2d-dmac",		 115,	R8A7742_CLK_ZS),
918c2ecf20Sopenharmony_ci	DEF_MOD("fdp1-2",		 117,	R8A7742_CLK_ZS),
928c2ecf20Sopenharmony_ci	DEF_MOD("fdp1-1",		 118,	R8A7742_CLK_ZS),
938c2ecf20Sopenharmony_ci	DEF_MOD("fdp1-0",		 119,	R8A7742_CLK_ZS),
948c2ecf20Sopenharmony_ci	DEF_MOD("tmu3",			 121,	R8A7742_CLK_P),
958c2ecf20Sopenharmony_ci	DEF_MOD("tmu2",			 122,	R8A7742_CLK_P),
968c2ecf20Sopenharmony_ci	DEF_MOD("cmt0",			 124,	R8A7742_CLK_R),
978c2ecf20Sopenharmony_ci	DEF_MOD("tmu0",			 125,	R8A7742_CLK_CP),
988c2ecf20Sopenharmony_ci	DEF_MOD("vsp1du1",		 127,	R8A7742_CLK_ZS),
998c2ecf20Sopenharmony_ci	DEF_MOD("vsp1du0",		 128,	R8A7742_CLK_ZS),
1008c2ecf20Sopenharmony_ci	DEF_MOD("vspr",			 130,	R8A7742_CLK_ZS),
1018c2ecf20Sopenharmony_ci	DEF_MOD("vsps",			 131,	R8A7742_CLK_ZS),
1028c2ecf20Sopenharmony_ci	DEF_MOD("scifa2",		 202,	R8A7742_CLK_MP),
1038c2ecf20Sopenharmony_ci	DEF_MOD("scifa1",		 203,	R8A7742_CLK_MP),
1048c2ecf20Sopenharmony_ci	DEF_MOD("scifa0",		 204,	R8A7742_CLK_MP),
1058c2ecf20Sopenharmony_ci	DEF_MOD("msiof2",		 205,	R8A7742_CLK_MP),
1068c2ecf20Sopenharmony_ci	DEF_MOD("scifb0",		 206,	R8A7742_CLK_MP),
1078c2ecf20Sopenharmony_ci	DEF_MOD("scifb1",		 207,	R8A7742_CLK_MP),
1088c2ecf20Sopenharmony_ci	DEF_MOD("msiof1",		 208,	R8A7742_CLK_MP),
1098c2ecf20Sopenharmony_ci	DEF_MOD("msiof3",		 215,	R8A7742_CLK_MP),
1108c2ecf20Sopenharmony_ci	DEF_MOD("scifb2",		 216,	R8A7742_CLK_MP),
1118c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac1",		 218,	R8A7742_CLK_ZS),
1128c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac0",		 219,	R8A7742_CLK_ZS),
1138c2ecf20Sopenharmony_ci	DEF_MOD("iic2",			 300,	R8A7742_CLK_HP),
1148c2ecf20Sopenharmony_ci	DEF_MOD("tpu0",			 304,	R8A7742_CLK_CP),
1158c2ecf20Sopenharmony_ci	DEF_MOD("mmcif1",		 305,	R8A7742_CLK_MMC1),
1168c2ecf20Sopenharmony_ci	DEF_MOD("scif2",		 310,	R8A7742_CLK_P),
1178c2ecf20Sopenharmony_ci	DEF_MOD("sdhi3",		 311,	R8A7742_CLK_SD3),
1188c2ecf20Sopenharmony_ci	DEF_MOD("sdhi2",		 312,	R8A7742_CLK_SD2),
1198c2ecf20Sopenharmony_ci	DEF_MOD("sdhi1",		 313,	R8A7742_CLK_SD1),
1208c2ecf20Sopenharmony_ci	DEF_MOD("sdhi0",		 314,	R8A7742_CLK_SD0),
1218c2ecf20Sopenharmony_ci	DEF_MOD("mmcif0",		 315,	R8A7742_CLK_MMC0),
1228c2ecf20Sopenharmony_ci	DEF_MOD("iic0",			 318,	R8A7742_CLK_HP),
1238c2ecf20Sopenharmony_ci	DEF_MOD("pciec",		 319,	R8A7742_CLK_MP),
1248c2ecf20Sopenharmony_ci	DEF_MOD("iic1",			 323,	R8A7742_CLK_HP),
1258c2ecf20Sopenharmony_ci	DEF_MOD("usb3.0",		 328,	R8A7742_CLK_MP),
1268c2ecf20Sopenharmony_ci	DEF_MOD("cmt1",			 329,	R8A7742_CLK_R),
1278c2ecf20Sopenharmony_ci	DEF_MOD("usbhs-dmac0",		 330,	R8A7742_CLK_HP),
1288c2ecf20Sopenharmony_ci	DEF_MOD("usbhs-dmac1",		 331,	R8A7742_CLK_HP),
1298c2ecf20Sopenharmony_ci	DEF_MOD("rwdt",			 402,	R8A7742_CLK_R),
1308c2ecf20Sopenharmony_ci	DEF_MOD("irqc",			 407,	R8A7742_CLK_CP),
1318c2ecf20Sopenharmony_ci	DEF_MOD("intc-sys",		 408,	R8A7742_CLK_ZS),
1328c2ecf20Sopenharmony_ci	DEF_MOD("audio-dmac1",		 501,	R8A7742_CLK_HP),
1338c2ecf20Sopenharmony_ci	DEF_MOD("audio-dmac0",		 502,	R8A7742_CLK_HP),
1348c2ecf20Sopenharmony_ci	DEF_MOD("thermal",		 522,	CLK_EXTAL),
1358c2ecf20Sopenharmony_ci	DEF_MOD("pwm",			 523,	R8A7742_CLK_P),
1368c2ecf20Sopenharmony_ci	DEF_MOD("usb-ehci",		 703,	R8A7742_CLK_MP),
1378c2ecf20Sopenharmony_ci	DEF_MOD("usbhs",		 704,	R8A7742_CLK_HP),
1388c2ecf20Sopenharmony_ci	DEF_MOD("hscif1",		 716,	R8A7742_CLK_ZS),
1398c2ecf20Sopenharmony_ci	DEF_MOD("hscif0",		 717,	R8A7742_CLK_ZS),
1408c2ecf20Sopenharmony_ci	DEF_MOD("scif1",		 720,	R8A7742_CLK_P),
1418c2ecf20Sopenharmony_ci	DEF_MOD("scif0",		 721,	R8A7742_CLK_P),
1428c2ecf20Sopenharmony_ci	DEF_MOD("du2",			 722,	R8A7742_CLK_ZX),
1438c2ecf20Sopenharmony_ci	DEF_MOD("du1",			 723,	R8A7742_CLK_ZX),
1448c2ecf20Sopenharmony_ci	DEF_MOD("du0",			 724,	R8A7742_CLK_ZX),
1458c2ecf20Sopenharmony_ci	DEF_MOD("lvds1",		 725,	R8A7742_CLK_ZX),
1468c2ecf20Sopenharmony_ci	DEF_MOD("lvds0",		 726,	R8A7742_CLK_ZX),
1478c2ecf20Sopenharmony_ci	DEF_MOD("r-gp2d",		 807,	R8A7742_CLK_ZX),
1488c2ecf20Sopenharmony_ci	DEF_MOD("vin3",			 808,	R8A7742_CLK_ZG),
1498c2ecf20Sopenharmony_ci	DEF_MOD("vin2",			 809,	R8A7742_CLK_ZG),
1508c2ecf20Sopenharmony_ci	DEF_MOD("vin1",			 810,	R8A7742_CLK_ZG),
1518c2ecf20Sopenharmony_ci	DEF_MOD("vin0",			 811,	R8A7742_CLK_ZG),
1528c2ecf20Sopenharmony_ci	DEF_MOD("etheravb",		 812,	R8A7742_CLK_HP),
1538c2ecf20Sopenharmony_ci	DEF_MOD("ether",		 813,	R8A7742_CLK_P),
1548c2ecf20Sopenharmony_ci	DEF_MOD("sata1",		 814,	R8A7742_CLK_ZS),
1558c2ecf20Sopenharmony_ci	DEF_MOD("sata0",		 815,	R8A7742_CLK_ZS),
1568c2ecf20Sopenharmony_ci	DEF_MOD("imr-x2-1",		 820,	R8A7742_CLK_ZG),
1578c2ecf20Sopenharmony_ci	DEF_MOD("imr-x2-0",		 821,	R8A7742_CLK_HP),
1588c2ecf20Sopenharmony_ci	DEF_MOD("imr-lsx2-1",		 822,	R8A7742_CLK_P),
1598c2ecf20Sopenharmony_ci	DEF_MOD("imr-lsx2-0",		 823,	R8A7742_CLK_ZS),
1608c2ecf20Sopenharmony_ci	DEF_MOD("gpio5",		 907,	R8A7742_CLK_CP),
1618c2ecf20Sopenharmony_ci	DEF_MOD("gpio4",		 908,	R8A7742_CLK_CP),
1628c2ecf20Sopenharmony_ci	DEF_MOD("gpio3",		 909,	R8A7742_CLK_CP),
1638c2ecf20Sopenharmony_ci	DEF_MOD("gpio2",		 910,	R8A7742_CLK_CP),
1648c2ecf20Sopenharmony_ci	DEF_MOD("gpio1",		 911,	R8A7742_CLK_CP),
1658c2ecf20Sopenharmony_ci	DEF_MOD("gpio0",		 912,	R8A7742_CLK_CP),
1668c2ecf20Sopenharmony_ci	DEF_MOD("can1",			 915,	R8A7742_CLK_P),
1678c2ecf20Sopenharmony_ci	DEF_MOD("can0",			 916,	R8A7742_CLK_P),
1688c2ecf20Sopenharmony_ci	DEF_MOD("qspi_mod",		 917,	R8A7742_CLK_QSPI),
1698c2ecf20Sopenharmony_ci	DEF_MOD("iicdvfs",		 926,	R8A7742_CLK_CP),
1708c2ecf20Sopenharmony_ci	DEF_MOD("i2c3",			 928,	R8A7742_CLK_HP),
1718c2ecf20Sopenharmony_ci	DEF_MOD("i2c2",			 929,	R8A7742_CLK_HP),
1728c2ecf20Sopenharmony_ci	DEF_MOD("i2c1",			 930,	R8A7742_CLK_HP),
1738c2ecf20Sopenharmony_ci	DEF_MOD("i2c0",			 931,	R8A7742_CLK_HP),
1748c2ecf20Sopenharmony_ci	DEF_MOD("ssi-all",		1005,	R8A7742_CLK_P),
1758c2ecf20Sopenharmony_ci	DEF_MOD("ssi9",			1006,	MOD_CLK_ID(1005)),
1768c2ecf20Sopenharmony_ci	DEF_MOD("ssi8",			1007,	MOD_CLK_ID(1005)),
1778c2ecf20Sopenharmony_ci	DEF_MOD("ssi7",			1008,	MOD_CLK_ID(1005)),
1788c2ecf20Sopenharmony_ci	DEF_MOD("ssi6",			1009,	MOD_CLK_ID(1005)),
1798c2ecf20Sopenharmony_ci	DEF_MOD("ssi5",			1010,	MOD_CLK_ID(1005)),
1808c2ecf20Sopenharmony_ci	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
1818c2ecf20Sopenharmony_ci	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
1828c2ecf20Sopenharmony_ci	DEF_MOD("ssi2",			1013,	MOD_CLK_ID(1005)),
1838c2ecf20Sopenharmony_ci	DEF_MOD("ssi1",			1014,	MOD_CLK_ID(1005)),
1848c2ecf20Sopenharmony_ci	DEF_MOD("ssi0",			1015,	MOD_CLK_ID(1005)),
1858c2ecf20Sopenharmony_ci	DEF_MOD("scu-all",		1017,	R8A7742_CLK_P),
1868c2ecf20Sopenharmony_ci	DEF_MOD("scu-dvc1",		1018,	MOD_CLK_ID(1017)),
1878c2ecf20Sopenharmony_ci	DEF_MOD("scu-dvc0",		1019,	MOD_CLK_ID(1017)),
1888c2ecf20Sopenharmony_ci	DEF_MOD("scu-ctu1-mix1",	1020,	MOD_CLK_ID(1017)),
1898c2ecf20Sopenharmony_ci	DEF_MOD("scu-ctu0-mix0",	1021,	MOD_CLK_ID(1017)),
1908c2ecf20Sopenharmony_ci	DEF_MOD("scu-src9",		1022,	MOD_CLK_ID(1017)),
1918c2ecf20Sopenharmony_ci	DEF_MOD("scu-src8",		1023,	MOD_CLK_ID(1017)),
1928c2ecf20Sopenharmony_ci	DEF_MOD("scu-src7",		1024,	MOD_CLK_ID(1017)),
1938c2ecf20Sopenharmony_ci	DEF_MOD("scu-src6",		1025,	MOD_CLK_ID(1017)),
1948c2ecf20Sopenharmony_ci	DEF_MOD("scu-src5",		1026,	MOD_CLK_ID(1017)),
1958c2ecf20Sopenharmony_ci	DEF_MOD("scu-src4",		1027,	MOD_CLK_ID(1017)),
1968c2ecf20Sopenharmony_ci	DEF_MOD("scu-src3",		1028,	MOD_CLK_ID(1017)),
1978c2ecf20Sopenharmony_ci	DEF_MOD("scu-src2",		1029,	MOD_CLK_ID(1017)),
1988c2ecf20Sopenharmony_ci	DEF_MOD("scu-src1",		1030,	MOD_CLK_ID(1017)),
1998c2ecf20Sopenharmony_ci	DEF_MOD("scu-src0",		1031,	MOD_CLK_ID(1017)),
2008c2ecf20Sopenharmony_ci};
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_cistatic const unsigned int r8a7742_crit_mod_clks[] __initconst = {
2038c2ecf20Sopenharmony_ci	MOD_CLK_ID(402),	/* RWDT */
2048c2ecf20Sopenharmony_ci	MOD_CLK_ID(408),	/* INTC-SYS (GIC) */
2058c2ecf20Sopenharmony_ci};
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci/*
2088c2ecf20Sopenharmony_ci * CPG Clock Data
2098c2ecf20Sopenharmony_ci */
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci/*
2128c2ecf20Sopenharmony_ci *    MD	EXTAL		PLL0	PLL1	PLL3
2138c2ecf20Sopenharmony_ci * 14 13 19	(MHz)		*1	*1
2148c2ecf20Sopenharmony_ci *---------------------------------------------------
2158c2ecf20Sopenharmony_ci * 0  0  0	15		x172/2	x208/2	x106
2168c2ecf20Sopenharmony_ci * 0  0  1	15		x172/2	x208/2	x88
2178c2ecf20Sopenharmony_ci * 0  1  0	20		x130/2	x156/2	x80
2188c2ecf20Sopenharmony_ci * 0  1  1	20		x130/2	x156/2	x66
2198c2ecf20Sopenharmony_ci * 1  0  0	26 / 2		x200/2	x240/2	x122
2208c2ecf20Sopenharmony_ci * 1  0  1	26 / 2		x200/2	x240/2	x102
2218c2ecf20Sopenharmony_ci * 1  1  0	30 / 2		x172/2	x208/2	x106
2228c2ecf20Sopenharmony_ci * 1  1  1	30 / 2		x172/2	x208/2	x88
2238c2ecf20Sopenharmony_ci *
2248c2ecf20Sopenharmony_ci * *1 :	Table 7.5a indicates VCO output (PLLx = VCO/2)
2258c2ecf20Sopenharmony_ci */
2268c2ecf20Sopenharmony_ci#define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 12) | \
2278c2ecf20Sopenharmony_ci					 (((md) & BIT(13)) >> 12) | \
2288c2ecf20Sopenharmony_ci					 (((md) & BIT(19)) >> 19))
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_cistatic const struct rcar_gen2_cpg_pll_config cpg_pll_configs[8] __initconst = {
2318c2ecf20Sopenharmony_ci	/* EXTAL div	PLL1 mult	PLL3 mult */
2328c2ecf20Sopenharmony_ci	{ 1,		208,		106,	},
2338c2ecf20Sopenharmony_ci	{ 1,		208,		88,	},
2348c2ecf20Sopenharmony_ci	{ 1,		156,		80,	},
2358c2ecf20Sopenharmony_ci	{ 1,		156,		66,	},
2368c2ecf20Sopenharmony_ci	{ 2,		240,		122,	},
2378c2ecf20Sopenharmony_ci	{ 2,		240,		102,	},
2388c2ecf20Sopenharmony_ci	{ 2,		208,		106,	},
2398c2ecf20Sopenharmony_ci	{ 2,		208,		88,	},
2408c2ecf20Sopenharmony_ci};
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistatic int __init r8a7742_cpg_mssr_init(struct device *dev)
2438c2ecf20Sopenharmony_ci{
2448c2ecf20Sopenharmony_ci	const struct rcar_gen2_cpg_pll_config *cpg_pll_config;
2458c2ecf20Sopenharmony_ci	u32 cpg_mode;
2468c2ecf20Sopenharmony_ci	int error;
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci	error = rcar_rst_read_mode_pins(&cpg_mode);
2498c2ecf20Sopenharmony_ci	if (error)
2508c2ecf20Sopenharmony_ci		return error;
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_ci	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	return rcar_gen2_cpg_init(cpg_pll_config, 2, cpg_mode);
2558c2ecf20Sopenharmony_ci}
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ciconst struct cpg_mssr_info r8a7742_cpg_mssr_info __initconst = {
2588c2ecf20Sopenharmony_ci	/* Core Clocks */
2598c2ecf20Sopenharmony_ci	.core_clks = r8a7742_core_clks,
2608c2ecf20Sopenharmony_ci	.num_core_clks = ARRAY_SIZE(r8a7742_core_clks),
2618c2ecf20Sopenharmony_ci	.last_dt_core_clk = LAST_DT_CORE_CLK,
2628c2ecf20Sopenharmony_ci	.num_total_core_clks = MOD_CLK_BASE,
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci	/* Module Clocks */
2658c2ecf20Sopenharmony_ci	.mod_clks = r8a7742_mod_clks,
2668c2ecf20Sopenharmony_ci	.num_mod_clks = ARRAY_SIZE(r8a7742_mod_clks),
2678c2ecf20Sopenharmony_ci	.num_hw_mod_clks = 12 * 32,
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	/* Critical Module Clocks */
2708c2ecf20Sopenharmony_ci	.crit_mod_clks = r8a7742_crit_mod_clks,
2718c2ecf20Sopenharmony_ci	.num_crit_mod_clks = ARRAY_SIZE(r8a7742_crit_mod_clks),
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci	/* Callbacks */
2748c2ecf20Sopenharmony_ci	.init = r8a7742_cpg_mssr_init,
2758c2ecf20Sopenharmony_ci	.cpg_clk_register = rcar_gen2_cpg_clk_register,
2768c2ecf20Sopenharmony_ci};
277