18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2019, Linaro Ltd. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/bitops.h> 78c2ecf20Sopenharmony_ci#include <linux/err.h> 88c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 98c2ecf20Sopenharmony_ci#include <linux/module.h> 108c2ecf20Sopenharmony_ci#include <linux/of_address.h> 118c2ecf20Sopenharmony_ci#include <linux/pm_clock.h> 128c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 138c2ecf20Sopenharmony_ci#include <linux/regmap.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,turingcc-qcs404.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include "clk-regmap.h" 188c2ecf20Sopenharmony_ci#include "clk-branch.h" 198c2ecf20Sopenharmony_ci#include "common.h" 208c2ecf20Sopenharmony_ci#include "reset.h" 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_cistatic struct clk_branch turing_wrapper_aon_cbcr = { 238c2ecf20Sopenharmony_ci .halt_reg = 0x5098, 248c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 258c2ecf20Sopenharmony_ci .clkr = { 268c2ecf20Sopenharmony_ci .enable_reg = 0x5098, 278c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 288c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data) { 298c2ecf20Sopenharmony_ci .name = "turing_wrapper_aon_clk", 308c2ecf20Sopenharmony_ci .ops = &clk_branch2_aon_ops, 318c2ecf20Sopenharmony_ci }, 328c2ecf20Sopenharmony_ci }, 338c2ecf20Sopenharmony_ci}; 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_cistatic struct clk_branch turing_q6ss_ahbm_aon_cbcr = { 368c2ecf20Sopenharmony_ci .halt_reg = 0x9000, 378c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 388c2ecf20Sopenharmony_ci .clkr = { 398c2ecf20Sopenharmony_ci .enable_reg = 0x9000, 408c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 418c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data) { 428c2ecf20Sopenharmony_ci .name = "turing_q6ss_ahbm_aon_cbcr", 438c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 448c2ecf20Sopenharmony_ci }, 458c2ecf20Sopenharmony_ci }, 468c2ecf20Sopenharmony_ci}; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic struct clk_branch turing_q6ss_q6_axim_clk = { 498c2ecf20Sopenharmony_ci .halt_reg = 0xb000, 508c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 518c2ecf20Sopenharmony_ci .clkr = { 528c2ecf20Sopenharmony_ci .enable_reg = 0xb000, 538c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data) { 558c2ecf20Sopenharmony_ci .name = "turing_q6ss_q6_axim_clk", 568c2ecf20Sopenharmony_ci .ops = &clk_branch2_aon_ops, 578c2ecf20Sopenharmony_ci }, 588c2ecf20Sopenharmony_ci }, 598c2ecf20Sopenharmony_ci}; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_cistatic struct clk_branch turing_q6ss_ahbs_aon_cbcr = { 628c2ecf20Sopenharmony_ci .halt_reg = 0x10000, 638c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 648c2ecf20Sopenharmony_ci .clkr = { 658c2ecf20Sopenharmony_ci .enable_reg = 0x10000, 668c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 678c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data) { 688c2ecf20Sopenharmony_ci .name = "turing_q6ss_ahbs_aon_clk", 698c2ecf20Sopenharmony_ci .ops = &clk_branch2_aon_ops, 708c2ecf20Sopenharmony_ci }, 718c2ecf20Sopenharmony_ci }, 728c2ecf20Sopenharmony_ci}; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_cistatic struct clk_branch turing_wrapper_qos_ahbs_aon_cbcr = { 758c2ecf20Sopenharmony_ci .halt_reg = 0x11014, 768c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 778c2ecf20Sopenharmony_ci .clkr = { 788c2ecf20Sopenharmony_ci .enable_reg = 0x11014, 798c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 808c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data) { 818c2ecf20Sopenharmony_ci .name = "turing_wrapper_qos_ahbs_aon_clk", 828c2ecf20Sopenharmony_ci .ops = &clk_branch2_aon_ops, 838c2ecf20Sopenharmony_ci }, 848c2ecf20Sopenharmony_ci }, 858c2ecf20Sopenharmony_ci}; 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_cistatic struct clk_regmap *turingcc_clocks[] = { 888c2ecf20Sopenharmony_ci [TURING_WRAPPER_AON_CLK] = &turing_wrapper_aon_cbcr.clkr, 898c2ecf20Sopenharmony_ci [TURING_Q6SS_AHBM_AON_CLK] = &turing_q6ss_ahbm_aon_cbcr.clkr, 908c2ecf20Sopenharmony_ci [TURING_Q6SS_Q6_AXIM_CLK] = &turing_q6ss_q6_axim_clk.clkr, 918c2ecf20Sopenharmony_ci [TURING_Q6SS_AHBS_AON_CLK] = &turing_q6ss_ahbs_aon_cbcr.clkr, 928c2ecf20Sopenharmony_ci [TURING_WRAPPER_QOS_AHBS_AON_CLK] = &turing_wrapper_qos_ahbs_aon_cbcr.clkr, 938c2ecf20Sopenharmony_ci}; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic const struct regmap_config turingcc_regmap_config = { 968c2ecf20Sopenharmony_ci .reg_bits = 32, 978c2ecf20Sopenharmony_ci .reg_stride = 4, 988c2ecf20Sopenharmony_ci .val_bits = 32, 998c2ecf20Sopenharmony_ci .max_register = 0x23004, 1008c2ecf20Sopenharmony_ci .fast_io = true, 1018c2ecf20Sopenharmony_ci}; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc turingcc_desc = { 1048c2ecf20Sopenharmony_ci .config = &turingcc_regmap_config, 1058c2ecf20Sopenharmony_ci .clks = turingcc_clocks, 1068c2ecf20Sopenharmony_ci .num_clks = ARRAY_SIZE(turingcc_clocks), 1078c2ecf20Sopenharmony_ci}; 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_cistatic int turingcc_probe(struct platform_device *pdev) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci int ret; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci pm_runtime_enable(&pdev->dev); 1148c2ecf20Sopenharmony_ci ret = pm_clk_create(&pdev->dev); 1158c2ecf20Sopenharmony_ci if (ret) 1168c2ecf20Sopenharmony_ci goto disable_pm_runtime; 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci ret = pm_clk_add(&pdev->dev, NULL); 1198c2ecf20Sopenharmony_ci if (ret < 0) { 1208c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to acquire iface clock\n"); 1218c2ecf20Sopenharmony_ci goto destroy_pm_clk; 1228c2ecf20Sopenharmony_ci } 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci ret = qcom_cc_probe(pdev, &turingcc_desc); 1258c2ecf20Sopenharmony_ci if (ret < 0) 1268c2ecf20Sopenharmony_ci goto destroy_pm_clk; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci return 0; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_cidestroy_pm_clk: 1318c2ecf20Sopenharmony_ci pm_clk_destroy(&pdev->dev); 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_cidisable_pm_runtime: 1348c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci return ret; 1378c2ecf20Sopenharmony_ci} 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_cistatic int turingcc_remove(struct platform_device *pdev) 1408c2ecf20Sopenharmony_ci{ 1418c2ecf20Sopenharmony_ci pm_clk_destroy(&pdev->dev); 1428c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci return 0; 1458c2ecf20Sopenharmony_ci} 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_cistatic const struct dev_pm_ops turingcc_pm_ops = { 1488c2ecf20Sopenharmony_ci SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL) 1498c2ecf20Sopenharmony_ci}; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_cistatic const struct of_device_id turingcc_match_table[] = { 1528c2ecf20Sopenharmony_ci { .compatible = "qcom,qcs404-turingcc" }, 1538c2ecf20Sopenharmony_ci { } 1548c2ecf20Sopenharmony_ci}; 1558c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, turingcc_match_table); 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cistatic struct platform_driver turingcc_driver = { 1588c2ecf20Sopenharmony_ci .probe = turingcc_probe, 1598c2ecf20Sopenharmony_ci .remove = turingcc_remove, 1608c2ecf20Sopenharmony_ci .driver = { 1618c2ecf20Sopenharmony_ci .name = "qcs404-turingcc", 1628c2ecf20Sopenharmony_ci .of_match_table = turingcc_match_table, 1638c2ecf20Sopenharmony_ci .pm = &turingcc_pm_ops, 1648c2ecf20Sopenharmony_ci }, 1658c2ecf20Sopenharmony_ci}; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_cimodule_platform_driver(turingcc_driver); 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm QCS404 Turing Clock Controller"); 1708c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 171