18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2013, The Linux Foundation. All rights reserved. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/kernel.h> 78c2ecf20Sopenharmony_ci#include <linux/bitops.h> 88c2ecf20Sopenharmony_ci#include <linux/err.h> 98c2ecf20Sopenharmony_ci#include <linux/delay.h> 108c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 118c2ecf20Sopenharmony_ci#include <linux/module.h> 128c2ecf20Sopenharmony_ci#include <linux/of.h> 138c2ecf20Sopenharmony_ci#include <linux/of_device.h> 148c2ecf20Sopenharmony_ci#include <linux/clk.h> 158c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 168c2ecf20Sopenharmony_ci#include <linux/regmap.h> 178c2ecf20Sopenharmony_ci#include <linux/reset-controller.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,mmcc-msm8960.h> 208c2ecf20Sopenharmony_ci#include <dt-bindings/reset/qcom,mmcc-msm8960.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#include "common.h" 238c2ecf20Sopenharmony_ci#include "clk-regmap.h" 248c2ecf20Sopenharmony_ci#include "clk-pll.h" 258c2ecf20Sopenharmony_ci#include "clk-rcg.h" 268c2ecf20Sopenharmony_ci#include "clk-branch.h" 278c2ecf20Sopenharmony_ci#include "reset.h" 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_cienum { 308c2ecf20Sopenharmony_ci P_PXO, 318c2ecf20Sopenharmony_ci P_PLL8, 328c2ecf20Sopenharmony_ci P_PLL2, 338c2ecf20Sopenharmony_ci P_PLL3, 348c2ecf20Sopenharmony_ci P_PLL15, 358c2ecf20Sopenharmony_ci P_HDMI_PLL, 368c2ecf20Sopenharmony_ci P_DSI1_PLL_DSICLK, 378c2ecf20Sopenharmony_ci P_DSI2_PLL_DSICLK, 388c2ecf20Sopenharmony_ci P_DSI1_PLL_BYTECLK, 398c2ecf20Sopenharmony_ci P_DSI2_PLL_BYTECLK, 408c2ecf20Sopenharmony_ci}; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci#define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n } 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_cistatic const struct parent_map mmcc_pxo_pll8_pll2_map[] = { 458c2ecf20Sopenharmony_ci { P_PXO, 0 }, 468c2ecf20Sopenharmony_ci { P_PLL8, 2 }, 478c2ecf20Sopenharmony_ci { P_PLL2, 1 } 488c2ecf20Sopenharmony_ci}; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_cistatic const char * const mmcc_pxo_pll8_pll2[] = { 518c2ecf20Sopenharmony_ci "pxo", 528c2ecf20Sopenharmony_ci "pll8_vote", 538c2ecf20Sopenharmony_ci "pll2", 548c2ecf20Sopenharmony_ci}; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = { 578c2ecf20Sopenharmony_ci { P_PXO, 0 }, 588c2ecf20Sopenharmony_ci { P_PLL8, 2 }, 598c2ecf20Sopenharmony_ci { P_PLL2, 1 }, 608c2ecf20Sopenharmony_ci { P_PLL3, 3 } 618c2ecf20Sopenharmony_ci}; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic const char * const mmcc_pxo_pll8_pll2_pll15[] = { 648c2ecf20Sopenharmony_ci "pxo", 658c2ecf20Sopenharmony_ci "pll8_vote", 668c2ecf20Sopenharmony_ci "pll2", 678c2ecf20Sopenharmony_ci "pll15", 688c2ecf20Sopenharmony_ci}; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_cistatic const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = { 718c2ecf20Sopenharmony_ci { P_PXO, 0 }, 728c2ecf20Sopenharmony_ci { P_PLL8, 2 }, 738c2ecf20Sopenharmony_ci { P_PLL2, 1 }, 748c2ecf20Sopenharmony_ci { P_PLL15, 3 } 758c2ecf20Sopenharmony_ci}; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic const char * const mmcc_pxo_pll8_pll2_pll3[] = { 788c2ecf20Sopenharmony_ci "pxo", 798c2ecf20Sopenharmony_ci "pll8_vote", 808c2ecf20Sopenharmony_ci "pll2", 818c2ecf20Sopenharmony_ci "pll3", 828c2ecf20Sopenharmony_ci}; 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic const struct parent_map mmcc_pxo_dsi2_dsi1_map[] = { 858c2ecf20Sopenharmony_ci { P_PXO, 0 }, 868c2ecf20Sopenharmony_ci { P_DSI2_PLL_DSICLK, 1 }, 878c2ecf20Sopenharmony_ci { P_DSI1_PLL_DSICLK, 3 }, 888c2ecf20Sopenharmony_ci}; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_cistatic const char * const mmcc_pxo_dsi2_dsi1[] = { 918c2ecf20Sopenharmony_ci "pxo", 928c2ecf20Sopenharmony_ci "dsi2pll", 938c2ecf20Sopenharmony_ci "dsi1pll", 948c2ecf20Sopenharmony_ci}; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cistatic const struct parent_map mmcc_pxo_dsi1_dsi2_byte_map[] = { 978c2ecf20Sopenharmony_ci { P_PXO, 0 }, 988c2ecf20Sopenharmony_ci { P_DSI1_PLL_BYTECLK, 1 }, 998c2ecf20Sopenharmony_ci { P_DSI2_PLL_BYTECLK, 2 }, 1008c2ecf20Sopenharmony_ci}; 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_cistatic const char * const mmcc_pxo_dsi1_dsi2_byte[] = { 1038c2ecf20Sopenharmony_ci "pxo", 1048c2ecf20Sopenharmony_ci "dsi1pllbyte", 1058c2ecf20Sopenharmony_ci "dsi2pllbyte", 1068c2ecf20Sopenharmony_ci}; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic struct clk_pll pll2 = { 1098c2ecf20Sopenharmony_ci .l_reg = 0x320, 1108c2ecf20Sopenharmony_ci .m_reg = 0x324, 1118c2ecf20Sopenharmony_ci .n_reg = 0x328, 1128c2ecf20Sopenharmony_ci .config_reg = 0x32c, 1138c2ecf20Sopenharmony_ci .mode_reg = 0x31c, 1148c2ecf20Sopenharmony_ci .status_reg = 0x334, 1158c2ecf20Sopenharmony_ci .status_bit = 16, 1168c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1178c2ecf20Sopenharmony_ci .name = "pll2", 1188c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1198c2ecf20Sopenharmony_ci .num_parents = 1, 1208c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 1218c2ecf20Sopenharmony_ci }, 1228c2ecf20Sopenharmony_ci}; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_cistatic struct clk_pll pll15 = { 1258c2ecf20Sopenharmony_ci .l_reg = 0x33c, 1268c2ecf20Sopenharmony_ci .m_reg = 0x340, 1278c2ecf20Sopenharmony_ci .n_reg = 0x344, 1288c2ecf20Sopenharmony_ci .config_reg = 0x348, 1298c2ecf20Sopenharmony_ci .mode_reg = 0x338, 1308c2ecf20Sopenharmony_ci .status_reg = 0x350, 1318c2ecf20Sopenharmony_ci .status_bit = 16, 1328c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1338c2ecf20Sopenharmony_ci .name = "pll15", 1348c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1358c2ecf20Sopenharmony_ci .num_parents = 1, 1368c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 1378c2ecf20Sopenharmony_ci }, 1388c2ecf20Sopenharmony_ci}; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_cistatic const struct pll_config pll15_config = { 1418c2ecf20Sopenharmony_ci .l = 33, 1428c2ecf20Sopenharmony_ci .m = 1, 1438c2ecf20Sopenharmony_ci .n = 3, 1448c2ecf20Sopenharmony_ci .vco_val = 0x2 << 16, 1458c2ecf20Sopenharmony_ci .vco_mask = 0x3 << 16, 1468c2ecf20Sopenharmony_ci .pre_div_val = 0x0, 1478c2ecf20Sopenharmony_ci .pre_div_mask = BIT(19), 1488c2ecf20Sopenharmony_ci .post_div_val = 0x0, 1498c2ecf20Sopenharmony_ci .post_div_mask = 0x3 << 20, 1508c2ecf20Sopenharmony_ci .mn_ena_mask = BIT(22), 1518c2ecf20Sopenharmony_ci .main_output_mask = BIT(23), 1528c2ecf20Sopenharmony_ci}; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_cam[] = { 1558c2ecf20Sopenharmony_ci { 6000000, P_PLL8, 4, 1, 16 }, 1568c2ecf20Sopenharmony_ci { 8000000, P_PLL8, 4, 1, 12 }, 1578c2ecf20Sopenharmony_ci { 12000000, P_PLL8, 4, 1, 8 }, 1588c2ecf20Sopenharmony_ci { 16000000, P_PLL8, 4, 1, 6 }, 1598c2ecf20Sopenharmony_ci { 19200000, P_PLL8, 4, 1, 5 }, 1608c2ecf20Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 1618c2ecf20Sopenharmony_ci { 32000000, P_PLL8, 4, 1, 3 }, 1628c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 1638c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 3, 1, 2 }, 1648c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 1658c2ecf20Sopenharmony_ci { 128000000, P_PLL8, 3, 0, 0 }, 1668c2ecf20Sopenharmony_ci { } 1678c2ecf20Sopenharmony_ci}; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_cistatic struct clk_rcg camclk0_src = { 1708c2ecf20Sopenharmony_ci .ns_reg = 0x0148, 1718c2ecf20Sopenharmony_ci .md_reg = 0x0144, 1728c2ecf20Sopenharmony_ci .mn = { 1738c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 1748c2ecf20Sopenharmony_ci .mnctr_reset_bit = 8, 1758c2ecf20Sopenharmony_ci .reset_in_cc = true, 1768c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 1778c2ecf20Sopenharmony_ci .n_val_shift = 24, 1788c2ecf20Sopenharmony_ci .m_val_shift = 8, 1798c2ecf20Sopenharmony_ci .width = 8, 1808c2ecf20Sopenharmony_ci }, 1818c2ecf20Sopenharmony_ci .p = { 1828c2ecf20Sopenharmony_ci .pre_div_shift = 14, 1838c2ecf20Sopenharmony_ci .pre_div_width = 2, 1848c2ecf20Sopenharmony_ci }, 1858c2ecf20Sopenharmony_ci .s = { 1868c2ecf20Sopenharmony_ci .src_sel_shift = 0, 1878c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 1888c2ecf20Sopenharmony_ci }, 1898c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_cam, 1908c2ecf20Sopenharmony_ci .clkr = { 1918c2ecf20Sopenharmony_ci .enable_reg = 0x0140, 1928c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 1938c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 1948c2ecf20Sopenharmony_ci .name = "camclk0_src", 1958c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 1968c2ecf20Sopenharmony_ci .num_parents = 3, 1978c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 1988c2ecf20Sopenharmony_ci }, 1998c2ecf20Sopenharmony_ci }, 2008c2ecf20Sopenharmony_ci}; 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_cistatic struct clk_branch camclk0_clk = { 2038c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 2048c2ecf20Sopenharmony_ci .halt_bit = 15, 2058c2ecf20Sopenharmony_ci .clkr = { 2068c2ecf20Sopenharmony_ci .enable_reg = 0x0140, 2078c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 2088c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2098c2ecf20Sopenharmony_ci .name = "camclk0_clk", 2108c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "camclk0_src" }, 2118c2ecf20Sopenharmony_ci .num_parents = 1, 2128c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 2138c2ecf20Sopenharmony_ci }, 2148c2ecf20Sopenharmony_ci }, 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci}; 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_cistatic struct clk_rcg camclk1_src = { 2198c2ecf20Sopenharmony_ci .ns_reg = 0x015c, 2208c2ecf20Sopenharmony_ci .md_reg = 0x0158, 2218c2ecf20Sopenharmony_ci .mn = { 2228c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 2238c2ecf20Sopenharmony_ci .mnctr_reset_bit = 8, 2248c2ecf20Sopenharmony_ci .reset_in_cc = true, 2258c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 2268c2ecf20Sopenharmony_ci .n_val_shift = 24, 2278c2ecf20Sopenharmony_ci .m_val_shift = 8, 2288c2ecf20Sopenharmony_ci .width = 8, 2298c2ecf20Sopenharmony_ci }, 2308c2ecf20Sopenharmony_ci .p = { 2318c2ecf20Sopenharmony_ci .pre_div_shift = 14, 2328c2ecf20Sopenharmony_ci .pre_div_width = 2, 2338c2ecf20Sopenharmony_ci }, 2348c2ecf20Sopenharmony_ci .s = { 2358c2ecf20Sopenharmony_ci .src_sel_shift = 0, 2368c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 2378c2ecf20Sopenharmony_ci }, 2388c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_cam, 2398c2ecf20Sopenharmony_ci .clkr = { 2408c2ecf20Sopenharmony_ci .enable_reg = 0x0154, 2418c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 2428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2438c2ecf20Sopenharmony_ci .name = "camclk1_src", 2448c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 2458c2ecf20Sopenharmony_ci .num_parents = 3, 2468c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 2478c2ecf20Sopenharmony_ci }, 2488c2ecf20Sopenharmony_ci }, 2498c2ecf20Sopenharmony_ci}; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_cistatic struct clk_branch camclk1_clk = { 2528c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 2538c2ecf20Sopenharmony_ci .halt_bit = 16, 2548c2ecf20Sopenharmony_ci .clkr = { 2558c2ecf20Sopenharmony_ci .enable_reg = 0x0154, 2568c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 2578c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2588c2ecf20Sopenharmony_ci .name = "camclk1_clk", 2598c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "camclk1_src" }, 2608c2ecf20Sopenharmony_ci .num_parents = 1, 2618c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 2628c2ecf20Sopenharmony_ci }, 2638c2ecf20Sopenharmony_ci }, 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci}; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_cistatic struct clk_rcg camclk2_src = { 2688c2ecf20Sopenharmony_ci .ns_reg = 0x0228, 2698c2ecf20Sopenharmony_ci .md_reg = 0x0224, 2708c2ecf20Sopenharmony_ci .mn = { 2718c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 2728c2ecf20Sopenharmony_ci .mnctr_reset_bit = 8, 2738c2ecf20Sopenharmony_ci .reset_in_cc = true, 2748c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 2758c2ecf20Sopenharmony_ci .n_val_shift = 24, 2768c2ecf20Sopenharmony_ci .m_val_shift = 8, 2778c2ecf20Sopenharmony_ci .width = 8, 2788c2ecf20Sopenharmony_ci }, 2798c2ecf20Sopenharmony_ci .p = { 2808c2ecf20Sopenharmony_ci .pre_div_shift = 14, 2818c2ecf20Sopenharmony_ci .pre_div_width = 2, 2828c2ecf20Sopenharmony_ci }, 2838c2ecf20Sopenharmony_ci .s = { 2848c2ecf20Sopenharmony_ci .src_sel_shift = 0, 2858c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 2868c2ecf20Sopenharmony_ci }, 2878c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_cam, 2888c2ecf20Sopenharmony_ci .clkr = { 2898c2ecf20Sopenharmony_ci .enable_reg = 0x0220, 2908c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 2918c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2928c2ecf20Sopenharmony_ci .name = "camclk2_src", 2938c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 2948c2ecf20Sopenharmony_ci .num_parents = 3, 2958c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 2968c2ecf20Sopenharmony_ci }, 2978c2ecf20Sopenharmony_ci }, 2988c2ecf20Sopenharmony_ci}; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_cistatic struct clk_branch camclk2_clk = { 3018c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 3028c2ecf20Sopenharmony_ci .halt_bit = 16, 3038c2ecf20Sopenharmony_ci .clkr = { 3048c2ecf20Sopenharmony_ci .enable_reg = 0x0220, 3058c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 3068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3078c2ecf20Sopenharmony_ci .name = "camclk2_clk", 3088c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "camclk2_src" }, 3098c2ecf20Sopenharmony_ci .num_parents = 1, 3108c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 3118c2ecf20Sopenharmony_ci }, 3128c2ecf20Sopenharmony_ci }, 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_ci}; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_csi[] = { 3178c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 3188c2ecf20Sopenharmony_ci { 85330000, P_PLL8, 1, 2, 9 }, 3198c2ecf20Sopenharmony_ci { 177780000, P_PLL2, 1, 2, 9 }, 3208c2ecf20Sopenharmony_ci { } 3218c2ecf20Sopenharmony_ci}; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_cistatic struct clk_rcg csi0_src = { 3248c2ecf20Sopenharmony_ci .ns_reg = 0x0048, 3258c2ecf20Sopenharmony_ci .md_reg = 0x0044, 3268c2ecf20Sopenharmony_ci .mn = { 3278c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 3288c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 3298c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 3308c2ecf20Sopenharmony_ci .n_val_shift = 24, 3318c2ecf20Sopenharmony_ci .m_val_shift = 8, 3328c2ecf20Sopenharmony_ci .width = 8, 3338c2ecf20Sopenharmony_ci }, 3348c2ecf20Sopenharmony_ci .p = { 3358c2ecf20Sopenharmony_ci .pre_div_shift = 14, 3368c2ecf20Sopenharmony_ci .pre_div_width = 2, 3378c2ecf20Sopenharmony_ci }, 3388c2ecf20Sopenharmony_ci .s = { 3398c2ecf20Sopenharmony_ci .src_sel_shift = 0, 3408c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 3418c2ecf20Sopenharmony_ci }, 3428c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_csi, 3438c2ecf20Sopenharmony_ci .clkr = { 3448c2ecf20Sopenharmony_ci .enable_reg = 0x0040, 3458c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 3468c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3478c2ecf20Sopenharmony_ci .name = "csi0_src", 3488c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 3498c2ecf20Sopenharmony_ci .num_parents = 3, 3508c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 3518c2ecf20Sopenharmony_ci }, 3528c2ecf20Sopenharmony_ci }, 3538c2ecf20Sopenharmony_ci}; 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_cistatic struct clk_branch csi0_clk = { 3568c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 3578c2ecf20Sopenharmony_ci .halt_bit = 13, 3588c2ecf20Sopenharmony_ci .clkr = { 3598c2ecf20Sopenharmony_ci .enable_reg = 0x0040, 3608c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 3618c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3628c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "csi0_src" }, 3638c2ecf20Sopenharmony_ci .num_parents = 1, 3648c2ecf20Sopenharmony_ci .name = "csi0_clk", 3658c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 3668c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 3678c2ecf20Sopenharmony_ci }, 3688c2ecf20Sopenharmony_ci }, 3698c2ecf20Sopenharmony_ci}; 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_cistatic struct clk_branch csi0_phy_clk = { 3728c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 3738c2ecf20Sopenharmony_ci .halt_bit = 9, 3748c2ecf20Sopenharmony_ci .clkr = { 3758c2ecf20Sopenharmony_ci .enable_reg = 0x0040, 3768c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 3778c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3788c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "csi0_src" }, 3798c2ecf20Sopenharmony_ci .num_parents = 1, 3808c2ecf20Sopenharmony_ci .name = "csi0_phy_clk", 3818c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 3828c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 3838c2ecf20Sopenharmony_ci }, 3848c2ecf20Sopenharmony_ci }, 3858c2ecf20Sopenharmony_ci}; 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_cistatic struct clk_rcg csi1_src = { 3888c2ecf20Sopenharmony_ci .ns_reg = 0x0010, 3898c2ecf20Sopenharmony_ci .md_reg = 0x0028, 3908c2ecf20Sopenharmony_ci .mn = { 3918c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 3928c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 3938c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 3948c2ecf20Sopenharmony_ci .n_val_shift = 24, 3958c2ecf20Sopenharmony_ci .m_val_shift = 8, 3968c2ecf20Sopenharmony_ci .width = 8, 3978c2ecf20Sopenharmony_ci }, 3988c2ecf20Sopenharmony_ci .p = { 3998c2ecf20Sopenharmony_ci .pre_div_shift = 14, 4008c2ecf20Sopenharmony_ci .pre_div_width = 2, 4018c2ecf20Sopenharmony_ci }, 4028c2ecf20Sopenharmony_ci .s = { 4038c2ecf20Sopenharmony_ci .src_sel_shift = 0, 4048c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 4058c2ecf20Sopenharmony_ci }, 4068c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_csi, 4078c2ecf20Sopenharmony_ci .clkr = { 4088c2ecf20Sopenharmony_ci .enable_reg = 0x0024, 4098c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 4108c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4118c2ecf20Sopenharmony_ci .name = "csi1_src", 4128c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 4138c2ecf20Sopenharmony_ci .num_parents = 3, 4148c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 4158c2ecf20Sopenharmony_ci }, 4168c2ecf20Sopenharmony_ci }, 4178c2ecf20Sopenharmony_ci}; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_cistatic struct clk_branch csi1_clk = { 4208c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 4218c2ecf20Sopenharmony_ci .halt_bit = 14, 4228c2ecf20Sopenharmony_ci .clkr = { 4238c2ecf20Sopenharmony_ci .enable_reg = 0x0024, 4248c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 4258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4268c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "csi1_src" }, 4278c2ecf20Sopenharmony_ci .num_parents = 1, 4288c2ecf20Sopenharmony_ci .name = "csi1_clk", 4298c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 4308c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 4318c2ecf20Sopenharmony_ci }, 4328c2ecf20Sopenharmony_ci }, 4338c2ecf20Sopenharmony_ci}; 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_cistatic struct clk_branch csi1_phy_clk = { 4368c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 4378c2ecf20Sopenharmony_ci .halt_bit = 10, 4388c2ecf20Sopenharmony_ci .clkr = { 4398c2ecf20Sopenharmony_ci .enable_reg = 0x0024, 4408c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 4418c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4428c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "csi1_src" }, 4438c2ecf20Sopenharmony_ci .num_parents = 1, 4448c2ecf20Sopenharmony_ci .name = "csi1_phy_clk", 4458c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 4468c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 4478c2ecf20Sopenharmony_ci }, 4488c2ecf20Sopenharmony_ci }, 4498c2ecf20Sopenharmony_ci}; 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_cistatic struct clk_rcg csi2_src = { 4528c2ecf20Sopenharmony_ci .ns_reg = 0x0234, 4538c2ecf20Sopenharmony_ci .md_reg = 0x022c, 4548c2ecf20Sopenharmony_ci .mn = { 4558c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 4568c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 4578c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 4588c2ecf20Sopenharmony_ci .n_val_shift = 24, 4598c2ecf20Sopenharmony_ci .m_val_shift = 8, 4608c2ecf20Sopenharmony_ci .width = 8, 4618c2ecf20Sopenharmony_ci }, 4628c2ecf20Sopenharmony_ci .p = { 4638c2ecf20Sopenharmony_ci .pre_div_shift = 14, 4648c2ecf20Sopenharmony_ci .pre_div_width = 2, 4658c2ecf20Sopenharmony_ci }, 4668c2ecf20Sopenharmony_ci .s = { 4678c2ecf20Sopenharmony_ci .src_sel_shift = 0, 4688c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 4698c2ecf20Sopenharmony_ci }, 4708c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_csi, 4718c2ecf20Sopenharmony_ci .clkr = { 4728c2ecf20Sopenharmony_ci .enable_reg = 0x022c, 4738c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 4748c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4758c2ecf20Sopenharmony_ci .name = "csi2_src", 4768c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 4778c2ecf20Sopenharmony_ci .num_parents = 3, 4788c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 4798c2ecf20Sopenharmony_ci }, 4808c2ecf20Sopenharmony_ci }, 4818c2ecf20Sopenharmony_ci}; 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_cistatic struct clk_branch csi2_clk = { 4848c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 4858c2ecf20Sopenharmony_ci .halt_bit = 29, 4868c2ecf20Sopenharmony_ci .clkr = { 4878c2ecf20Sopenharmony_ci .enable_reg = 0x022c, 4888c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 4898c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4908c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "csi2_src" }, 4918c2ecf20Sopenharmony_ci .num_parents = 1, 4928c2ecf20Sopenharmony_ci .name = "csi2_clk", 4938c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 4948c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 4958c2ecf20Sopenharmony_ci }, 4968c2ecf20Sopenharmony_ci }, 4978c2ecf20Sopenharmony_ci}; 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_cistatic struct clk_branch csi2_phy_clk = { 5008c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 5018c2ecf20Sopenharmony_ci .halt_bit = 29, 5028c2ecf20Sopenharmony_ci .clkr = { 5038c2ecf20Sopenharmony_ci .enable_reg = 0x022c, 5048c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 5058c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5068c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "csi2_src" }, 5078c2ecf20Sopenharmony_ci .num_parents = 1, 5088c2ecf20Sopenharmony_ci .name = "csi2_phy_clk", 5098c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 5108c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 5118c2ecf20Sopenharmony_ci }, 5128c2ecf20Sopenharmony_ci }, 5138c2ecf20Sopenharmony_ci}; 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_cistruct clk_pix_rdi { 5168c2ecf20Sopenharmony_ci u32 s_reg; 5178c2ecf20Sopenharmony_ci u32 s_mask; 5188c2ecf20Sopenharmony_ci u32 s2_reg; 5198c2ecf20Sopenharmony_ci u32 s2_mask; 5208c2ecf20Sopenharmony_ci struct clk_regmap clkr; 5218c2ecf20Sopenharmony_ci}; 5228c2ecf20Sopenharmony_ci 5238c2ecf20Sopenharmony_ci#define to_clk_pix_rdi(_hw) \ 5248c2ecf20Sopenharmony_ci container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr) 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_cistatic int pix_rdi_set_parent(struct clk_hw *hw, u8 index) 5278c2ecf20Sopenharmony_ci{ 5288c2ecf20Sopenharmony_ci int i; 5298c2ecf20Sopenharmony_ci int ret = 0; 5308c2ecf20Sopenharmony_ci u32 val; 5318c2ecf20Sopenharmony_ci struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw); 5328c2ecf20Sopenharmony_ci int num_parents = clk_hw_get_num_parents(hw); 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_ci /* 5358c2ecf20Sopenharmony_ci * These clocks select three inputs via two muxes. One mux selects 5368c2ecf20Sopenharmony_ci * between csi0 and csi1 and the second mux selects between that mux's 5378c2ecf20Sopenharmony_ci * output and csi2. The source and destination selections for each 5388c2ecf20Sopenharmony_ci * mux must be clocking for the switch to succeed so just turn on 5398c2ecf20Sopenharmony_ci * all three sources because it's easier than figuring out what source 5408c2ecf20Sopenharmony_ci * needs to be on at what time. 5418c2ecf20Sopenharmony_ci */ 5428c2ecf20Sopenharmony_ci for (i = 0; i < num_parents; i++) { 5438c2ecf20Sopenharmony_ci struct clk_hw *p = clk_hw_get_parent_by_index(hw, i); 5448c2ecf20Sopenharmony_ci ret = clk_prepare_enable(p->clk); 5458c2ecf20Sopenharmony_ci if (ret) 5468c2ecf20Sopenharmony_ci goto err; 5478c2ecf20Sopenharmony_ci } 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci if (index == 2) 5508c2ecf20Sopenharmony_ci val = rdi->s2_mask; 5518c2ecf20Sopenharmony_ci else 5528c2ecf20Sopenharmony_ci val = 0; 5538c2ecf20Sopenharmony_ci regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val); 5548c2ecf20Sopenharmony_ci /* 5558c2ecf20Sopenharmony_ci * Wait at least 6 cycles of slowest clock 5568c2ecf20Sopenharmony_ci * for the glitch-free MUX to fully switch sources. 5578c2ecf20Sopenharmony_ci */ 5588c2ecf20Sopenharmony_ci udelay(1); 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_ci if (index == 1) 5618c2ecf20Sopenharmony_ci val = rdi->s_mask; 5628c2ecf20Sopenharmony_ci else 5638c2ecf20Sopenharmony_ci val = 0; 5648c2ecf20Sopenharmony_ci regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val); 5658c2ecf20Sopenharmony_ci /* 5668c2ecf20Sopenharmony_ci * Wait at least 6 cycles of slowest clock 5678c2ecf20Sopenharmony_ci * for the glitch-free MUX to fully switch sources. 5688c2ecf20Sopenharmony_ci */ 5698c2ecf20Sopenharmony_ci udelay(1); 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_cierr: 5728c2ecf20Sopenharmony_ci for (i--; i >= 0; i--) { 5738c2ecf20Sopenharmony_ci struct clk_hw *p = clk_hw_get_parent_by_index(hw, i); 5748c2ecf20Sopenharmony_ci clk_disable_unprepare(p->clk); 5758c2ecf20Sopenharmony_ci } 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_ci return ret; 5788c2ecf20Sopenharmony_ci} 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_cistatic u8 pix_rdi_get_parent(struct clk_hw *hw) 5818c2ecf20Sopenharmony_ci{ 5828c2ecf20Sopenharmony_ci u32 val; 5838c2ecf20Sopenharmony_ci struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw); 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_ci regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val); 5878c2ecf20Sopenharmony_ci if (val & rdi->s2_mask) 5888c2ecf20Sopenharmony_ci return 2; 5898c2ecf20Sopenharmony_ci 5908c2ecf20Sopenharmony_ci regmap_read(rdi->clkr.regmap, rdi->s_reg, &val); 5918c2ecf20Sopenharmony_ci if (val & rdi->s_mask) 5928c2ecf20Sopenharmony_ci return 1; 5938c2ecf20Sopenharmony_ci 5948c2ecf20Sopenharmony_ci return 0; 5958c2ecf20Sopenharmony_ci} 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_cistatic const struct clk_ops clk_ops_pix_rdi = { 5988c2ecf20Sopenharmony_ci .enable = clk_enable_regmap, 5998c2ecf20Sopenharmony_ci .disable = clk_disable_regmap, 6008c2ecf20Sopenharmony_ci .set_parent = pix_rdi_set_parent, 6018c2ecf20Sopenharmony_ci .get_parent = pix_rdi_get_parent, 6028c2ecf20Sopenharmony_ci .determine_rate = __clk_mux_determine_rate, 6038c2ecf20Sopenharmony_ci}; 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_cistatic const char * const pix_rdi_parents[] = { 6068c2ecf20Sopenharmony_ci "csi0_clk", 6078c2ecf20Sopenharmony_ci "csi1_clk", 6088c2ecf20Sopenharmony_ci "csi2_clk", 6098c2ecf20Sopenharmony_ci}; 6108c2ecf20Sopenharmony_ci 6118c2ecf20Sopenharmony_cistatic struct clk_pix_rdi csi_pix_clk = { 6128c2ecf20Sopenharmony_ci .s_reg = 0x0058, 6138c2ecf20Sopenharmony_ci .s_mask = BIT(25), 6148c2ecf20Sopenharmony_ci .s2_reg = 0x0238, 6158c2ecf20Sopenharmony_ci .s2_mask = BIT(13), 6168c2ecf20Sopenharmony_ci .clkr = { 6178c2ecf20Sopenharmony_ci .enable_reg = 0x0058, 6188c2ecf20Sopenharmony_ci .enable_mask = BIT(26), 6198c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6208c2ecf20Sopenharmony_ci .name = "csi_pix_clk", 6218c2ecf20Sopenharmony_ci .parent_names = pix_rdi_parents, 6228c2ecf20Sopenharmony_ci .num_parents = 3, 6238c2ecf20Sopenharmony_ci .ops = &clk_ops_pix_rdi, 6248c2ecf20Sopenharmony_ci }, 6258c2ecf20Sopenharmony_ci }, 6268c2ecf20Sopenharmony_ci}; 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_cistatic struct clk_pix_rdi csi_pix1_clk = { 6298c2ecf20Sopenharmony_ci .s_reg = 0x0238, 6308c2ecf20Sopenharmony_ci .s_mask = BIT(8), 6318c2ecf20Sopenharmony_ci .s2_reg = 0x0238, 6328c2ecf20Sopenharmony_ci .s2_mask = BIT(9), 6338c2ecf20Sopenharmony_ci .clkr = { 6348c2ecf20Sopenharmony_ci .enable_reg = 0x0238, 6358c2ecf20Sopenharmony_ci .enable_mask = BIT(10), 6368c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6378c2ecf20Sopenharmony_ci .name = "csi_pix1_clk", 6388c2ecf20Sopenharmony_ci .parent_names = pix_rdi_parents, 6398c2ecf20Sopenharmony_ci .num_parents = 3, 6408c2ecf20Sopenharmony_ci .ops = &clk_ops_pix_rdi, 6418c2ecf20Sopenharmony_ci }, 6428c2ecf20Sopenharmony_ci }, 6438c2ecf20Sopenharmony_ci}; 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_cistatic struct clk_pix_rdi csi_rdi_clk = { 6468c2ecf20Sopenharmony_ci .s_reg = 0x0058, 6478c2ecf20Sopenharmony_ci .s_mask = BIT(12), 6488c2ecf20Sopenharmony_ci .s2_reg = 0x0238, 6498c2ecf20Sopenharmony_ci .s2_mask = BIT(12), 6508c2ecf20Sopenharmony_ci .clkr = { 6518c2ecf20Sopenharmony_ci .enable_reg = 0x0058, 6528c2ecf20Sopenharmony_ci .enable_mask = BIT(13), 6538c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6548c2ecf20Sopenharmony_ci .name = "csi_rdi_clk", 6558c2ecf20Sopenharmony_ci .parent_names = pix_rdi_parents, 6568c2ecf20Sopenharmony_ci .num_parents = 3, 6578c2ecf20Sopenharmony_ci .ops = &clk_ops_pix_rdi, 6588c2ecf20Sopenharmony_ci }, 6598c2ecf20Sopenharmony_ci }, 6608c2ecf20Sopenharmony_ci}; 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_cistatic struct clk_pix_rdi csi_rdi1_clk = { 6638c2ecf20Sopenharmony_ci .s_reg = 0x0238, 6648c2ecf20Sopenharmony_ci .s_mask = BIT(0), 6658c2ecf20Sopenharmony_ci .s2_reg = 0x0238, 6668c2ecf20Sopenharmony_ci .s2_mask = BIT(1), 6678c2ecf20Sopenharmony_ci .clkr = { 6688c2ecf20Sopenharmony_ci .enable_reg = 0x0238, 6698c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 6708c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6718c2ecf20Sopenharmony_ci .name = "csi_rdi1_clk", 6728c2ecf20Sopenharmony_ci .parent_names = pix_rdi_parents, 6738c2ecf20Sopenharmony_ci .num_parents = 3, 6748c2ecf20Sopenharmony_ci .ops = &clk_ops_pix_rdi, 6758c2ecf20Sopenharmony_ci }, 6768c2ecf20Sopenharmony_ci }, 6778c2ecf20Sopenharmony_ci}; 6788c2ecf20Sopenharmony_ci 6798c2ecf20Sopenharmony_cistatic struct clk_pix_rdi csi_rdi2_clk = { 6808c2ecf20Sopenharmony_ci .s_reg = 0x0238, 6818c2ecf20Sopenharmony_ci .s_mask = BIT(4), 6828c2ecf20Sopenharmony_ci .s2_reg = 0x0238, 6838c2ecf20Sopenharmony_ci .s2_mask = BIT(5), 6848c2ecf20Sopenharmony_ci .clkr = { 6858c2ecf20Sopenharmony_ci .enable_reg = 0x0238, 6868c2ecf20Sopenharmony_ci .enable_mask = BIT(6), 6878c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6888c2ecf20Sopenharmony_ci .name = "csi_rdi2_clk", 6898c2ecf20Sopenharmony_ci .parent_names = pix_rdi_parents, 6908c2ecf20Sopenharmony_ci .num_parents = 3, 6918c2ecf20Sopenharmony_ci .ops = &clk_ops_pix_rdi, 6928c2ecf20Sopenharmony_ci }, 6938c2ecf20Sopenharmony_ci }, 6948c2ecf20Sopenharmony_ci}; 6958c2ecf20Sopenharmony_ci 6968c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_csiphytimer[] = { 6978c2ecf20Sopenharmony_ci { 85330000, P_PLL8, 1, 2, 9 }, 6988c2ecf20Sopenharmony_ci { 177780000, P_PLL2, 1, 2, 9 }, 6998c2ecf20Sopenharmony_ci { } 7008c2ecf20Sopenharmony_ci}; 7018c2ecf20Sopenharmony_ci 7028c2ecf20Sopenharmony_cistatic struct clk_rcg csiphytimer_src = { 7038c2ecf20Sopenharmony_ci .ns_reg = 0x0168, 7048c2ecf20Sopenharmony_ci .md_reg = 0x0164, 7058c2ecf20Sopenharmony_ci .mn = { 7068c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 7078c2ecf20Sopenharmony_ci .mnctr_reset_bit = 8, 7088c2ecf20Sopenharmony_ci .reset_in_cc = true, 7098c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 7108c2ecf20Sopenharmony_ci .n_val_shift = 24, 7118c2ecf20Sopenharmony_ci .m_val_shift = 8, 7128c2ecf20Sopenharmony_ci .width = 8, 7138c2ecf20Sopenharmony_ci }, 7148c2ecf20Sopenharmony_ci .p = { 7158c2ecf20Sopenharmony_ci .pre_div_shift = 14, 7168c2ecf20Sopenharmony_ci .pre_div_width = 2, 7178c2ecf20Sopenharmony_ci }, 7188c2ecf20Sopenharmony_ci .s = { 7198c2ecf20Sopenharmony_ci .src_sel_shift = 0, 7208c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 7218c2ecf20Sopenharmony_ci }, 7228c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_csiphytimer, 7238c2ecf20Sopenharmony_ci .clkr = { 7248c2ecf20Sopenharmony_ci .enable_reg = 0x0160, 7258c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 7268c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7278c2ecf20Sopenharmony_ci .name = "csiphytimer_src", 7288c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 7298c2ecf20Sopenharmony_ci .num_parents = 3, 7308c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 7318c2ecf20Sopenharmony_ci }, 7328c2ecf20Sopenharmony_ci }, 7338c2ecf20Sopenharmony_ci}; 7348c2ecf20Sopenharmony_ci 7358c2ecf20Sopenharmony_cistatic const char * const csixphy_timer_src[] = { "csiphytimer_src" }; 7368c2ecf20Sopenharmony_ci 7378c2ecf20Sopenharmony_cistatic struct clk_branch csiphy0_timer_clk = { 7388c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 7398c2ecf20Sopenharmony_ci .halt_bit = 17, 7408c2ecf20Sopenharmony_ci .clkr = { 7418c2ecf20Sopenharmony_ci .enable_reg = 0x0160, 7428c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 7438c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7448c2ecf20Sopenharmony_ci .parent_names = csixphy_timer_src, 7458c2ecf20Sopenharmony_ci .num_parents = 1, 7468c2ecf20Sopenharmony_ci .name = "csiphy0_timer_clk", 7478c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 7488c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7498c2ecf20Sopenharmony_ci }, 7508c2ecf20Sopenharmony_ci }, 7518c2ecf20Sopenharmony_ci}; 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_cistatic struct clk_branch csiphy1_timer_clk = { 7548c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 7558c2ecf20Sopenharmony_ci .halt_bit = 18, 7568c2ecf20Sopenharmony_ci .clkr = { 7578c2ecf20Sopenharmony_ci .enable_reg = 0x0160, 7588c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 7598c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7608c2ecf20Sopenharmony_ci .parent_names = csixphy_timer_src, 7618c2ecf20Sopenharmony_ci .num_parents = 1, 7628c2ecf20Sopenharmony_ci .name = "csiphy1_timer_clk", 7638c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 7648c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7658c2ecf20Sopenharmony_ci }, 7668c2ecf20Sopenharmony_ci }, 7678c2ecf20Sopenharmony_ci}; 7688c2ecf20Sopenharmony_ci 7698c2ecf20Sopenharmony_cistatic struct clk_branch csiphy2_timer_clk = { 7708c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 7718c2ecf20Sopenharmony_ci .halt_bit = 30, 7728c2ecf20Sopenharmony_ci .clkr = { 7738c2ecf20Sopenharmony_ci .enable_reg = 0x0160, 7748c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 7758c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7768c2ecf20Sopenharmony_ci .parent_names = csixphy_timer_src, 7778c2ecf20Sopenharmony_ci .num_parents = 1, 7788c2ecf20Sopenharmony_ci .name = "csiphy2_timer_clk", 7798c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 7808c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7818c2ecf20Sopenharmony_ci }, 7828c2ecf20Sopenharmony_ci }, 7838c2ecf20Sopenharmony_ci}; 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_gfx2d[] = { 7868c2ecf20Sopenharmony_ci F_MN( 27000000, P_PXO, 1, 0), 7878c2ecf20Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 7888c2ecf20Sopenharmony_ci F_MN( 54857000, P_PLL8, 1, 7), 7898c2ecf20Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 7908c2ecf20Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 7918c2ecf20Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 7928c2ecf20Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 7938c2ecf20Sopenharmony_ci F_MN(145455000, P_PLL2, 2, 11), 7948c2ecf20Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 7958c2ecf20Sopenharmony_ci F_MN(177778000, P_PLL2, 2, 9), 7968c2ecf20Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 7978c2ecf20Sopenharmony_ci F_MN(228571000, P_PLL2, 2, 7), 7988c2ecf20Sopenharmony_ci { } 7998c2ecf20Sopenharmony_ci}; 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg gfx2d0_src = { 8028c2ecf20Sopenharmony_ci .ns_reg[0] = 0x0070, 8038c2ecf20Sopenharmony_ci .ns_reg[1] = 0x0070, 8048c2ecf20Sopenharmony_ci .md_reg[0] = 0x0064, 8058c2ecf20Sopenharmony_ci .md_reg[1] = 0x0068, 8068c2ecf20Sopenharmony_ci .bank_reg = 0x0060, 8078c2ecf20Sopenharmony_ci .mn[0] = { 8088c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 8098c2ecf20Sopenharmony_ci .mnctr_reset_bit = 25, 8108c2ecf20Sopenharmony_ci .mnctr_mode_shift = 9, 8118c2ecf20Sopenharmony_ci .n_val_shift = 20, 8128c2ecf20Sopenharmony_ci .m_val_shift = 4, 8138c2ecf20Sopenharmony_ci .width = 4, 8148c2ecf20Sopenharmony_ci }, 8158c2ecf20Sopenharmony_ci .mn[1] = { 8168c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 8178c2ecf20Sopenharmony_ci .mnctr_reset_bit = 24, 8188c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 8198c2ecf20Sopenharmony_ci .n_val_shift = 16, 8208c2ecf20Sopenharmony_ci .m_val_shift = 4, 8218c2ecf20Sopenharmony_ci .width = 4, 8228c2ecf20Sopenharmony_ci }, 8238c2ecf20Sopenharmony_ci .s[0] = { 8248c2ecf20Sopenharmony_ci .src_sel_shift = 3, 8258c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 8268c2ecf20Sopenharmony_ci }, 8278c2ecf20Sopenharmony_ci .s[1] = { 8288c2ecf20Sopenharmony_ci .src_sel_shift = 0, 8298c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 8308c2ecf20Sopenharmony_ci }, 8318c2ecf20Sopenharmony_ci .mux_sel_bit = 11, 8328c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gfx2d, 8338c2ecf20Sopenharmony_ci .clkr = { 8348c2ecf20Sopenharmony_ci .enable_reg = 0x0060, 8358c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 8368c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8378c2ecf20Sopenharmony_ci .name = "gfx2d0_src", 8388c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 8398c2ecf20Sopenharmony_ci .num_parents = 3, 8408c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 8418c2ecf20Sopenharmony_ci }, 8428c2ecf20Sopenharmony_ci }, 8438c2ecf20Sopenharmony_ci}; 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_cistatic struct clk_branch gfx2d0_clk = { 8468c2ecf20Sopenharmony_ci .halt_reg = 0x01c8, 8478c2ecf20Sopenharmony_ci .halt_bit = 9, 8488c2ecf20Sopenharmony_ci .clkr = { 8498c2ecf20Sopenharmony_ci .enable_reg = 0x0060, 8508c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 8518c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8528c2ecf20Sopenharmony_ci .name = "gfx2d0_clk", 8538c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gfx2d0_src" }, 8548c2ecf20Sopenharmony_ci .num_parents = 1, 8558c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 8568c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 8578c2ecf20Sopenharmony_ci }, 8588c2ecf20Sopenharmony_ci }, 8598c2ecf20Sopenharmony_ci}; 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg gfx2d1_src = { 8628c2ecf20Sopenharmony_ci .ns_reg[0] = 0x007c, 8638c2ecf20Sopenharmony_ci .ns_reg[1] = 0x007c, 8648c2ecf20Sopenharmony_ci .md_reg[0] = 0x0078, 8658c2ecf20Sopenharmony_ci .md_reg[1] = 0x006c, 8668c2ecf20Sopenharmony_ci .bank_reg = 0x0074, 8678c2ecf20Sopenharmony_ci .mn[0] = { 8688c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 8698c2ecf20Sopenharmony_ci .mnctr_reset_bit = 25, 8708c2ecf20Sopenharmony_ci .mnctr_mode_shift = 9, 8718c2ecf20Sopenharmony_ci .n_val_shift = 20, 8728c2ecf20Sopenharmony_ci .m_val_shift = 4, 8738c2ecf20Sopenharmony_ci .width = 4, 8748c2ecf20Sopenharmony_ci }, 8758c2ecf20Sopenharmony_ci .mn[1] = { 8768c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 8778c2ecf20Sopenharmony_ci .mnctr_reset_bit = 24, 8788c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 8798c2ecf20Sopenharmony_ci .n_val_shift = 16, 8808c2ecf20Sopenharmony_ci .m_val_shift = 4, 8818c2ecf20Sopenharmony_ci .width = 4, 8828c2ecf20Sopenharmony_ci }, 8838c2ecf20Sopenharmony_ci .s[0] = { 8848c2ecf20Sopenharmony_ci .src_sel_shift = 3, 8858c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 8868c2ecf20Sopenharmony_ci }, 8878c2ecf20Sopenharmony_ci .s[1] = { 8888c2ecf20Sopenharmony_ci .src_sel_shift = 0, 8898c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 8908c2ecf20Sopenharmony_ci }, 8918c2ecf20Sopenharmony_ci .mux_sel_bit = 11, 8928c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gfx2d, 8938c2ecf20Sopenharmony_ci .clkr = { 8948c2ecf20Sopenharmony_ci .enable_reg = 0x0074, 8958c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 8968c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8978c2ecf20Sopenharmony_ci .name = "gfx2d1_src", 8988c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 8998c2ecf20Sopenharmony_ci .num_parents = 3, 9008c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 9018c2ecf20Sopenharmony_ci }, 9028c2ecf20Sopenharmony_ci }, 9038c2ecf20Sopenharmony_ci}; 9048c2ecf20Sopenharmony_ci 9058c2ecf20Sopenharmony_cistatic struct clk_branch gfx2d1_clk = { 9068c2ecf20Sopenharmony_ci .halt_reg = 0x01c8, 9078c2ecf20Sopenharmony_ci .halt_bit = 14, 9088c2ecf20Sopenharmony_ci .clkr = { 9098c2ecf20Sopenharmony_ci .enable_reg = 0x0074, 9108c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 9118c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9128c2ecf20Sopenharmony_ci .name = "gfx2d1_clk", 9138c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gfx2d1_src" }, 9148c2ecf20Sopenharmony_ci .num_parents = 1, 9158c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 9168c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 9178c2ecf20Sopenharmony_ci }, 9188c2ecf20Sopenharmony_ci }, 9198c2ecf20Sopenharmony_ci}; 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_gfx3d[] = { 9228c2ecf20Sopenharmony_ci F_MN( 27000000, P_PXO, 1, 0), 9238c2ecf20Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 9248c2ecf20Sopenharmony_ci F_MN( 54857000, P_PLL8, 1, 7), 9258c2ecf20Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 9268c2ecf20Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 9278c2ecf20Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 9288c2ecf20Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 9298c2ecf20Sopenharmony_ci F_MN(145455000, P_PLL2, 2, 11), 9308c2ecf20Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 9318c2ecf20Sopenharmony_ci F_MN(177778000, P_PLL2, 2, 9), 9328c2ecf20Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 9338c2ecf20Sopenharmony_ci F_MN(228571000, P_PLL2, 2, 7), 9348c2ecf20Sopenharmony_ci F_MN(266667000, P_PLL2, 1, 3), 9358c2ecf20Sopenharmony_ci F_MN(300000000, P_PLL3, 1, 4), 9368c2ecf20Sopenharmony_ci F_MN(320000000, P_PLL2, 2, 5), 9378c2ecf20Sopenharmony_ci F_MN(400000000, P_PLL2, 1, 2), 9388c2ecf20Sopenharmony_ci { } 9398c2ecf20Sopenharmony_ci}; 9408c2ecf20Sopenharmony_ci 9418c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_gfx3d_8064[] = { 9428c2ecf20Sopenharmony_ci F_MN( 27000000, P_PXO, 0, 0), 9438c2ecf20Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 9448c2ecf20Sopenharmony_ci F_MN( 54857000, P_PLL8, 1, 7), 9458c2ecf20Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 9468c2ecf20Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 9478c2ecf20Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 9488c2ecf20Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 9498c2ecf20Sopenharmony_ci F_MN(145455000, P_PLL2, 2, 11), 9508c2ecf20Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 9518c2ecf20Sopenharmony_ci F_MN(177778000, P_PLL2, 2, 9), 9528c2ecf20Sopenharmony_ci F_MN(192000000, P_PLL8, 1, 2), 9538c2ecf20Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 9548c2ecf20Sopenharmony_ci F_MN(228571000, P_PLL2, 2, 7), 9558c2ecf20Sopenharmony_ci F_MN(266667000, P_PLL2, 1, 3), 9568c2ecf20Sopenharmony_ci F_MN(320000000, P_PLL2, 2, 5), 9578c2ecf20Sopenharmony_ci F_MN(400000000, P_PLL2, 1, 2), 9588c2ecf20Sopenharmony_ci F_MN(450000000, P_PLL15, 1, 2), 9598c2ecf20Sopenharmony_ci { } 9608c2ecf20Sopenharmony_ci}; 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg gfx3d_src = { 9638c2ecf20Sopenharmony_ci .ns_reg[0] = 0x008c, 9648c2ecf20Sopenharmony_ci .ns_reg[1] = 0x008c, 9658c2ecf20Sopenharmony_ci .md_reg[0] = 0x0084, 9668c2ecf20Sopenharmony_ci .md_reg[1] = 0x0088, 9678c2ecf20Sopenharmony_ci .bank_reg = 0x0080, 9688c2ecf20Sopenharmony_ci .mn[0] = { 9698c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 9708c2ecf20Sopenharmony_ci .mnctr_reset_bit = 25, 9718c2ecf20Sopenharmony_ci .mnctr_mode_shift = 9, 9728c2ecf20Sopenharmony_ci .n_val_shift = 18, 9738c2ecf20Sopenharmony_ci .m_val_shift = 4, 9748c2ecf20Sopenharmony_ci .width = 4, 9758c2ecf20Sopenharmony_ci }, 9768c2ecf20Sopenharmony_ci .mn[1] = { 9778c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 9788c2ecf20Sopenharmony_ci .mnctr_reset_bit = 24, 9798c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 9808c2ecf20Sopenharmony_ci .n_val_shift = 14, 9818c2ecf20Sopenharmony_ci .m_val_shift = 4, 9828c2ecf20Sopenharmony_ci .width = 4, 9838c2ecf20Sopenharmony_ci }, 9848c2ecf20Sopenharmony_ci .s[0] = { 9858c2ecf20Sopenharmony_ci .src_sel_shift = 3, 9868c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_pll3_map, 9878c2ecf20Sopenharmony_ci }, 9888c2ecf20Sopenharmony_ci .s[1] = { 9898c2ecf20Sopenharmony_ci .src_sel_shift = 0, 9908c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_pll3_map, 9918c2ecf20Sopenharmony_ci }, 9928c2ecf20Sopenharmony_ci .mux_sel_bit = 11, 9938c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gfx3d, 9948c2ecf20Sopenharmony_ci .clkr = { 9958c2ecf20Sopenharmony_ci .enable_reg = 0x0080, 9968c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 9978c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9988c2ecf20Sopenharmony_ci .name = "gfx3d_src", 9998c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2_pll3, 10008c2ecf20Sopenharmony_ci .num_parents = 4, 10018c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 10028c2ecf20Sopenharmony_ci }, 10038c2ecf20Sopenharmony_ci }, 10048c2ecf20Sopenharmony_ci}; 10058c2ecf20Sopenharmony_ci 10068c2ecf20Sopenharmony_cistatic const struct clk_init_data gfx3d_8064_init = { 10078c2ecf20Sopenharmony_ci .name = "gfx3d_src", 10088c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2_pll15, 10098c2ecf20Sopenharmony_ci .num_parents = 4, 10108c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 10118c2ecf20Sopenharmony_ci}; 10128c2ecf20Sopenharmony_ci 10138c2ecf20Sopenharmony_cistatic struct clk_branch gfx3d_clk = { 10148c2ecf20Sopenharmony_ci .halt_reg = 0x01c8, 10158c2ecf20Sopenharmony_ci .halt_bit = 4, 10168c2ecf20Sopenharmony_ci .clkr = { 10178c2ecf20Sopenharmony_ci .enable_reg = 0x0080, 10188c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 10198c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10208c2ecf20Sopenharmony_ci .name = "gfx3d_clk", 10218c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gfx3d_src" }, 10228c2ecf20Sopenharmony_ci .num_parents = 1, 10238c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10248c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 10258c2ecf20Sopenharmony_ci }, 10268c2ecf20Sopenharmony_ci }, 10278c2ecf20Sopenharmony_ci}; 10288c2ecf20Sopenharmony_ci 10298c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_vcap[] = { 10308c2ecf20Sopenharmony_ci F_MN( 27000000, P_PXO, 0, 0), 10318c2ecf20Sopenharmony_ci F_MN( 54860000, P_PLL8, 1, 7), 10328c2ecf20Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 10338c2ecf20Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 10348c2ecf20Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 10358c2ecf20Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 10368c2ecf20Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 10378c2ecf20Sopenharmony_ci { } 10388c2ecf20Sopenharmony_ci}; 10398c2ecf20Sopenharmony_ci 10408c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg vcap_src = { 10418c2ecf20Sopenharmony_ci .ns_reg[0] = 0x021c, 10428c2ecf20Sopenharmony_ci .ns_reg[1] = 0x021c, 10438c2ecf20Sopenharmony_ci .md_reg[0] = 0x01ec, 10448c2ecf20Sopenharmony_ci .md_reg[1] = 0x0218, 10458c2ecf20Sopenharmony_ci .bank_reg = 0x0178, 10468c2ecf20Sopenharmony_ci .mn[0] = { 10478c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 10488c2ecf20Sopenharmony_ci .mnctr_reset_bit = 23, 10498c2ecf20Sopenharmony_ci .mnctr_mode_shift = 9, 10508c2ecf20Sopenharmony_ci .n_val_shift = 18, 10518c2ecf20Sopenharmony_ci .m_val_shift = 4, 10528c2ecf20Sopenharmony_ci .width = 4, 10538c2ecf20Sopenharmony_ci }, 10548c2ecf20Sopenharmony_ci .mn[1] = { 10558c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 10568c2ecf20Sopenharmony_ci .mnctr_reset_bit = 22, 10578c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 10588c2ecf20Sopenharmony_ci .n_val_shift = 14, 10598c2ecf20Sopenharmony_ci .m_val_shift = 4, 10608c2ecf20Sopenharmony_ci .width = 4, 10618c2ecf20Sopenharmony_ci }, 10628c2ecf20Sopenharmony_ci .s[0] = { 10638c2ecf20Sopenharmony_ci .src_sel_shift = 3, 10648c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 10658c2ecf20Sopenharmony_ci }, 10668c2ecf20Sopenharmony_ci .s[1] = { 10678c2ecf20Sopenharmony_ci .src_sel_shift = 0, 10688c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 10698c2ecf20Sopenharmony_ci }, 10708c2ecf20Sopenharmony_ci .mux_sel_bit = 11, 10718c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_vcap, 10728c2ecf20Sopenharmony_ci .clkr = { 10738c2ecf20Sopenharmony_ci .enable_reg = 0x0178, 10748c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 10758c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10768c2ecf20Sopenharmony_ci .name = "vcap_src", 10778c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 10788c2ecf20Sopenharmony_ci .num_parents = 3, 10798c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 10808c2ecf20Sopenharmony_ci }, 10818c2ecf20Sopenharmony_ci }, 10828c2ecf20Sopenharmony_ci}; 10838c2ecf20Sopenharmony_ci 10848c2ecf20Sopenharmony_cistatic struct clk_branch vcap_clk = { 10858c2ecf20Sopenharmony_ci .halt_reg = 0x0240, 10868c2ecf20Sopenharmony_ci .halt_bit = 15, 10878c2ecf20Sopenharmony_ci .clkr = { 10888c2ecf20Sopenharmony_ci .enable_reg = 0x0178, 10898c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 10908c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10918c2ecf20Sopenharmony_ci .name = "vcap_clk", 10928c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "vcap_src" }, 10938c2ecf20Sopenharmony_ci .num_parents = 1, 10948c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10958c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 10968c2ecf20Sopenharmony_ci }, 10978c2ecf20Sopenharmony_ci }, 10988c2ecf20Sopenharmony_ci}; 10998c2ecf20Sopenharmony_ci 11008c2ecf20Sopenharmony_cistatic struct clk_branch vcap_npl_clk = { 11018c2ecf20Sopenharmony_ci .halt_reg = 0x0240, 11028c2ecf20Sopenharmony_ci .halt_bit = 25, 11038c2ecf20Sopenharmony_ci .clkr = { 11048c2ecf20Sopenharmony_ci .enable_reg = 0x0178, 11058c2ecf20Sopenharmony_ci .enable_mask = BIT(13), 11068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11078c2ecf20Sopenharmony_ci .name = "vcap_npl_clk", 11088c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "vcap_src" }, 11098c2ecf20Sopenharmony_ci .num_parents = 1, 11108c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 11118c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 11128c2ecf20Sopenharmony_ci }, 11138c2ecf20Sopenharmony_ci }, 11148c2ecf20Sopenharmony_ci}; 11158c2ecf20Sopenharmony_ci 11168c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_ijpeg[] = { 11178c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 11188c2ecf20Sopenharmony_ci { 36570000, P_PLL8, 1, 2, 21 }, 11198c2ecf20Sopenharmony_ci { 54860000, P_PLL8, 7, 0, 0 }, 11208c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 11218c2ecf20Sopenharmony_ci { 109710000, P_PLL8, 1, 2, 7 }, 11228c2ecf20Sopenharmony_ci { 128000000, P_PLL8, 3, 0, 0 }, 11238c2ecf20Sopenharmony_ci { 153600000, P_PLL8, 1, 2, 5 }, 11248c2ecf20Sopenharmony_ci { 200000000, P_PLL2, 4, 0, 0 }, 11258c2ecf20Sopenharmony_ci { 228571000, P_PLL2, 1, 2, 7 }, 11268c2ecf20Sopenharmony_ci { 266667000, P_PLL2, 1, 1, 3 }, 11278c2ecf20Sopenharmony_ci { 320000000, P_PLL2, 1, 2, 5 }, 11288c2ecf20Sopenharmony_ci { } 11298c2ecf20Sopenharmony_ci}; 11308c2ecf20Sopenharmony_ci 11318c2ecf20Sopenharmony_cistatic struct clk_rcg ijpeg_src = { 11328c2ecf20Sopenharmony_ci .ns_reg = 0x00a0, 11338c2ecf20Sopenharmony_ci .md_reg = 0x009c, 11348c2ecf20Sopenharmony_ci .mn = { 11358c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 11368c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 11378c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 11388c2ecf20Sopenharmony_ci .n_val_shift = 16, 11398c2ecf20Sopenharmony_ci .m_val_shift = 8, 11408c2ecf20Sopenharmony_ci .width = 8, 11418c2ecf20Sopenharmony_ci }, 11428c2ecf20Sopenharmony_ci .p = { 11438c2ecf20Sopenharmony_ci .pre_div_shift = 12, 11448c2ecf20Sopenharmony_ci .pre_div_width = 2, 11458c2ecf20Sopenharmony_ci }, 11468c2ecf20Sopenharmony_ci .s = { 11478c2ecf20Sopenharmony_ci .src_sel_shift = 0, 11488c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 11498c2ecf20Sopenharmony_ci }, 11508c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_ijpeg, 11518c2ecf20Sopenharmony_ci .clkr = { 11528c2ecf20Sopenharmony_ci .enable_reg = 0x0098, 11538c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 11548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11558c2ecf20Sopenharmony_ci .name = "ijpeg_src", 11568c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 11578c2ecf20Sopenharmony_ci .num_parents = 3, 11588c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 11598c2ecf20Sopenharmony_ci }, 11608c2ecf20Sopenharmony_ci }, 11618c2ecf20Sopenharmony_ci}; 11628c2ecf20Sopenharmony_ci 11638c2ecf20Sopenharmony_cistatic struct clk_branch ijpeg_clk = { 11648c2ecf20Sopenharmony_ci .halt_reg = 0x01c8, 11658c2ecf20Sopenharmony_ci .halt_bit = 24, 11668c2ecf20Sopenharmony_ci .clkr = { 11678c2ecf20Sopenharmony_ci .enable_reg = 0x0098, 11688c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 11698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11708c2ecf20Sopenharmony_ci .name = "ijpeg_clk", 11718c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "ijpeg_src" }, 11728c2ecf20Sopenharmony_ci .num_parents = 1, 11738c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 11748c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 11758c2ecf20Sopenharmony_ci }, 11768c2ecf20Sopenharmony_ci }, 11778c2ecf20Sopenharmony_ci}; 11788c2ecf20Sopenharmony_ci 11798c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_jpegd[] = { 11808c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 6 }, 11818c2ecf20Sopenharmony_ci { 76800000, P_PLL8, 5 }, 11828c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4 }, 11838c2ecf20Sopenharmony_ci { 160000000, P_PLL2, 5 }, 11848c2ecf20Sopenharmony_ci { 200000000, P_PLL2, 4 }, 11858c2ecf20Sopenharmony_ci { } 11868c2ecf20Sopenharmony_ci}; 11878c2ecf20Sopenharmony_ci 11888c2ecf20Sopenharmony_cistatic struct clk_rcg jpegd_src = { 11898c2ecf20Sopenharmony_ci .ns_reg = 0x00ac, 11908c2ecf20Sopenharmony_ci .p = { 11918c2ecf20Sopenharmony_ci .pre_div_shift = 12, 11928c2ecf20Sopenharmony_ci .pre_div_width = 4, 11938c2ecf20Sopenharmony_ci }, 11948c2ecf20Sopenharmony_ci .s = { 11958c2ecf20Sopenharmony_ci .src_sel_shift = 0, 11968c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 11978c2ecf20Sopenharmony_ci }, 11988c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_jpegd, 11998c2ecf20Sopenharmony_ci .clkr = { 12008c2ecf20Sopenharmony_ci .enable_reg = 0x00a4, 12018c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 12028c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12038c2ecf20Sopenharmony_ci .name = "jpegd_src", 12048c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 12058c2ecf20Sopenharmony_ci .num_parents = 3, 12068c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 12078c2ecf20Sopenharmony_ci }, 12088c2ecf20Sopenharmony_ci }, 12098c2ecf20Sopenharmony_ci}; 12108c2ecf20Sopenharmony_ci 12118c2ecf20Sopenharmony_cistatic struct clk_branch jpegd_clk = { 12128c2ecf20Sopenharmony_ci .halt_reg = 0x01c8, 12138c2ecf20Sopenharmony_ci .halt_bit = 19, 12148c2ecf20Sopenharmony_ci .clkr = { 12158c2ecf20Sopenharmony_ci .enable_reg = 0x00a4, 12168c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12178c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12188c2ecf20Sopenharmony_ci .name = "jpegd_clk", 12198c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "jpegd_src" }, 12208c2ecf20Sopenharmony_ci .num_parents = 1, 12218c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 12228c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 12238c2ecf20Sopenharmony_ci }, 12248c2ecf20Sopenharmony_ci }, 12258c2ecf20Sopenharmony_ci}; 12268c2ecf20Sopenharmony_ci 12278c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_mdp[] = { 12288c2ecf20Sopenharmony_ci { 9600000, P_PLL8, 1, 1, 40 }, 12298c2ecf20Sopenharmony_ci { 13710000, P_PLL8, 1, 1, 28 }, 12308c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 12318c2ecf20Sopenharmony_ci { 29540000, P_PLL8, 1, 1, 13 }, 12328c2ecf20Sopenharmony_ci { 34910000, P_PLL8, 1, 1, 11 }, 12338c2ecf20Sopenharmony_ci { 38400000, P_PLL8, 1, 1, 10 }, 12348c2ecf20Sopenharmony_ci { 59080000, P_PLL8, 1, 2, 13 }, 12358c2ecf20Sopenharmony_ci { 76800000, P_PLL8, 1, 1, 5 }, 12368c2ecf20Sopenharmony_ci { 85330000, P_PLL8, 1, 2, 9 }, 12378c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 1, 1, 4 }, 12388c2ecf20Sopenharmony_ci { 128000000, P_PLL8, 1, 1, 3 }, 12398c2ecf20Sopenharmony_ci { 160000000, P_PLL2, 1, 1, 5 }, 12408c2ecf20Sopenharmony_ci { 177780000, P_PLL2, 1, 2, 9 }, 12418c2ecf20Sopenharmony_ci { 200000000, P_PLL2, 1, 1, 4 }, 12428c2ecf20Sopenharmony_ci { 228571000, P_PLL2, 1, 2, 7 }, 12438c2ecf20Sopenharmony_ci { 266667000, P_PLL2, 1, 1, 3 }, 12448c2ecf20Sopenharmony_ci { } 12458c2ecf20Sopenharmony_ci}; 12468c2ecf20Sopenharmony_ci 12478c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg mdp_src = { 12488c2ecf20Sopenharmony_ci .ns_reg[0] = 0x00d0, 12498c2ecf20Sopenharmony_ci .ns_reg[1] = 0x00d0, 12508c2ecf20Sopenharmony_ci .md_reg[0] = 0x00c4, 12518c2ecf20Sopenharmony_ci .md_reg[1] = 0x00c8, 12528c2ecf20Sopenharmony_ci .bank_reg = 0x00c0, 12538c2ecf20Sopenharmony_ci .mn[0] = { 12548c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 12558c2ecf20Sopenharmony_ci .mnctr_reset_bit = 31, 12568c2ecf20Sopenharmony_ci .mnctr_mode_shift = 9, 12578c2ecf20Sopenharmony_ci .n_val_shift = 22, 12588c2ecf20Sopenharmony_ci .m_val_shift = 8, 12598c2ecf20Sopenharmony_ci .width = 8, 12608c2ecf20Sopenharmony_ci }, 12618c2ecf20Sopenharmony_ci .mn[1] = { 12628c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 12638c2ecf20Sopenharmony_ci .mnctr_reset_bit = 30, 12648c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 12658c2ecf20Sopenharmony_ci .n_val_shift = 14, 12668c2ecf20Sopenharmony_ci .m_val_shift = 8, 12678c2ecf20Sopenharmony_ci .width = 8, 12688c2ecf20Sopenharmony_ci }, 12698c2ecf20Sopenharmony_ci .s[0] = { 12708c2ecf20Sopenharmony_ci .src_sel_shift = 3, 12718c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 12728c2ecf20Sopenharmony_ci }, 12738c2ecf20Sopenharmony_ci .s[1] = { 12748c2ecf20Sopenharmony_ci .src_sel_shift = 0, 12758c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 12768c2ecf20Sopenharmony_ci }, 12778c2ecf20Sopenharmony_ci .mux_sel_bit = 11, 12788c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_mdp, 12798c2ecf20Sopenharmony_ci .clkr = { 12808c2ecf20Sopenharmony_ci .enable_reg = 0x00c0, 12818c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 12828c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12838c2ecf20Sopenharmony_ci .name = "mdp_src", 12848c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 12858c2ecf20Sopenharmony_ci .num_parents = 3, 12868c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 12878c2ecf20Sopenharmony_ci }, 12888c2ecf20Sopenharmony_ci }, 12898c2ecf20Sopenharmony_ci}; 12908c2ecf20Sopenharmony_ci 12918c2ecf20Sopenharmony_cistatic struct clk_branch mdp_clk = { 12928c2ecf20Sopenharmony_ci .halt_reg = 0x01d0, 12938c2ecf20Sopenharmony_ci .halt_bit = 10, 12948c2ecf20Sopenharmony_ci .clkr = { 12958c2ecf20Sopenharmony_ci .enable_reg = 0x00c0, 12968c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12978c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12988c2ecf20Sopenharmony_ci .name = "mdp_clk", 12998c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "mdp_src" }, 13008c2ecf20Sopenharmony_ci .num_parents = 1, 13018c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13028c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 13038c2ecf20Sopenharmony_ci }, 13048c2ecf20Sopenharmony_ci }, 13058c2ecf20Sopenharmony_ci}; 13068c2ecf20Sopenharmony_ci 13078c2ecf20Sopenharmony_cistatic struct clk_branch mdp_lut_clk = { 13088c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 13098c2ecf20Sopenharmony_ci .halt_bit = 13, 13108c2ecf20Sopenharmony_ci .clkr = { 13118c2ecf20Sopenharmony_ci .enable_reg = 0x016c, 13128c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 13138c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13148c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "mdp_src" }, 13158c2ecf20Sopenharmony_ci .num_parents = 1, 13168c2ecf20Sopenharmony_ci .name = "mdp_lut_clk", 13178c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13188c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 13198c2ecf20Sopenharmony_ci }, 13208c2ecf20Sopenharmony_ci }, 13218c2ecf20Sopenharmony_ci}; 13228c2ecf20Sopenharmony_ci 13238c2ecf20Sopenharmony_cistatic struct clk_branch mdp_vsync_clk = { 13248c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 13258c2ecf20Sopenharmony_ci .halt_bit = 22, 13268c2ecf20Sopenharmony_ci .clkr = { 13278c2ecf20Sopenharmony_ci .enable_reg = 0x0058, 13288c2ecf20Sopenharmony_ci .enable_mask = BIT(6), 13298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13308c2ecf20Sopenharmony_ci .name = "mdp_vsync_clk", 13318c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 13328c2ecf20Sopenharmony_ci .num_parents = 1, 13338c2ecf20Sopenharmony_ci .ops = &clk_branch_ops 13348c2ecf20Sopenharmony_ci }, 13358c2ecf20Sopenharmony_ci }, 13368c2ecf20Sopenharmony_ci}; 13378c2ecf20Sopenharmony_ci 13388c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_rot[] = { 13398c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1 }, 13408c2ecf20Sopenharmony_ci { 29540000, P_PLL8, 13 }, 13418c2ecf20Sopenharmony_ci { 32000000, P_PLL8, 12 }, 13428c2ecf20Sopenharmony_ci { 38400000, P_PLL8, 10 }, 13438c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 8 }, 13448c2ecf20Sopenharmony_ci { 54860000, P_PLL8, 7 }, 13458c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 6 }, 13468c2ecf20Sopenharmony_ci { 76800000, P_PLL8, 5 }, 13478c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4 }, 13488c2ecf20Sopenharmony_ci { 100000000, P_PLL2, 8 }, 13498c2ecf20Sopenharmony_ci { 114290000, P_PLL2, 7 }, 13508c2ecf20Sopenharmony_ci { 133330000, P_PLL2, 6 }, 13518c2ecf20Sopenharmony_ci { 160000000, P_PLL2, 5 }, 13528c2ecf20Sopenharmony_ci { 200000000, P_PLL2, 4 }, 13538c2ecf20Sopenharmony_ci { } 13548c2ecf20Sopenharmony_ci}; 13558c2ecf20Sopenharmony_ci 13568c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg rot_src = { 13578c2ecf20Sopenharmony_ci .ns_reg[0] = 0x00e8, 13588c2ecf20Sopenharmony_ci .ns_reg[1] = 0x00e8, 13598c2ecf20Sopenharmony_ci .bank_reg = 0x00e8, 13608c2ecf20Sopenharmony_ci .p[0] = { 13618c2ecf20Sopenharmony_ci .pre_div_shift = 22, 13628c2ecf20Sopenharmony_ci .pre_div_width = 4, 13638c2ecf20Sopenharmony_ci }, 13648c2ecf20Sopenharmony_ci .p[1] = { 13658c2ecf20Sopenharmony_ci .pre_div_shift = 26, 13668c2ecf20Sopenharmony_ci .pre_div_width = 4, 13678c2ecf20Sopenharmony_ci }, 13688c2ecf20Sopenharmony_ci .s[0] = { 13698c2ecf20Sopenharmony_ci .src_sel_shift = 16, 13708c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 13718c2ecf20Sopenharmony_ci }, 13728c2ecf20Sopenharmony_ci .s[1] = { 13738c2ecf20Sopenharmony_ci .src_sel_shift = 19, 13748c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 13758c2ecf20Sopenharmony_ci }, 13768c2ecf20Sopenharmony_ci .mux_sel_bit = 30, 13778c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_rot, 13788c2ecf20Sopenharmony_ci .clkr = { 13798c2ecf20Sopenharmony_ci .enable_reg = 0x00e0, 13808c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 13818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13828c2ecf20Sopenharmony_ci .name = "rot_src", 13838c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 13848c2ecf20Sopenharmony_ci .num_parents = 3, 13858c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 13868c2ecf20Sopenharmony_ci }, 13878c2ecf20Sopenharmony_ci }, 13888c2ecf20Sopenharmony_ci}; 13898c2ecf20Sopenharmony_ci 13908c2ecf20Sopenharmony_cistatic struct clk_branch rot_clk = { 13918c2ecf20Sopenharmony_ci .halt_reg = 0x01d0, 13928c2ecf20Sopenharmony_ci .halt_bit = 15, 13938c2ecf20Sopenharmony_ci .clkr = { 13948c2ecf20Sopenharmony_ci .enable_reg = 0x00e0, 13958c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 13968c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13978c2ecf20Sopenharmony_ci .name = "rot_clk", 13988c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "rot_src" }, 13998c2ecf20Sopenharmony_ci .num_parents = 1, 14008c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14018c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14028c2ecf20Sopenharmony_ci }, 14038c2ecf20Sopenharmony_ci }, 14048c2ecf20Sopenharmony_ci}; 14058c2ecf20Sopenharmony_ci 14068c2ecf20Sopenharmony_cistatic const struct parent_map mmcc_pxo_hdmi_map[] = { 14078c2ecf20Sopenharmony_ci { P_PXO, 0 }, 14088c2ecf20Sopenharmony_ci { P_HDMI_PLL, 3 } 14098c2ecf20Sopenharmony_ci}; 14108c2ecf20Sopenharmony_ci 14118c2ecf20Sopenharmony_cistatic const char * const mmcc_pxo_hdmi[] = { 14128c2ecf20Sopenharmony_ci "pxo", 14138c2ecf20Sopenharmony_ci "hdmi_pll", 14148c2ecf20Sopenharmony_ci}; 14158c2ecf20Sopenharmony_ci 14168c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_tv[] = { 14178c2ecf20Sopenharmony_ci { .src = P_HDMI_PLL, .pre_div = 1 }, 14188c2ecf20Sopenharmony_ci { } 14198c2ecf20Sopenharmony_ci}; 14208c2ecf20Sopenharmony_ci 14218c2ecf20Sopenharmony_cistatic struct clk_rcg tv_src = { 14228c2ecf20Sopenharmony_ci .ns_reg = 0x00f4, 14238c2ecf20Sopenharmony_ci .md_reg = 0x00f0, 14248c2ecf20Sopenharmony_ci .mn = { 14258c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 14268c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 14278c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 14288c2ecf20Sopenharmony_ci .n_val_shift = 16, 14298c2ecf20Sopenharmony_ci .m_val_shift = 8, 14308c2ecf20Sopenharmony_ci .width = 8, 14318c2ecf20Sopenharmony_ci }, 14328c2ecf20Sopenharmony_ci .p = { 14338c2ecf20Sopenharmony_ci .pre_div_shift = 14, 14348c2ecf20Sopenharmony_ci .pre_div_width = 2, 14358c2ecf20Sopenharmony_ci }, 14368c2ecf20Sopenharmony_ci .s = { 14378c2ecf20Sopenharmony_ci .src_sel_shift = 0, 14388c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_hdmi_map, 14398c2ecf20Sopenharmony_ci }, 14408c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_tv, 14418c2ecf20Sopenharmony_ci .clkr = { 14428c2ecf20Sopenharmony_ci .enable_reg = 0x00ec, 14438c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 14448c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14458c2ecf20Sopenharmony_ci .name = "tv_src", 14468c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_hdmi, 14478c2ecf20Sopenharmony_ci .num_parents = 2, 14488c2ecf20Sopenharmony_ci .ops = &clk_rcg_bypass_ops, 14498c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14508c2ecf20Sopenharmony_ci }, 14518c2ecf20Sopenharmony_ci }, 14528c2ecf20Sopenharmony_ci}; 14538c2ecf20Sopenharmony_ci 14548c2ecf20Sopenharmony_cistatic const char * const tv_src_name[] = { "tv_src" }; 14558c2ecf20Sopenharmony_ci 14568c2ecf20Sopenharmony_cistatic struct clk_branch tv_enc_clk = { 14578c2ecf20Sopenharmony_ci .halt_reg = 0x01d4, 14588c2ecf20Sopenharmony_ci .halt_bit = 9, 14598c2ecf20Sopenharmony_ci .clkr = { 14608c2ecf20Sopenharmony_ci .enable_reg = 0x00ec, 14618c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 14628c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14638c2ecf20Sopenharmony_ci .parent_names = tv_src_name, 14648c2ecf20Sopenharmony_ci .num_parents = 1, 14658c2ecf20Sopenharmony_ci .name = "tv_enc_clk", 14668c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14678c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14688c2ecf20Sopenharmony_ci }, 14698c2ecf20Sopenharmony_ci }, 14708c2ecf20Sopenharmony_ci}; 14718c2ecf20Sopenharmony_ci 14728c2ecf20Sopenharmony_cistatic struct clk_branch tv_dac_clk = { 14738c2ecf20Sopenharmony_ci .halt_reg = 0x01d4, 14748c2ecf20Sopenharmony_ci .halt_bit = 10, 14758c2ecf20Sopenharmony_ci .clkr = { 14768c2ecf20Sopenharmony_ci .enable_reg = 0x00ec, 14778c2ecf20Sopenharmony_ci .enable_mask = BIT(10), 14788c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14798c2ecf20Sopenharmony_ci .parent_names = tv_src_name, 14808c2ecf20Sopenharmony_ci .num_parents = 1, 14818c2ecf20Sopenharmony_ci .name = "tv_dac_clk", 14828c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14838c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14848c2ecf20Sopenharmony_ci }, 14858c2ecf20Sopenharmony_ci }, 14868c2ecf20Sopenharmony_ci}; 14878c2ecf20Sopenharmony_ci 14888c2ecf20Sopenharmony_cistatic struct clk_branch mdp_tv_clk = { 14898c2ecf20Sopenharmony_ci .halt_reg = 0x01d4, 14908c2ecf20Sopenharmony_ci .halt_bit = 12, 14918c2ecf20Sopenharmony_ci .clkr = { 14928c2ecf20Sopenharmony_ci .enable_reg = 0x00ec, 14938c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 14948c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14958c2ecf20Sopenharmony_ci .parent_names = tv_src_name, 14968c2ecf20Sopenharmony_ci .num_parents = 1, 14978c2ecf20Sopenharmony_ci .name = "mdp_tv_clk", 14988c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14998c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15008c2ecf20Sopenharmony_ci }, 15018c2ecf20Sopenharmony_ci }, 15028c2ecf20Sopenharmony_ci}; 15038c2ecf20Sopenharmony_ci 15048c2ecf20Sopenharmony_cistatic struct clk_branch hdmi_tv_clk = { 15058c2ecf20Sopenharmony_ci .halt_reg = 0x01d4, 15068c2ecf20Sopenharmony_ci .halt_bit = 11, 15078c2ecf20Sopenharmony_ci .clkr = { 15088c2ecf20Sopenharmony_ci .enable_reg = 0x00ec, 15098c2ecf20Sopenharmony_ci .enable_mask = BIT(12), 15108c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15118c2ecf20Sopenharmony_ci .parent_names = tv_src_name, 15128c2ecf20Sopenharmony_ci .num_parents = 1, 15138c2ecf20Sopenharmony_ci .name = "hdmi_tv_clk", 15148c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15158c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15168c2ecf20Sopenharmony_ci }, 15178c2ecf20Sopenharmony_ci }, 15188c2ecf20Sopenharmony_ci}; 15198c2ecf20Sopenharmony_ci 15208c2ecf20Sopenharmony_cistatic struct clk_branch rgb_tv_clk = { 15218c2ecf20Sopenharmony_ci .halt_reg = 0x0240, 15228c2ecf20Sopenharmony_ci .halt_bit = 27, 15238c2ecf20Sopenharmony_ci .clkr = { 15248c2ecf20Sopenharmony_ci .enable_reg = 0x0124, 15258c2ecf20Sopenharmony_ci .enable_mask = BIT(14), 15268c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15278c2ecf20Sopenharmony_ci .parent_names = tv_src_name, 15288c2ecf20Sopenharmony_ci .num_parents = 1, 15298c2ecf20Sopenharmony_ci .name = "rgb_tv_clk", 15308c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15318c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15328c2ecf20Sopenharmony_ci }, 15338c2ecf20Sopenharmony_ci }, 15348c2ecf20Sopenharmony_ci}; 15358c2ecf20Sopenharmony_ci 15368c2ecf20Sopenharmony_cistatic struct clk_branch npl_tv_clk = { 15378c2ecf20Sopenharmony_ci .halt_reg = 0x0240, 15388c2ecf20Sopenharmony_ci .halt_bit = 26, 15398c2ecf20Sopenharmony_ci .clkr = { 15408c2ecf20Sopenharmony_ci .enable_reg = 0x0124, 15418c2ecf20Sopenharmony_ci .enable_mask = BIT(16), 15428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15438c2ecf20Sopenharmony_ci .parent_names = tv_src_name, 15448c2ecf20Sopenharmony_ci .num_parents = 1, 15458c2ecf20Sopenharmony_ci .name = "npl_tv_clk", 15468c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15478c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15488c2ecf20Sopenharmony_ci }, 15498c2ecf20Sopenharmony_ci }, 15508c2ecf20Sopenharmony_ci}; 15518c2ecf20Sopenharmony_ci 15528c2ecf20Sopenharmony_cistatic struct clk_branch hdmi_app_clk = { 15538c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 15548c2ecf20Sopenharmony_ci .halt_bit = 25, 15558c2ecf20Sopenharmony_ci .clkr = { 15568c2ecf20Sopenharmony_ci .enable_reg = 0x005c, 15578c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 15588c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15598c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 15608c2ecf20Sopenharmony_ci .num_parents = 1, 15618c2ecf20Sopenharmony_ci .name = "hdmi_app_clk", 15628c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15638c2ecf20Sopenharmony_ci }, 15648c2ecf20Sopenharmony_ci }, 15658c2ecf20Sopenharmony_ci}; 15668c2ecf20Sopenharmony_ci 15678c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_vcodec[] = { 15688c2ecf20Sopenharmony_ci F_MN( 27000000, P_PXO, 1, 0), 15698c2ecf20Sopenharmony_ci F_MN( 32000000, P_PLL8, 1, 12), 15708c2ecf20Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 15718c2ecf20Sopenharmony_ci F_MN( 54860000, P_PLL8, 1, 7), 15728c2ecf20Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 15738c2ecf20Sopenharmony_ci F_MN(133330000, P_PLL2, 1, 6), 15748c2ecf20Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 15758c2ecf20Sopenharmony_ci F_MN(228570000, P_PLL2, 2, 7), 15768c2ecf20Sopenharmony_ci F_MN(266670000, P_PLL2, 1, 3), 15778c2ecf20Sopenharmony_ci { } 15788c2ecf20Sopenharmony_ci}; 15798c2ecf20Sopenharmony_ci 15808c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg vcodec_src = { 15818c2ecf20Sopenharmony_ci .ns_reg[0] = 0x0100, 15828c2ecf20Sopenharmony_ci .ns_reg[1] = 0x0100, 15838c2ecf20Sopenharmony_ci .md_reg[0] = 0x00fc, 15848c2ecf20Sopenharmony_ci .md_reg[1] = 0x0128, 15858c2ecf20Sopenharmony_ci .bank_reg = 0x00f8, 15868c2ecf20Sopenharmony_ci .mn[0] = { 15878c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 15888c2ecf20Sopenharmony_ci .mnctr_reset_bit = 31, 15898c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 15908c2ecf20Sopenharmony_ci .n_val_shift = 11, 15918c2ecf20Sopenharmony_ci .m_val_shift = 8, 15928c2ecf20Sopenharmony_ci .width = 8, 15938c2ecf20Sopenharmony_ci }, 15948c2ecf20Sopenharmony_ci .mn[1] = { 15958c2ecf20Sopenharmony_ci .mnctr_en_bit = 10, 15968c2ecf20Sopenharmony_ci .mnctr_reset_bit = 30, 15978c2ecf20Sopenharmony_ci .mnctr_mode_shift = 11, 15988c2ecf20Sopenharmony_ci .n_val_shift = 19, 15998c2ecf20Sopenharmony_ci .m_val_shift = 8, 16008c2ecf20Sopenharmony_ci .width = 8, 16018c2ecf20Sopenharmony_ci }, 16028c2ecf20Sopenharmony_ci .s[0] = { 16038c2ecf20Sopenharmony_ci .src_sel_shift = 27, 16048c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 16058c2ecf20Sopenharmony_ci }, 16068c2ecf20Sopenharmony_ci .s[1] = { 16078c2ecf20Sopenharmony_ci .src_sel_shift = 0, 16088c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 16098c2ecf20Sopenharmony_ci }, 16108c2ecf20Sopenharmony_ci .mux_sel_bit = 13, 16118c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_vcodec, 16128c2ecf20Sopenharmony_ci .clkr = { 16138c2ecf20Sopenharmony_ci .enable_reg = 0x00f8, 16148c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 16158c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16168c2ecf20Sopenharmony_ci .name = "vcodec_src", 16178c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 16188c2ecf20Sopenharmony_ci .num_parents = 3, 16198c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 16208c2ecf20Sopenharmony_ci }, 16218c2ecf20Sopenharmony_ci }, 16228c2ecf20Sopenharmony_ci}; 16238c2ecf20Sopenharmony_ci 16248c2ecf20Sopenharmony_cistatic struct clk_branch vcodec_clk = { 16258c2ecf20Sopenharmony_ci .halt_reg = 0x01d0, 16268c2ecf20Sopenharmony_ci .halt_bit = 29, 16278c2ecf20Sopenharmony_ci .clkr = { 16288c2ecf20Sopenharmony_ci .enable_reg = 0x00f8, 16298c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 16308c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16318c2ecf20Sopenharmony_ci .name = "vcodec_clk", 16328c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "vcodec_src" }, 16338c2ecf20Sopenharmony_ci .num_parents = 1, 16348c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16358c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16368c2ecf20Sopenharmony_ci }, 16378c2ecf20Sopenharmony_ci }, 16388c2ecf20Sopenharmony_ci}; 16398c2ecf20Sopenharmony_ci 16408c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_vpe[] = { 16418c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1 }, 16428c2ecf20Sopenharmony_ci { 34909000, P_PLL8, 11 }, 16438c2ecf20Sopenharmony_ci { 38400000, P_PLL8, 10 }, 16448c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 6 }, 16458c2ecf20Sopenharmony_ci { 76800000, P_PLL8, 5 }, 16468c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4 }, 16478c2ecf20Sopenharmony_ci { 100000000, P_PLL2, 8 }, 16488c2ecf20Sopenharmony_ci { 160000000, P_PLL2, 5 }, 16498c2ecf20Sopenharmony_ci { } 16508c2ecf20Sopenharmony_ci}; 16518c2ecf20Sopenharmony_ci 16528c2ecf20Sopenharmony_cistatic struct clk_rcg vpe_src = { 16538c2ecf20Sopenharmony_ci .ns_reg = 0x0118, 16548c2ecf20Sopenharmony_ci .p = { 16558c2ecf20Sopenharmony_ci .pre_div_shift = 12, 16568c2ecf20Sopenharmony_ci .pre_div_width = 4, 16578c2ecf20Sopenharmony_ci }, 16588c2ecf20Sopenharmony_ci .s = { 16598c2ecf20Sopenharmony_ci .src_sel_shift = 0, 16608c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 16618c2ecf20Sopenharmony_ci }, 16628c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_vpe, 16638c2ecf20Sopenharmony_ci .clkr = { 16648c2ecf20Sopenharmony_ci .enable_reg = 0x0110, 16658c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 16668c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16678c2ecf20Sopenharmony_ci .name = "vpe_src", 16688c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 16698c2ecf20Sopenharmony_ci .num_parents = 3, 16708c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 16718c2ecf20Sopenharmony_ci }, 16728c2ecf20Sopenharmony_ci }, 16738c2ecf20Sopenharmony_ci}; 16748c2ecf20Sopenharmony_ci 16758c2ecf20Sopenharmony_cistatic struct clk_branch vpe_clk = { 16768c2ecf20Sopenharmony_ci .halt_reg = 0x01c8, 16778c2ecf20Sopenharmony_ci .halt_bit = 28, 16788c2ecf20Sopenharmony_ci .clkr = { 16798c2ecf20Sopenharmony_ci .enable_reg = 0x0110, 16808c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 16818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16828c2ecf20Sopenharmony_ci .name = "vpe_clk", 16838c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "vpe_src" }, 16848c2ecf20Sopenharmony_ci .num_parents = 1, 16858c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16868c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16878c2ecf20Sopenharmony_ci }, 16888c2ecf20Sopenharmony_ci }, 16898c2ecf20Sopenharmony_ci}; 16908c2ecf20Sopenharmony_ci 16918c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_vfe[] = { 16928c2ecf20Sopenharmony_ci { 13960000, P_PLL8, 1, 2, 55 }, 16938c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 16948c2ecf20Sopenharmony_ci { 36570000, P_PLL8, 1, 2, 21 }, 16958c2ecf20Sopenharmony_ci { 38400000, P_PLL8, 2, 1, 5 }, 16968c2ecf20Sopenharmony_ci { 45180000, P_PLL8, 1, 2, 17 }, 16978c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 2, 1, 4 }, 16988c2ecf20Sopenharmony_ci { 54860000, P_PLL8, 1, 1, 7 }, 16998c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 2, 1, 3 }, 17008c2ecf20Sopenharmony_ci { 76800000, P_PLL8, 1, 1, 5 }, 17018c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 2, 1, 2 }, 17028c2ecf20Sopenharmony_ci { 109710000, P_PLL8, 1, 2, 7 }, 17038c2ecf20Sopenharmony_ci { 128000000, P_PLL8, 1, 1, 3 }, 17048c2ecf20Sopenharmony_ci { 153600000, P_PLL8, 1, 2, 5 }, 17058c2ecf20Sopenharmony_ci { 200000000, P_PLL2, 2, 1, 2 }, 17068c2ecf20Sopenharmony_ci { 228570000, P_PLL2, 1, 2, 7 }, 17078c2ecf20Sopenharmony_ci { 266667000, P_PLL2, 1, 1, 3 }, 17088c2ecf20Sopenharmony_ci { 320000000, P_PLL2, 1, 2, 5 }, 17098c2ecf20Sopenharmony_ci { } 17108c2ecf20Sopenharmony_ci}; 17118c2ecf20Sopenharmony_ci 17128c2ecf20Sopenharmony_cistatic struct clk_rcg vfe_src = { 17138c2ecf20Sopenharmony_ci .ns_reg = 0x0108, 17148c2ecf20Sopenharmony_ci .mn = { 17158c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 17168c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 17178c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 17188c2ecf20Sopenharmony_ci .n_val_shift = 16, 17198c2ecf20Sopenharmony_ci .m_val_shift = 8, 17208c2ecf20Sopenharmony_ci .width = 8, 17218c2ecf20Sopenharmony_ci }, 17228c2ecf20Sopenharmony_ci .p = { 17238c2ecf20Sopenharmony_ci .pre_div_shift = 10, 17248c2ecf20Sopenharmony_ci .pre_div_width = 1, 17258c2ecf20Sopenharmony_ci }, 17268c2ecf20Sopenharmony_ci .s = { 17278c2ecf20Sopenharmony_ci .src_sel_shift = 0, 17288c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 17298c2ecf20Sopenharmony_ci }, 17308c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_vfe, 17318c2ecf20Sopenharmony_ci .clkr = { 17328c2ecf20Sopenharmony_ci .enable_reg = 0x0104, 17338c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 17348c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17358c2ecf20Sopenharmony_ci .name = "vfe_src", 17368c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_pll8_pll2, 17378c2ecf20Sopenharmony_ci .num_parents = 3, 17388c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 17398c2ecf20Sopenharmony_ci }, 17408c2ecf20Sopenharmony_ci }, 17418c2ecf20Sopenharmony_ci}; 17428c2ecf20Sopenharmony_ci 17438c2ecf20Sopenharmony_cistatic struct clk_branch vfe_clk = { 17448c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 17458c2ecf20Sopenharmony_ci .halt_bit = 6, 17468c2ecf20Sopenharmony_ci .clkr = { 17478c2ecf20Sopenharmony_ci .enable_reg = 0x0104, 17488c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 17498c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17508c2ecf20Sopenharmony_ci .name = "vfe_clk", 17518c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "vfe_src" }, 17528c2ecf20Sopenharmony_ci .num_parents = 1, 17538c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17548c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17558c2ecf20Sopenharmony_ci }, 17568c2ecf20Sopenharmony_ci }, 17578c2ecf20Sopenharmony_ci}; 17588c2ecf20Sopenharmony_ci 17598c2ecf20Sopenharmony_cistatic struct clk_branch vfe_csi_clk = { 17608c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 17618c2ecf20Sopenharmony_ci .halt_bit = 8, 17628c2ecf20Sopenharmony_ci .clkr = { 17638c2ecf20Sopenharmony_ci .enable_reg = 0x0104, 17648c2ecf20Sopenharmony_ci .enable_mask = BIT(12), 17658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17668c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "vfe_src" }, 17678c2ecf20Sopenharmony_ci .num_parents = 1, 17688c2ecf20Sopenharmony_ci .name = "vfe_csi_clk", 17698c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17708c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17718c2ecf20Sopenharmony_ci }, 17728c2ecf20Sopenharmony_ci }, 17738c2ecf20Sopenharmony_ci}; 17748c2ecf20Sopenharmony_ci 17758c2ecf20Sopenharmony_cistatic struct clk_branch gmem_axi_clk = { 17768c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 17778c2ecf20Sopenharmony_ci .halt_bit = 6, 17788c2ecf20Sopenharmony_ci .clkr = { 17798c2ecf20Sopenharmony_ci .enable_reg = 0x0018, 17808c2ecf20Sopenharmony_ci .enable_mask = BIT(24), 17818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17828c2ecf20Sopenharmony_ci .name = "gmem_axi_clk", 17838c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17848c2ecf20Sopenharmony_ci }, 17858c2ecf20Sopenharmony_ci }, 17868c2ecf20Sopenharmony_ci}; 17878c2ecf20Sopenharmony_ci 17888c2ecf20Sopenharmony_cistatic struct clk_branch ijpeg_axi_clk = { 17898c2ecf20Sopenharmony_ci .hwcg_reg = 0x0018, 17908c2ecf20Sopenharmony_ci .hwcg_bit = 11, 17918c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 17928c2ecf20Sopenharmony_ci .halt_bit = 4, 17938c2ecf20Sopenharmony_ci .clkr = { 17948c2ecf20Sopenharmony_ci .enable_reg = 0x0018, 17958c2ecf20Sopenharmony_ci .enable_mask = BIT(21), 17968c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17978c2ecf20Sopenharmony_ci .name = "ijpeg_axi_clk", 17988c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17998c2ecf20Sopenharmony_ci }, 18008c2ecf20Sopenharmony_ci }, 18018c2ecf20Sopenharmony_ci}; 18028c2ecf20Sopenharmony_ci 18038c2ecf20Sopenharmony_cistatic struct clk_branch mmss_imem_axi_clk = { 18048c2ecf20Sopenharmony_ci .hwcg_reg = 0x0018, 18058c2ecf20Sopenharmony_ci .hwcg_bit = 15, 18068c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 18078c2ecf20Sopenharmony_ci .halt_bit = 7, 18088c2ecf20Sopenharmony_ci .clkr = { 18098c2ecf20Sopenharmony_ci .enable_reg = 0x0018, 18108c2ecf20Sopenharmony_ci .enable_mask = BIT(22), 18118c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18128c2ecf20Sopenharmony_ci .name = "mmss_imem_axi_clk", 18138c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18148c2ecf20Sopenharmony_ci }, 18158c2ecf20Sopenharmony_ci }, 18168c2ecf20Sopenharmony_ci}; 18178c2ecf20Sopenharmony_ci 18188c2ecf20Sopenharmony_cistatic struct clk_branch jpegd_axi_clk = { 18198c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 18208c2ecf20Sopenharmony_ci .halt_bit = 5, 18218c2ecf20Sopenharmony_ci .clkr = { 18228c2ecf20Sopenharmony_ci .enable_reg = 0x0018, 18238c2ecf20Sopenharmony_ci .enable_mask = BIT(25), 18248c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18258c2ecf20Sopenharmony_ci .name = "jpegd_axi_clk", 18268c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18278c2ecf20Sopenharmony_ci }, 18288c2ecf20Sopenharmony_ci }, 18298c2ecf20Sopenharmony_ci}; 18308c2ecf20Sopenharmony_ci 18318c2ecf20Sopenharmony_cistatic struct clk_branch vcodec_axi_b_clk = { 18328c2ecf20Sopenharmony_ci .hwcg_reg = 0x0114, 18338c2ecf20Sopenharmony_ci .hwcg_bit = 22, 18348c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 18358c2ecf20Sopenharmony_ci .halt_bit = 25, 18368c2ecf20Sopenharmony_ci .clkr = { 18378c2ecf20Sopenharmony_ci .enable_reg = 0x0114, 18388c2ecf20Sopenharmony_ci .enable_mask = BIT(23), 18398c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18408c2ecf20Sopenharmony_ci .name = "vcodec_axi_b_clk", 18418c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18428c2ecf20Sopenharmony_ci }, 18438c2ecf20Sopenharmony_ci }, 18448c2ecf20Sopenharmony_ci}; 18458c2ecf20Sopenharmony_ci 18468c2ecf20Sopenharmony_cistatic struct clk_branch vcodec_axi_a_clk = { 18478c2ecf20Sopenharmony_ci .hwcg_reg = 0x0114, 18488c2ecf20Sopenharmony_ci .hwcg_bit = 24, 18498c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 18508c2ecf20Sopenharmony_ci .halt_bit = 26, 18518c2ecf20Sopenharmony_ci .clkr = { 18528c2ecf20Sopenharmony_ci .enable_reg = 0x0114, 18538c2ecf20Sopenharmony_ci .enable_mask = BIT(25), 18548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18558c2ecf20Sopenharmony_ci .name = "vcodec_axi_a_clk", 18568c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18578c2ecf20Sopenharmony_ci }, 18588c2ecf20Sopenharmony_ci }, 18598c2ecf20Sopenharmony_ci}; 18608c2ecf20Sopenharmony_ci 18618c2ecf20Sopenharmony_cistatic struct clk_branch vcodec_axi_clk = { 18628c2ecf20Sopenharmony_ci .hwcg_reg = 0x0018, 18638c2ecf20Sopenharmony_ci .hwcg_bit = 13, 18648c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 18658c2ecf20Sopenharmony_ci .halt_bit = 3, 18668c2ecf20Sopenharmony_ci .clkr = { 18678c2ecf20Sopenharmony_ci .enable_reg = 0x0018, 18688c2ecf20Sopenharmony_ci .enable_mask = BIT(19), 18698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18708c2ecf20Sopenharmony_ci .name = "vcodec_axi_clk", 18718c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18728c2ecf20Sopenharmony_ci }, 18738c2ecf20Sopenharmony_ci }, 18748c2ecf20Sopenharmony_ci}; 18758c2ecf20Sopenharmony_ci 18768c2ecf20Sopenharmony_cistatic struct clk_branch vfe_axi_clk = { 18778c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 18788c2ecf20Sopenharmony_ci .halt_bit = 0, 18798c2ecf20Sopenharmony_ci .clkr = { 18808c2ecf20Sopenharmony_ci .enable_reg = 0x0018, 18818c2ecf20Sopenharmony_ci .enable_mask = BIT(18), 18828c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18838c2ecf20Sopenharmony_ci .name = "vfe_axi_clk", 18848c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18858c2ecf20Sopenharmony_ci }, 18868c2ecf20Sopenharmony_ci }, 18878c2ecf20Sopenharmony_ci}; 18888c2ecf20Sopenharmony_ci 18898c2ecf20Sopenharmony_cistatic struct clk_branch mdp_axi_clk = { 18908c2ecf20Sopenharmony_ci .hwcg_reg = 0x0018, 18918c2ecf20Sopenharmony_ci .hwcg_bit = 16, 18928c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 18938c2ecf20Sopenharmony_ci .halt_bit = 8, 18948c2ecf20Sopenharmony_ci .clkr = { 18958c2ecf20Sopenharmony_ci .enable_reg = 0x0018, 18968c2ecf20Sopenharmony_ci .enable_mask = BIT(23), 18978c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18988c2ecf20Sopenharmony_ci .name = "mdp_axi_clk", 18998c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19008c2ecf20Sopenharmony_ci }, 19018c2ecf20Sopenharmony_ci }, 19028c2ecf20Sopenharmony_ci}; 19038c2ecf20Sopenharmony_ci 19048c2ecf20Sopenharmony_cistatic struct clk_branch rot_axi_clk = { 19058c2ecf20Sopenharmony_ci .hwcg_reg = 0x0020, 19068c2ecf20Sopenharmony_ci .hwcg_bit = 25, 19078c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 19088c2ecf20Sopenharmony_ci .halt_bit = 2, 19098c2ecf20Sopenharmony_ci .clkr = { 19108c2ecf20Sopenharmony_ci .enable_reg = 0x0020, 19118c2ecf20Sopenharmony_ci .enable_mask = BIT(24), 19128c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19138c2ecf20Sopenharmony_ci .name = "rot_axi_clk", 19148c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19158c2ecf20Sopenharmony_ci }, 19168c2ecf20Sopenharmony_ci }, 19178c2ecf20Sopenharmony_ci}; 19188c2ecf20Sopenharmony_ci 19198c2ecf20Sopenharmony_cistatic struct clk_branch vcap_axi_clk = { 19208c2ecf20Sopenharmony_ci .halt_reg = 0x0240, 19218c2ecf20Sopenharmony_ci .halt_bit = 20, 19228c2ecf20Sopenharmony_ci .hwcg_reg = 0x0244, 19238c2ecf20Sopenharmony_ci .hwcg_bit = 11, 19248c2ecf20Sopenharmony_ci .clkr = { 19258c2ecf20Sopenharmony_ci .enable_reg = 0x0244, 19268c2ecf20Sopenharmony_ci .enable_mask = BIT(12), 19278c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19288c2ecf20Sopenharmony_ci .name = "vcap_axi_clk", 19298c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19308c2ecf20Sopenharmony_ci }, 19318c2ecf20Sopenharmony_ci }, 19328c2ecf20Sopenharmony_ci}; 19338c2ecf20Sopenharmony_ci 19348c2ecf20Sopenharmony_cistatic struct clk_branch vpe_axi_clk = { 19358c2ecf20Sopenharmony_ci .hwcg_reg = 0x0020, 19368c2ecf20Sopenharmony_ci .hwcg_bit = 27, 19378c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 19388c2ecf20Sopenharmony_ci .halt_bit = 1, 19398c2ecf20Sopenharmony_ci .clkr = { 19408c2ecf20Sopenharmony_ci .enable_reg = 0x0020, 19418c2ecf20Sopenharmony_ci .enable_mask = BIT(26), 19428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19438c2ecf20Sopenharmony_ci .name = "vpe_axi_clk", 19448c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19458c2ecf20Sopenharmony_ci }, 19468c2ecf20Sopenharmony_ci }, 19478c2ecf20Sopenharmony_ci}; 19488c2ecf20Sopenharmony_ci 19498c2ecf20Sopenharmony_cistatic struct clk_branch gfx3d_axi_clk = { 19508c2ecf20Sopenharmony_ci .hwcg_reg = 0x0244, 19518c2ecf20Sopenharmony_ci .hwcg_bit = 24, 19528c2ecf20Sopenharmony_ci .halt_reg = 0x0240, 19538c2ecf20Sopenharmony_ci .halt_bit = 30, 19548c2ecf20Sopenharmony_ci .clkr = { 19558c2ecf20Sopenharmony_ci .enable_reg = 0x0244, 19568c2ecf20Sopenharmony_ci .enable_mask = BIT(25), 19578c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19588c2ecf20Sopenharmony_ci .name = "gfx3d_axi_clk", 19598c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19608c2ecf20Sopenharmony_ci }, 19618c2ecf20Sopenharmony_ci }, 19628c2ecf20Sopenharmony_ci}; 19638c2ecf20Sopenharmony_ci 19648c2ecf20Sopenharmony_cistatic struct clk_branch amp_ahb_clk = { 19658c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 19668c2ecf20Sopenharmony_ci .halt_bit = 18, 19678c2ecf20Sopenharmony_ci .clkr = { 19688c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 19698c2ecf20Sopenharmony_ci .enable_mask = BIT(24), 19708c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19718c2ecf20Sopenharmony_ci .name = "amp_ahb_clk", 19728c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19738c2ecf20Sopenharmony_ci }, 19748c2ecf20Sopenharmony_ci }, 19758c2ecf20Sopenharmony_ci}; 19768c2ecf20Sopenharmony_ci 19778c2ecf20Sopenharmony_cistatic struct clk_branch csi_ahb_clk = { 19788c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 19798c2ecf20Sopenharmony_ci .halt_bit = 16, 19808c2ecf20Sopenharmony_ci .clkr = { 19818c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 19828c2ecf20Sopenharmony_ci .enable_mask = BIT(7), 19838c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19848c2ecf20Sopenharmony_ci .name = "csi_ahb_clk", 19858c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19868c2ecf20Sopenharmony_ci }, 19878c2ecf20Sopenharmony_ci }, 19888c2ecf20Sopenharmony_ci}; 19898c2ecf20Sopenharmony_ci 19908c2ecf20Sopenharmony_cistatic struct clk_branch dsi_m_ahb_clk = { 19918c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 19928c2ecf20Sopenharmony_ci .halt_bit = 19, 19938c2ecf20Sopenharmony_ci .clkr = { 19948c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 19958c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 19968c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19978c2ecf20Sopenharmony_ci .name = "dsi_m_ahb_clk", 19988c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19998c2ecf20Sopenharmony_ci }, 20008c2ecf20Sopenharmony_ci }, 20018c2ecf20Sopenharmony_ci}; 20028c2ecf20Sopenharmony_ci 20038c2ecf20Sopenharmony_cistatic struct clk_branch dsi_s_ahb_clk = { 20048c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 20058c2ecf20Sopenharmony_ci .hwcg_bit = 20, 20068c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 20078c2ecf20Sopenharmony_ci .halt_bit = 21, 20088c2ecf20Sopenharmony_ci .clkr = { 20098c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 20108c2ecf20Sopenharmony_ci .enable_mask = BIT(18), 20118c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20128c2ecf20Sopenharmony_ci .name = "dsi_s_ahb_clk", 20138c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20148c2ecf20Sopenharmony_ci }, 20158c2ecf20Sopenharmony_ci }, 20168c2ecf20Sopenharmony_ci}; 20178c2ecf20Sopenharmony_ci 20188c2ecf20Sopenharmony_cistatic struct clk_branch dsi2_m_ahb_clk = { 20198c2ecf20Sopenharmony_ci .halt_reg = 0x01d8, 20208c2ecf20Sopenharmony_ci .halt_bit = 18, 20218c2ecf20Sopenharmony_ci .clkr = { 20228c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 20238c2ecf20Sopenharmony_ci .enable_mask = BIT(17), 20248c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20258c2ecf20Sopenharmony_ci .name = "dsi2_m_ahb_clk", 20268c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20278c2ecf20Sopenharmony_ci }, 20288c2ecf20Sopenharmony_ci }, 20298c2ecf20Sopenharmony_ci}; 20308c2ecf20Sopenharmony_ci 20318c2ecf20Sopenharmony_cistatic struct clk_branch dsi2_s_ahb_clk = { 20328c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 20338c2ecf20Sopenharmony_ci .hwcg_bit = 15, 20348c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 20358c2ecf20Sopenharmony_ci .halt_bit = 20, 20368c2ecf20Sopenharmony_ci .clkr = { 20378c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 20388c2ecf20Sopenharmony_ci .enable_mask = BIT(22), 20398c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20408c2ecf20Sopenharmony_ci .name = "dsi2_s_ahb_clk", 20418c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20428c2ecf20Sopenharmony_ci }, 20438c2ecf20Sopenharmony_ci }, 20448c2ecf20Sopenharmony_ci}; 20458c2ecf20Sopenharmony_ci 20468c2ecf20Sopenharmony_cistatic struct clk_rcg dsi1_src = { 20478c2ecf20Sopenharmony_ci .ns_reg = 0x0054, 20488c2ecf20Sopenharmony_ci .md_reg = 0x0050, 20498c2ecf20Sopenharmony_ci .mn = { 20508c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 20518c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 20528c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 20538c2ecf20Sopenharmony_ci .n_val_shift = 24, 20548c2ecf20Sopenharmony_ci .m_val_shift = 8, 20558c2ecf20Sopenharmony_ci .width = 8, 20568c2ecf20Sopenharmony_ci }, 20578c2ecf20Sopenharmony_ci .p = { 20588c2ecf20Sopenharmony_ci .pre_div_shift = 14, 20598c2ecf20Sopenharmony_ci .pre_div_width = 2, 20608c2ecf20Sopenharmony_ci }, 20618c2ecf20Sopenharmony_ci .s = { 20628c2ecf20Sopenharmony_ci .src_sel_shift = 0, 20638c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 20648c2ecf20Sopenharmony_ci }, 20658c2ecf20Sopenharmony_ci .clkr = { 20668c2ecf20Sopenharmony_ci .enable_reg = 0x004c, 20678c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 20688c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20698c2ecf20Sopenharmony_ci .name = "dsi1_src", 20708c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi2_dsi1, 20718c2ecf20Sopenharmony_ci .num_parents = 3, 20728c2ecf20Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 20738c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20748c2ecf20Sopenharmony_ci }, 20758c2ecf20Sopenharmony_ci }, 20768c2ecf20Sopenharmony_ci}; 20778c2ecf20Sopenharmony_ci 20788c2ecf20Sopenharmony_cistatic struct clk_branch dsi1_clk = { 20798c2ecf20Sopenharmony_ci .halt_reg = 0x01d0, 20808c2ecf20Sopenharmony_ci .halt_bit = 2, 20818c2ecf20Sopenharmony_ci .clkr = { 20828c2ecf20Sopenharmony_ci .enable_reg = 0x004c, 20838c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 20848c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20858c2ecf20Sopenharmony_ci .name = "dsi1_clk", 20868c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi1_src" }, 20878c2ecf20Sopenharmony_ci .num_parents = 1, 20888c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20898c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20908c2ecf20Sopenharmony_ci }, 20918c2ecf20Sopenharmony_ci }, 20928c2ecf20Sopenharmony_ci}; 20938c2ecf20Sopenharmony_ci 20948c2ecf20Sopenharmony_cistatic struct clk_rcg dsi2_src = { 20958c2ecf20Sopenharmony_ci .ns_reg = 0x012c, 20968c2ecf20Sopenharmony_ci .md_reg = 0x00a8, 20978c2ecf20Sopenharmony_ci .mn = { 20988c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 20998c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 21008c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 21018c2ecf20Sopenharmony_ci .n_val_shift = 24, 21028c2ecf20Sopenharmony_ci .m_val_shift = 8, 21038c2ecf20Sopenharmony_ci .width = 8, 21048c2ecf20Sopenharmony_ci }, 21058c2ecf20Sopenharmony_ci .p = { 21068c2ecf20Sopenharmony_ci .pre_div_shift = 14, 21078c2ecf20Sopenharmony_ci .pre_div_width = 2, 21088c2ecf20Sopenharmony_ci }, 21098c2ecf20Sopenharmony_ci .s = { 21108c2ecf20Sopenharmony_ci .src_sel_shift = 0, 21118c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 21128c2ecf20Sopenharmony_ci }, 21138c2ecf20Sopenharmony_ci .clkr = { 21148c2ecf20Sopenharmony_ci .enable_reg = 0x003c, 21158c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 21168c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21178c2ecf20Sopenharmony_ci .name = "dsi2_src", 21188c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi2_dsi1, 21198c2ecf20Sopenharmony_ci .num_parents = 3, 21208c2ecf20Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 21218c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21228c2ecf20Sopenharmony_ci }, 21238c2ecf20Sopenharmony_ci }, 21248c2ecf20Sopenharmony_ci}; 21258c2ecf20Sopenharmony_ci 21268c2ecf20Sopenharmony_cistatic struct clk_branch dsi2_clk = { 21278c2ecf20Sopenharmony_ci .halt_reg = 0x01d0, 21288c2ecf20Sopenharmony_ci .halt_bit = 20, 21298c2ecf20Sopenharmony_ci .clkr = { 21308c2ecf20Sopenharmony_ci .enable_reg = 0x003c, 21318c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21328c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21338c2ecf20Sopenharmony_ci .name = "dsi2_clk", 21348c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi2_src" }, 21358c2ecf20Sopenharmony_ci .num_parents = 1, 21368c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 21378c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21388c2ecf20Sopenharmony_ci }, 21398c2ecf20Sopenharmony_ci }, 21408c2ecf20Sopenharmony_ci}; 21418c2ecf20Sopenharmony_ci 21428c2ecf20Sopenharmony_cistatic struct clk_rcg dsi1_byte_src = { 21438c2ecf20Sopenharmony_ci .ns_reg = 0x00b0, 21448c2ecf20Sopenharmony_ci .p = { 21458c2ecf20Sopenharmony_ci .pre_div_shift = 12, 21468c2ecf20Sopenharmony_ci .pre_div_width = 4, 21478c2ecf20Sopenharmony_ci }, 21488c2ecf20Sopenharmony_ci .s = { 21498c2ecf20Sopenharmony_ci .src_sel_shift = 0, 21508c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 21518c2ecf20Sopenharmony_ci }, 21528c2ecf20Sopenharmony_ci .clkr = { 21538c2ecf20Sopenharmony_ci .enable_reg = 0x0090, 21548c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 21558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21568c2ecf20Sopenharmony_ci .name = "dsi1_byte_src", 21578c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi1_dsi2_byte, 21588c2ecf20Sopenharmony_ci .num_parents = 3, 21598c2ecf20Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 21608c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21618c2ecf20Sopenharmony_ci }, 21628c2ecf20Sopenharmony_ci }, 21638c2ecf20Sopenharmony_ci}; 21648c2ecf20Sopenharmony_ci 21658c2ecf20Sopenharmony_cistatic struct clk_branch dsi1_byte_clk = { 21668c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 21678c2ecf20Sopenharmony_ci .halt_bit = 21, 21688c2ecf20Sopenharmony_ci .clkr = { 21698c2ecf20Sopenharmony_ci .enable_reg = 0x0090, 21708c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21728c2ecf20Sopenharmony_ci .name = "dsi1_byte_clk", 21738c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi1_byte_src" }, 21748c2ecf20Sopenharmony_ci .num_parents = 1, 21758c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 21768c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21778c2ecf20Sopenharmony_ci }, 21788c2ecf20Sopenharmony_ci }, 21798c2ecf20Sopenharmony_ci}; 21808c2ecf20Sopenharmony_ci 21818c2ecf20Sopenharmony_cistatic struct clk_rcg dsi2_byte_src = { 21828c2ecf20Sopenharmony_ci .ns_reg = 0x012c, 21838c2ecf20Sopenharmony_ci .p = { 21848c2ecf20Sopenharmony_ci .pre_div_shift = 12, 21858c2ecf20Sopenharmony_ci .pre_div_width = 4, 21868c2ecf20Sopenharmony_ci }, 21878c2ecf20Sopenharmony_ci .s = { 21888c2ecf20Sopenharmony_ci .src_sel_shift = 0, 21898c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 21908c2ecf20Sopenharmony_ci }, 21918c2ecf20Sopenharmony_ci .clkr = { 21928c2ecf20Sopenharmony_ci .enable_reg = 0x0130, 21938c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 21948c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21958c2ecf20Sopenharmony_ci .name = "dsi2_byte_src", 21968c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi1_dsi2_byte, 21978c2ecf20Sopenharmony_ci .num_parents = 3, 21988c2ecf20Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 21998c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22008c2ecf20Sopenharmony_ci }, 22018c2ecf20Sopenharmony_ci }, 22028c2ecf20Sopenharmony_ci}; 22038c2ecf20Sopenharmony_ci 22048c2ecf20Sopenharmony_cistatic struct clk_branch dsi2_byte_clk = { 22058c2ecf20Sopenharmony_ci .halt_reg = 0x01cc, 22068c2ecf20Sopenharmony_ci .halt_bit = 20, 22078c2ecf20Sopenharmony_ci .clkr = { 22088c2ecf20Sopenharmony_ci .enable_reg = 0x00b4, 22098c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22108c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22118c2ecf20Sopenharmony_ci .name = "dsi2_byte_clk", 22128c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi2_byte_src" }, 22138c2ecf20Sopenharmony_ci .num_parents = 1, 22148c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22158c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22168c2ecf20Sopenharmony_ci }, 22178c2ecf20Sopenharmony_ci }, 22188c2ecf20Sopenharmony_ci}; 22198c2ecf20Sopenharmony_ci 22208c2ecf20Sopenharmony_cistatic struct clk_rcg dsi1_esc_src = { 22218c2ecf20Sopenharmony_ci .ns_reg = 0x0011c, 22228c2ecf20Sopenharmony_ci .p = { 22238c2ecf20Sopenharmony_ci .pre_div_shift = 12, 22248c2ecf20Sopenharmony_ci .pre_div_width = 4, 22258c2ecf20Sopenharmony_ci }, 22268c2ecf20Sopenharmony_ci .s = { 22278c2ecf20Sopenharmony_ci .src_sel_shift = 0, 22288c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 22298c2ecf20Sopenharmony_ci }, 22308c2ecf20Sopenharmony_ci .clkr = { 22318c2ecf20Sopenharmony_ci .enable_reg = 0x00cc, 22328c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 22338c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22348c2ecf20Sopenharmony_ci .name = "dsi1_esc_src", 22358c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi1_dsi2_byte, 22368c2ecf20Sopenharmony_ci .num_parents = 3, 22378c2ecf20Sopenharmony_ci .ops = &clk_rcg_esc_ops, 22388c2ecf20Sopenharmony_ci }, 22398c2ecf20Sopenharmony_ci }, 22408c2ecf20Sopenharmony_ci}; 22418c2ecf20Sopenharmony_ci 22428c2ecf20Sopenharmony_cistatic struct clk_branch dsi1_esc_clk = { 22438c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 22448c2ecf20Sopenharmony_ci .halt_bit = 1, 22458c2ecf20Sopenharmony_ci .clkr = { 22468c2ecf20Sopenharmony_ci .enable_reg = 0x00cc, 22478c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22488c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22498c2ecf20Sopenharmony_ci .name = "dsi1_esc_clk", 22508c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi1_esc_src" }, 22518c2ecf20Sopenharmony_ci .num_parents = 1, 22528c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22538c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22548c2ecf20Sopenharmony_ci }, 22558c2ecf20Sopenharmony_ci }, 22568c2ecf20Sopenharmony_ci}; 22578c2ecf20Sopenharmony_ci 22588c2ecf20Sopenharmony_cistatic struct clk_rcg dsi2_esc_src = { 22598c2ecf20Sopenharmony_ci .ns_reg = 0x0150, 22608c2ecf20Sopenharmony_ci .p = { 22618c2ecf20Sopenharmony_ci .pre_div_shift = 12, 22628c2ecf20Sopenharmony_ci .pre_div_width = 4, 22638c2ecf20Sopenharmony_ci }, 22648c2ecf20Sopenharmony_ci .s = { 22658c2ecf20Sopenharmony_ci .src_sel_shift = 0, 22668c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 22678c2ecf20Sopenharmony_ci }, 22688c2ecf20Sopenharmony_ci .clkr = { 22698c2ecf20Sopenharmony_ci .enable_reg = 0x013c, 22708c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 22718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22728c2ecf20Sopenharmony_ci .name = "dsi2_esc_src", 22738c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi1_dsi2_byte, 22748c2ecf20Sopenharmony_ci .num_parents = 3, 22758c2ecf20Sopenharmony_ci .ops = &clk_rcg_esc_ops, 22768c2ecf20Sopenharmony_ci }, 22778c2ecf20Sopenharmony_ci }, 22788c2ecf20Sopenharmony_ci}; 22798c2ecf20Sopenharmony_ci 22808c2ecf20Sopenharmony_cistatic struct clk_branch dsi2_esc_clk = { 22818c2ecf20Sopenharmony_ci .halt_reg = 0x01e8, 22828c2ecf20Sopenharmony_ci .halt_bit = 3, 22838c2ecf20Sopenharmony_ci .clkr = { 22848c2ecf20Sopenharmony_ci .enable_reg = 0x013c, 22858c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22868c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22878c2ecf20Sopenharmony_ci .name = "dsi2_esc_clk", 22888c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi2_esc_src" }, 22898c2ecf20Sopenharmony_ci .num_parents = 1, 22908c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22918c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22928c2ecf20Sopenharmony_ci }, 22938c2ecf20Sopenharmony_ci }, 22948c2ecf20Sopenharmony_ci}; 22958c2ecf20Sopenharmony_ci 22968c2ecf20Sopenharmony_cistatic struct clk_rcg dsi1_pixel_src = { 22978c2ecf20Sopenharmony_ci .ns_reg = 0x0138, 22988c2ecf20Sopenharmony_ci .md_reg = 0x0134, 22998c2ecf20Sopenharmony_ci .mn = { 23008c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 23018c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23028c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 23038c2ecf20Sopenharmony_ci .n_val_shift = 16, 23048c2ecf20Sopenharmony_ci .m_val_shift = 8, 23058c2ecf20Sopenharmony_ci .width = 8, 23068c2ecf20Sopenharmony_ci }, 23078c2ecf20Sopenharmony_ci .p = { 23088c2ecf20Sopenharmony_ci .pre_div_shift = 12, 23098c2ecf20Sopenharmony_ci .pre_div_width = 4, 23108c2ecf20Sopenharmony_ci }, 23118c2ecf20Sopenharmony_ci .s = { 23128c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23138c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 23148c2ecf20Sopenharmony_ci }, 23158c2ecf20Sopenharmony_ci .clkr = { 23168c2ecf20Sopenharmony_ci .enable_reg = 0x0130, 23178c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 23188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23198c2ecf20Sopenharmony_ci .name = "dsi1_pixel_src", 23208c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi2_dsi1, 23218c2ecf20Sopenharmony_ci .num_parents = 3, 23228c2ecf20Sopenharmony_ci .ops = &clk_rcg_pixel_ops, 23238c2ecf20Sopenharmony_ci }, 23248c2ecf20Sopenharmony_ci }, 23258c2ecf20Sopenharmony_ci}; 23268c2ecf20Sopenharmony_ci 23278c2ecf20Sopenharmony_cistatic struct clk_branch dsi1_pixel_clk = { 23288c2ecf20Sopenharmony_ci .halt_reg = 0x01d0, 23298c2ecf20Sopenharmony_ci .halt_bit = 6, 23308c2ecf20Sopenharmony_ci .clkr = { 23318c2ecf20Sopenharmony_ci .enable_reg = 0x0130, 23328c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 23338c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23348c2ecf20Sopenharmony_ci .name = "mdp_pclk1_clk", 23358c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi1_pixel_src" }, 23368c2ecf20Sopenharmony_ci .num_parents = 1, 23378c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 23388c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23398c2ecf20Sopenharmony_ci }, 23408c2ecf20Sopenharmony_ci }, 23418c2ecf20Sopenharmony_ci}; 23428c2ecf20Sopenharmony_ci 23438c2ecf20Sopenharmony_cistatic struct clk_rcg dsi2_pixel_src = { 23448c2ecf20Sopenharmony_ci .ns_reg = 0x00e4, 23458c2ecf20Sopenharmony_ci .md_reg = 0x00b8, 23468c2ecf20Sopenharmony_ci .mn = { 23478c2ecf20Sopenharmony_ci .mnctr_en_bit = 5, 23488c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23498c2ecf20Sopenharmony_ci .mnctr_mode_shift = 6, 23508c2ecf20Sopenharmony_ci .n_val_shift = 16, 23518c2ecf20Sopenharmony_ci .m_val_shift = 8, 23528c2ecf20Sopenharmony_ci .width = 8, 23538c2ecf20Sopenharmony_ci }, 23548c2ecf20Sopenharmony_ci .p = { 23558c2ecf20Sopenharmony_ci .pre_div_shift = 12, 23568c2ecf20Sopenharmony_ci .pre_div_width = 4, 23578c2ecf20Sopenharmony_ci }, 23588c2ecf20Sopenharmony_ci .s = { 23598c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23608c2ecf20Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 23618c2ecf20Sopenharmony_ci }, 23628c2ecf20Sopenharmony_ci .clkr = { 23638c2ecf20Sopenharmony_ci .enable_reg = 0x0094, 23648c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 23658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23668c2ecf20Sopenharmony_ci .name = "dsi2_pixel_src", 23678c2ecf20Sopenharmony_ci .parent_names = mmcc_pxo_dsi2_dsi1, 23688c2ecf20Sopenharmony_ci .num_parents = 3, 23698c2ecf20Sopenharmony_ci .ops = &clk_rcg_pixel_ops, 23708c2ecf20Sopenharmony_ci }, 23718c2ecf20Sopenharmony_ci }, 23728c2ecf20Sopenharmony_ci}; 23738c2ecf20Sopenharmony_ci 23748c2ecf20Sopenharmony_cistatic struct clk_branch dsi2_pixel_clk = { 23758c2ecf20Sopenharmony_ci .halt_reg = 0x01d0, 23768c2ecf20Sopenharmony_ci .halt_bit = 19, 23778c2ecf20Sopenharmony_ci .clkr = { 23788c2ecf20Sopenharmony_ci .enable_reg = 0x0094, 23798c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 23808c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23818c2ecf20Sopenharmony_ci .name = "mdp_pclk2_clk", 23828c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "dsi2_pixel_src" }, 23838c2ecf20Sopenharmony_ci .num_parents = 1, 23848c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 23858c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23868c2ecf20Sopenharmony_ci }, 23878c2ecf20Sopenharmony_ci }, 23888c2ecf20Sopenharmony_ci}; 23898c2ecf20Sopenharmony_ci 23908c2ecf20Sopenharmony_cistatic struct clk_branch gfx2d0_ahb_clk = { 23918c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 23928c2ecf20Sopenharmony_ci .hwcg_bit = 28, 23938c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 23948c2ecf20Sopenharmony_ci .halt_bit = 2, 23958c2ecf20Sopenharmony_ci .clkr = { 23968c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 23978c2ecf20Sopenharmony_ci .enable_mask = BIT(19), 23988c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23998c2ecf20Sopenharmony_ci .name = "gfx2d0_ahb_clk", 24008c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24018c2ecf20Sopenharmony_ci }, 24028c2ecf20Sopenharmony_ci }, 24038c2ecf20Sopenharmony_ci}; 24048c2ecf20Sopenharmony_ci 24058c2ecf20Sopenharmony_cistatic struct clk_branch gfx2d1_ahb_clk = { 24068c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 24078c2ecf20Sopenharmony_ci .hwcg_bit = 29, 24088c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 24098c2ecf20Sopenharmony_ci .halt_bit = 3, 24108c2ecf20Sopenharmony_ci .clkr = { 24118c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 24128c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 24138c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24148c2ecf20Sopenharmony_ci .name = "gfx2d1_ahb_clk", 24158c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24168c2ecf20Sopenharmony_ci }, 24178c2ecf20Sopenharmony_ci }, 24188c2ecf20Sopenharmony_ci}; 24198c2ecf20Sopenharmony_ci 24208c2ecf20Sopenharmony_cistatic struct clk_branch gfx3d_ahb_clk = { 24218c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 24228c2ecf20Sopenharmony_ci .hwcg_bit = 27, 24238c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 24248c2ecf20Sopenharmony_ci .halt_bit = 4, 24258c2ecf20Sopenharmony_ci .clkr = { 24268c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 24278c2ecf20Sopenharmony_ci .enable_mask = BIT(3), 24288c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24298c2ecf20Sopenharmony_ci .name = "gfx3d_ahb_clk", 24308c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24318c2ecf20Sopenharmony_ci }, 24328c2ecf20Sopenharmony_ci }, 24338c2ecf20Sopenharmony_ci}; 24348c2ecf20Sopenharmony_ci 24358c2ecf20Sopenharmony_cistatic struct clk_branch hdmi_m_ahb_clk = { 24368c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 24378c2ecf20Sopenharmony_ci .hwcg_bit = 21, 24388c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 24398c2ecf20Sopenharmony_ci .halt_bit = 5, 24408c2ecf20Sopenharmony_ci .clkr = { 24418c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 24428c2ecf20Sopenharmony_ci .enable_mask = BIT(14), 24438c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24448c2ecf20Sopenharmony_ci .name = "hdmi_m_ahb_clk", 24458c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24468c2ecf20Sopenharmony_ci }, 24478c2ecf20Sopenharmony_ci }, 24488c2ecf20Sopenharmony_ci}; 24498c2ecf20Sopenharmony_ci 24508c2ecf20Sopenharmony_cistatic struct clk_branch hdmi_s_ahb_clk = { 24518c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 24528c2ecf20Sopenharmony_ci .hwcg_bit = 22, 24538c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 24548c2ecf20Sopenharmony_ci .halt_bit = 6, 24558c2ecf20Sopenharmony_ci .clkr = { 24568c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 24578c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24588c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24598c2ecf20Sopenharmony_ci .name = "hdmi_s_ahb_clk", 24608c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24618c2ecf20Sopenharmony_ci }, 24628c2ecf20Sopenharmony_ci }, 24638c2ecf20Sopenharmony_ci}; 24648c2ecf20Sopenharmony_ci 24658c2ecf20Sopenharmony_cistatic struct clk_branch ijpeg_ahb_clk = { 24668c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 24678c2ecf20Sopenharmony_ci .halt_bit = 9, 24688c2ecf20Sopenharmony_ci .clkr = { 24698c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 24708c2ecf20Sopenharmony_ci .enable_mask = BIT(5), 24718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24728c2ecf20Sopenharmony_ci .name = "ijpeg_ahb_clk", 24738c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24748c2ecf20Sopenharmony_ci }, 24758c2ecf20Sopenharmony_ci }, 24768c2ecf20Sopenharmony_ci}; 24778c2ecf20Sopenharmony_ci 24788c2ecf20Sopenharmony_cistatic struct clk_branch mmss_imem_ahb_clk = { 24798c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 24808c2ecf20Sopenharmony_ci .hwcg_bit = 12, 24818c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 24828c2ecf20Sopenharmony_ci .halt_bit = 10, 24838c2ecf20Sopenharmony_ci .clkr = { 24848c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 24858c2ecf20Sopenharmony_ci .enable_mask = BIT(6), 24868c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24878c2ecf20Sopenharmony_ci .name = "mmss_imem_ahb_clk", 24888c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24898c2ecf20Sopenharmony_ci }, 24908c2ecf20Sopenharmony_ci }, 24918c2ecf20Sopenharmony_ci}; 24928c2ecf20Sopenharmony_ci 24938c2ecf20Sopenharmony_cistatic struct clk_branch jpegd_ahb_clk = { 24948c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 24958c2ecf20Sopenharmony_ci .halt_bit = 7, 24968c2ecf20Sopenharmony_ci .clkr = { 24978c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 24988c2ecf20Sopenharmony_ci .enable_mask = BIT(21), 24998c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25008c2ecf20Sopenharmony_ci .name = "jpegd_ahb_clk", 25018c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25028c2ecf20Sopenharmony_ci }, 25038c2ecf20Sopenharmony_ci }, 25048c2ecf20Sopenharmony_ci}; 25058c2ecf20Sopenharmony_ci 25068c2ecf20Sopenharmony_cistatic struct clk_branch mdp_ahb_clk = { 25078c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 25088c2ecf20Sopenharmony_ci .halt_bit = 11, 25098c2ecf20Sopenharmony_ci .clkr = { 25108c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 25118c2ecf20Sopenharmony_ci .enable_mask = BIT(10), 25128c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25138c2ecf20Sopenharmony_ci .name = "mdp_ahb_clk", 25148c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25158c2ecf20Sopenharmony_ci }, 25168c2ecf20Sopenharmony_ci }, 25178c2ecf20Sopenharmony_ci}; 25188c2ecf20Sopenharmony_ci 25198c2ecf20Sopenharmony_cistatic struct clk_branch rot_ahb_clk = { 25208c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 25218c2ecf20Sopenharmony_ci .halt_bit = 13, 25228c2ecf20Sopenharmony_ci .clkr = { 25238c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 25248c2ecf20Sopenharmony_ci .enable_mask = BIT(12), 25258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25268c2ecf20Sopenharmony_ci .name = "rot_ahb_clk", 25278c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25288c2ecf20Sopenharmony_ci }, 25298c2ecf20Sopenharmony_ci }, 25308c2ecf20Sopenharmony_ci}; 25318c2ecf20Sopenharmony_ci 25328c2ecf20Sopenharmony_cistatic struct clk_branch smmu_ahb_clk = { 25338c2ecf20Sopenharmony_ci .hwcg_reg = 0x0008, 25348c2ecf20Sopenharmony_ci .hwcg_bit = 26, 25358c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 25368c2ecf20Sopenharmony_ci .halt_bit = 22, 25378c2ecf20Sopenharmony_ci .clkr = { 25388c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 25398c2ecf20Sopenharmony_ci .enable_mask = BIT(15), 25408c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25418c2ecf20Sopenharmony_ci .name = "smmu_ahb_clk", 25428c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25438c2ecf20Sopenharmony_ci }, 25448c2ecf20Sopenharmony_ci }, 25458c2ecf20Sopenharmony_ci}; 25468c2ecf20Sopenharmony_ci 25478c2ecf20Sopenharmony_cistatic struct clk_branch tv_enc_ahb_clk = { 25488c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 25498c2ecf20Sopenharmony_ci .halt_bit = 23, 25508c2ecf20Sopenharmony_ci .clkr = { 25518c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 25528c2ecf20Sopenharmony_ci .enable_mask = BIT(25), 25538c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25548c2ecf20Sopenharmony_ci .name = "tv_enc_ahb_clk", 25558c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25568c2ecf20Sopenharmony_ci }, 25578c2ecf20Sopenharmony_ci }, 25588c2ecf20Sopenharmony_ci}; 25598c2ecf20Sopenharmony_ci 25608c2ecf20Sopenharmony_cistatic struct clk_branch vcap_ahb_clk = { 25618c2ecf20Sopenharmony_ci .halt_reg = 0x0240, 25628c2ecf20Sopenharmony_ci .halt_bit = 23, 25638c2ecf20Sopenharmony_ci .clkr = { 25648c2ecf20Sopenharmony_ci .enable_reg = 0x0248, 25658c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 25668c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25678c2ecf20Sopenharmony_ci .name = "vcap_ahb_clk", 25688c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25698c2ecf20Sopenharmony_ci }, 25708c2ecf20Sopenharmony_ci }, 25718c2ecf20Sopenharmony_ci}; 25728c2ecf20Sopenharmony_ci 25738c2ecf20Sopenharmony_cistatic struct clk_branch vcodec_ahb_clk = { 25748c2ecf20Sopenharmony_ci .hwcg_reg = 0x0038, 25758c2ecf20Sopenharmony_ci .hwcg_bit = 26, 25768c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 25778c2ecf20Sopenharmony_ci .halt_bit = 12, 25788c2ecf20Sopenharmony_ci .clkr = { 25798c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 25808c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 25818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25828c2ecf20Sopenharmony_ci .name = "vcodec_ahb_clk", 25838c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25848c2ecf20Sopenharmony_ci }, 25858c2ecf20Sopenharmony_ci }, 25868c2ecf20Sopenharmony_ci}; 25878c2ecf20Sopenharmony_ci 25888c2ecf20Sopenharmony_cistatic struct clk_branch vfe_ahb_clk = { 25898c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 25908c2ecf20Sopenharmony_ci .halt_bit = 14, 25918c2ecf20Sopenharmony_ci .clkr = { 25928c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 25938c2ecf20Sopenharmony_ci .enable_mask = BIT(13), 25948c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25958c2ecf20Sopenharmony_ci .name = "vfe_ahb_clk", 25968c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25978c2ecf20Sopenharmony_ci }, 25988c2ecf20Sopenharmony_ci }, 25998c2ecf20Sopenharmony_ci}; 26008c2ecf20Sopenharmony_ci 26018c2ecf20Sopenharmony_cistatic struct clk_branch vpe_ahb_clk = { 26028c2ecf20Sopenharmony_ci .halt_reg = 0x01dc, 26038c2ecf20Sopenharmony_ci .halt_bit = 15, 26048c2ecf20Sopenharmony_ci .clkr = { 26058c2ecf20Sopenharmony_ci .enable_reg = 0x0008, 26068c2ecf20Sopenharmony_ci .enable_mask = BIT(16), 26078c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26088c2ecf20Sopenharmony_ci .name = "vpe_ahb_clk", 26098c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26108c2ecf20Sopenharmony_ci }, 26118c2ecf20Sopenharmony_ci }, 26128c2ecf20Sopenharmony_ci}; 26138c2ecf20Sopenharmony_ci 26148c2ecf20Sopenharmony_cistatic struct clk_regmap *mmcc_msm8960_clks[] = { 26158c2ecf20Sopenharmony_ci [TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr, 26168c2ecf20Sopenharmony_ci [AMP_AHB_CLK] = &_ahb_clk.clkr, 26178c2ecf20Sopenharmony_ci [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr, 26188c2ecf20Sopenharmony_ci [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr, 26198c2ecf20Sopenharmony_ci [GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr, 26208c2ecf20Sopenharmony_ci [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr, 26218c2ecf20Sopenharmony_ci [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr, 26228c2ecf20Sopenharmony_ci [VPE_AHB_CLK] = &vpe_ahb_clk.clkr, 26238c2ecf20Sopenharmony_ci [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr, 26248c2ecf20Sopenharmony_ci [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr, 26258c2ecf20Sopenharmony_ci [VFE_AHB_CLK] = &vfe_ahb_clk.clkr, 26268c2ecf20Sopenharmony_ci [ROT_AHB_CLK] = &rot_ahb_clk.clkr, 26278c2ecf20Sopenharmony_ci [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr, 26288c2ecf20Sopenharmony_ci [MDP_AHB_CLK] = &mdp_ahb_clk.clkr, 26298c2ecf20Sopenharmony_ci [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr, 26308c2ecf20Sopenharmony_ci [CSI_AHB_CLK] = &csi_ahb_clk.clkr, 26318c2ecf20Sopenharmony_ci [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr, 26328c2ecf20Sopenharmony_ci [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr, 26338c2ecf20Sopenharmony_ci [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr, 26348c2ecf20Sopenharmony_ci [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr, 26358c2ecf20Sopenharmony_ci [GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr, 26368c2ecf20Sopenharmony_ci [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr, 26378c2ecf20Sopenharmony_ci [GMEM_AXI_CLK] = &gmem_axi_clk.clkr, 26388c2ecf20Sopenharmony_ci [MDP_AXI_CLK] = &mdp_axi_clk.clkr, 26398c2ecf20Sopenharmony_ci [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr, 26408c2ecf20Sopenharmony_ci [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr, 26418c2ecf20Sopenharmony_ci [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr, 26428c2ecf20Sopenharmony_ci [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr, 26438c2ecf20Sopenharmony_ci [VFE_AXI_CLK] = &vfe_axi_clk.clkr, 26448c2ecf20Sopenharmony_ci [VPE_AXI_CLK] = &vpe_axi_clk.clkr, 26458c2ecf20Sopenharmony_ci [ROT_AXI_CLK] = &rot_axi_clk.clkr, 26468c2ecf20Sopenharmony_ci [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr, 26478c2ecf20Sopenharmony_ci [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr, 26488c2ecf20Sopenharmony_ci [CSI0_SRC] = &csi0_src.clkr, 26498c2ecf20Sopenharmony_ci [CSI0_CLK] = &csi0_clk.clkr, 26508c2ecf20Sopenharmony_ci [CSI0_PHY_CLK] = &csi0_phy_clk.clkr, 26518c2ecf20Sopenharmony_ci [CSI1_SRC] = &csi1_src.clkr, 26528c2ecf20Sopenharmony_ci [CSI1_CLK] = &csi1_clk.clkr, 26538c2ecf20Sopenharmony_ci [CSI1_PHY_CLK] = &csi1_phy_clk.clkr, 26548c2ecf20Sopenharmony_ci [CSI2_SRC] = &csi2_src.clkr, 26558c2ecf20Sopenharmony_ci [CSI2_CLK] = &csi2_clk.clkr, 26568c2ecf20Sopenharmony_ci [CSI2_PHY_CLK] = &csi2_phy_clk.clkr, 26578c2ecf20Sopenharmony_ci [DSI_SRC] = &dsi1_src.clkr, 26588c2ecf20Sopenharmony_ci [DSI_CLK] = &dsi1_clk.clkr, 26598c2ecf20Sopenharmony_ci [CSI_PIX_CLK] = &csi_pix_clk.clkr, 26608c2ecf20Sopenharmony_ci [CSI_RDI_CLK] = &csi_rdi_clk.clkr, 26618c2ecf20Sopenharmony_ci [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr, 26628c2ecf20Sopenharmony_ci [HDMI_APP_CLK] = &hdmi_app_clk.clkr, 26638c2ecf20Sopenharmony_ci [CSI_PIX1_CLK] = &csi_pix1_clk.clkr, 26648c2ecf20Sopenharmony_ci [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr, 26658c2ecf20Sopenharmony_ci [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr, 26668c2ecf20Sopenharmony_ci [GFX2D0_SRC] = &gfx2d0_src.clkr, 26678c2ecf20Sopenharmony_ci [GFX2D0_CLK] = &gfx2d0_clk.clkr, 26688c2ecf20Sopenharmony_ci [GFX2D1_SRC] = &gfx2d1_src.clkr, 26698c2ecf20Sopenharmony_ci [GFX2D1_CLK] = &gfx2d1_clk.clkr, 26708c2ecf20Sopenharmony_ci [GFX3D_SRC] = &gfx3d_src.clkr, 26718c2ecf20Sopenharmony_ci [GFX3D_CLK] = &gfx3d_clk.clkr, 26728c2ecf20Sopenharmony_ci [IJPEG_SRC] = &ijpeg_src.clkr, 26738c2ecf20Sopenharmony_ci [IJPEG_CLK] = &ijpeg_clk.clkr, 26748c2ecf20Sopenharmony_ci [JPEGD_SRC] = &jpegd_src.clkr, 26758c2ecf20Sopenharmony_ci [JPEGD_CLK] = &jpegd_clk.clkr, 26768c2ecf20Sopenharmony_ci [MDP_SRC] = &mdp_src.clkr, 26778c2ecf20Sopenharmony_ci [MDP_CLK] = &mdp_clk.clkr, 26788c2ecf20Sopenharmony_ci [MDP_LUT_CLK] = &mdp_lut_clk.clkr, 26798c2ecf20Sopenharmony_ci [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr, 26808c2ecf20Sopenharmony_ci [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr, 26818c2ecf20Sopenharmony_ci [DSI2_SRC] = &dsi2_src.clkr, 26828c2ecf20Sopenharmony_ci [DSI2_CLK] = &dsi2_clk.clkr, 26838c2ecf20Sopenharmony_ci [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr, 26848c2ecf20Sopenharmony_ci [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr, 26858c2ecf20Sopenharmony_ci [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr, 26868c2ecf20Sopenharmony_ci [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr, 26878c2ecf20Sopenharmony_ci [DSI1_ESC_SRC] = &dsi1_esc_src.clkr, 26888c2ecf20Sopenharmony_ci [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr, 26898c2ecf20Sopenharmony_ci [DSI2_ESC_SRC] = &dsi2_esc_src.clkr, 26908c2ecf20Sopenharmony_ci [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr, 26918c2ecf20Sopenharmony_ci [ROT_SRC] = &rot_src.clkr, 26928c2ecf20Sopenharmony_ci [ROT_CLK] = &rot_clk.clkr, 26938c2ecf20Sopenharmony_ci [TV_ENC_CLK] = &tv_enc_clk.clkr, 26948c2ecf20Sopenharmony_ci [TV_DAC_CLK] = &tv_dac_clk.clkr, 26958c2ecf20Sopenharmony_ci [HDMI_TV_CLK] = &hdmi_tv_clk.clkr, 26968c2ecf20Sopenharmony_ci [MDP_TV_CLK] = &mdp_tv_clk.clkr, 26978c2ecf20Sopenharmony_ci [TV_SRC] = &tv_src.clkr, 26988c2ecf20Sopenharmony_ci [VCODEC_SRC] = &vcodec_src.clkr, 26998c2ecf20Sopenharmony_ci [VCODEC_CLK] = &vcodec_clk.clkr, 27008c2ecf20Sopenharmony_ci [VFE_SRC] = &vfe_src.clkr, 27018c2ecf20Sopenharmony_ci [VFE_CLK] = &vfe_clk.clkr, 27028c2ecf20Sopenharmony_ci [VFE_CSI_CLK] = &vfe_csi_clk.clkr, 27038c2ecf20Sopenharmony_ci [VPE_SRC] = &vpe_src.clkr, 27048c2ecf20Sopenharmony_ci [VPE_CLK] = &vpe_clk.clkr, 27058c2ecf20Sopenharmony_ci [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr, 27068c2ecf20Sopenharmony_ci [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr, 27078c2ecf20Sopenharmony_ci [CAMCLK0_SRC] = &camclk0_src.clkr, 27088c2ecf20Sopenharmony_ci [CAMCLK0_CLK] = &camclk0_clk.clkr, 27098c2ecf20Sopenharmony_ci [CAMCLK1_SRC] = &camclk1_src.clkr, 27108c2ecf20Sopenharmony_ci [CAMCLK1_CLK] = &camclk1_clk.clkr, 27118c2ecf20Sopenharmony_ci [CAMCLK2_SRC] = &camclk2_src.clkr, 27128c2ecf20Sopenharmony_ci [CAMCLK2_CLK] = &camclk2_clk.clkr, 27138c2ecf20Sopenharmony_ci [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr, 27148c2ecf20Sopenharmony_ci [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr, 27158c2ecf20Sopenharmony_ci [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr, 27168c2ecf20Sopenharmony_ci [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr, 27178c2ecf20Sopenharmony_ci [PLL2] = &pll2.clkr, 27188c2ecf20Sopenharmony_ci}; 27198c2ecf20Sopenharmony_ci 27208c2ecf20Sopenharmony_cistatic const struct qcom_reset_map mmcc_msm8960_resets[] = { 27218c2ecf20Sopenharmony_ci [VPE_AXI_RESET] = { 0x0208, 15 }, 27228c2ecf20Sopenharmony_ci [IJPEG_AXI_RESET] = { 0x0208, 14 }, 27238c2ecf20Sopenharmony_ci [MPD_AXI_RESET] = { 0x0208, 13 }, 27248c2ecf20Sopenharmony_ci [VFE_AXI_RESET] = { 0x0208, 9 }, 27258c2ecf20Sopenharmony_ci [SP_AXI_RESET] = { 0x0208, 8 }, 27268c2ecf20Sopenharmony_ci [VCODEC_AXI_RESET] = { 0x0208, 7 }, 27278c2ecf20Sopenharmony_ci [ROT_AXI_RESET] = { 0x0208, 6 }, 27288c2ecf20Sopenharmony_ci [VCODEC_AXI_A_RESET] = { 0x0208, 5 }, 27298c2ecf20Sopenharmony_ci [VCODEC_AXI_B_RESET] = { 0x0208, 4 }, 27308c2ecf20Sopenharmony_ci [FAB_S3_AXI_RESET] = { 0x0208, 3 }, 27318c2ecf20Sopenharmony_ci [FAB_S2_AXI_RESET] = { 0x0208, 2 }, 27328c2ecf20Sopenharmony_ci [FAB_S1_AXI_RESET] = { 0x0208, 1 }, 27338c2ecf20Sopenharmony_ci [FAB_S0_AXI_RESET] = { 0x0208 }, 27348c2ecf20Sopenharmony_ci [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 }, 27358c2ecf20Sopenharmony_ci [SMMU_VPE_AHB_RESET] = { 0x020c, 30 }, 27368c2ecf20Sopenharmony_ci [SMMU_VFE_AHB_RESET] = { 0x020c, 29 }, 27378c2ecf20Sopenharmony_ci [SMMU_ROT_AHB_RESET] = { 0x020c, 28 }, 27388c2ecf20Sopenharmony_ci [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 }, 27398c2ecf20Sopenharmony_ci [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 }, 27408c2ecf20Sopenharmony_ci [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 }, 27418c2ecf20Sopenharmony_ci [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 }, 27428c2ecf20Sopenharmony_ci [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 }, 27438c2ecf20Sopenharmony_ci [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 }, 27448c2ecf20Sopenharmony_ci [SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 }, 27458c2ecf20Sopenharmony_ci [SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 }, 27468c2ecf20Sopenharmony_ci [APU_AHB_RESET] = { 0x020c, 18 }, 27478c2ecf20Sopenharmony_ci [CSI_AHB_RESET] = { 0x020c, 17 }, 27488c2ecf20Sopenharmony_ci [TV_ENC_AHB_RESET] = { 0x020c, 15 }, 27498c2ecf20Sopenharmony_ci [VPE_AHB_RESET] = { 0x020c, 14 }, 27508c2ecf20Sopenharmony_ci [FABRIC_AHB_RESET] = { 0x020c, 13 }, 27518c2ecf20Sopenharmony_ci [GFX2D0_AHB_RESET] = { 0x020c, 12 }, 27528c2ecf20Sopenharmony_ci [GFX2D1_AHB_RESET] = { 0x020c, 11 }, 27538c2ecf20Sopenharmony_ci [GFX3D_AHB_RESET] = { 0x020c, 10 }, 27548c2ecf20Sopenharmony_ci [HDMI_AHB_RESET] = { 0x020c, 9 }, 27558c2ecf20Sopenharmony_ci [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 }, 27568c2ecf20Sopenharmony_ci [IJPEG_AHB_RESET] = { 0x020c, 7 }, 27578c2ecf20Sopenharmony_ci [DSI_M_AHB_RESET] = { 0x020c, 6 }, 27588c2ecf20Sopenharmony_ci [DSI_S_AHB_RESET] = { 0x020c, 5 }, 27598c2ecf20Sopenharmony_ci [JPEGD_AHB_RESET] = { 0x020c, 4 }, 27608c2ecf20Sopenharmony_ci [MDP_AHB_RESET] = { 0x020c, 3 }, 27618c2ecf20Sopenharmony_ci [ROT_AHB_RESET] = { 0x020c, 2 }, 27628c2ecf20Sopenharmony_ci [VCODEC_AHB_RESET] = { 0x020c, 1 }, 27638c2ecf20Sopenharmony_ci [VFE_AHB_RESET] = { 0x020c, 0 }, 27648c2ecf20Sopenharmony_ci [DSI2_M_AHB_RESET] = { 0x0210, 31 }, 27658c2ecf20Sopenharmony_ci [DSI2_S_AHB_RESET] = { 0x0210, 30 }, 27668c2ecf20Sopenharmony_ci [CSIPHY2_RESET] = { 0x0210, 29 }, 27678c2ecf20Sopenharmony_ci [CSI_PIX1_RESET] = { 0x0210, 28 }, 27688c2ecf20Sopenharmony_ci [CSIPHY0_RESET] = { 0x0210, 27 }, 27698c2ecf20Sopenharmony_ci [CSIPHY1_RESET] = { 0x0210, 26 }, 27708c2ecf20Sopenharmony_ci [DSI2_RESET] = { 0x0210, 25 }, 27718c2ecf20Sopenharmony_ci [VFE_CSI_RESET] = { 0x0210, 24 }, 27728c2ecf20Sopenharmony_ci [MDP_RESET] = { 0x0210, 21 }, 27738c2ecf20Sopenharmony_ci [AMP_RESET] = { 0x0210, 20 }, 27748c2ecf20Sopenharmony_ci [JPEGD_RESET] = { 0x0210, 19 }, 27758c2ecf20Sopenharmony_ci [CSI1_RESET] = { 0x0210, 18 }, 27768c2ecf20Sopenharmony_ci [VPE_RESET] = { 0x0210, 17 }, 27778c2ecf20Sopenharmony_ci [MMSS_FABRIC_RESET] = { 0x0210, 16 }, 27788c2ecf20Sopenharmony_ci [VFE_RESET] = { 0x0210, 15 }, 27798c2ecf20Sopenharmony_ci [GFX2D0_RESET] = { 0x0210, 14 }, 27808c2ecf20Sopenharmony_ci [GFX2D1_RESET] = { 0x0210, 13 }, 27818c2ecf20Sopenharmony_ci [GFX3D_RESET] = { 0x0210, 12 }, 27828c2ecf20Sopenharmony_ci [HDMI_RESET] = { 0x0210, 11 }, 27838c2ecf20Sopenharmony_ci [MMSS_IMEM_RESET] = { 0x0210, 10 }, 27848c2ecf20Sopenharmony_ci [IJPEG_RESET] = { 0x0210, 9 }, 27858c2ecf20Sopenharmony_ci [CSI0_RESET] = { 0x0210, 8 }, 27868c2ecf20Sopenharmony_ci [DSI_RESET] = { 0x0210, 7 }, 27878c2ecf20Sopenharmony_ci [VCODEC_RESET] = { 0x0210, 6 }, 27888c2ecf20Sopenharmony_ci [MDP_TV_RESET] = { 0x0210, 4 }, 27898c2ecf20Sopenharmony_ci [MDP_VSYNC_RESET] = { 0x0210, 3 }, 27908c2ecf20Sopenharmony_ci [ROT_RESET] = { 0x0210, 2 }, 27918c2ecf20Sopenharmony_ci [TV_HDMI_RESET] = { 0x0210, 1 }, 27928c2ecf20Sopenharmony_ci [TV_ENC_RESET] = { 0x0210 }, 27938c2ecf20Sopenharmony_ci [CSI2_RESET] = { 0x0214, 2 }, 27948c2ecf20Sopenharmony_ci [CSI_RDI1_RESET] = { 0x0214, 1 }, 27958c2ecf20Sopenharmony_ci [CSI_RDI2_RESET] = { 0x0214 }, 27968c2ecf20Sopenharmony_ci}; 27978c2ecf20Sopenharmony_ci 27988c2ecf20Sopenharmony_cistatic struct clk_regmap *mmcc_apq8064_clks[] = { 27998c2ecf20Sopenharmony_ci [AMP_AHB_CLK] = &_ahb_clk.clkr, 28008c2ecf20Sopenharmony_ci [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr, 28018c2ecf20Sopenharmony_ci [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr, 28028c2ecf20Sopenharmony_ci [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr, 28038c2ecf20Sopenharmony_ci [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr, 28048c2ecf20Sopenharmony_ci [VPE_AHB_CLK] = &vpe_ahb_clk.clkr, 28058c2ecf20Sopenharmony_ci [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr, 28068c2ecf20Sopenharmony_ci [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr, 28078c2ecf20Sopenharmony_ci [VFE_AHB_CLK] = &vfe_ahb_clk.clkr, 28088c2ecf20Sopenharmony_ci [ROT_AHB_CLK] = &rot_ahb_clk.clkr, 28098c2ecf20Sopenharmony_ci [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr, 28108c2ecf20Sopenharmony_ci [MDP_AHB_CLK] = &mdp_ahb_clk.clkr, 28118c2ecf20Sopenharmony_ci [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr, 28128c2ecf20Sopenharmony_ci [CSI_AHB_CLK] = &csi_ahb_clk.clkr, 28138c2ecf20Sopenharmony_ci [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr, 28148c2ecf20Sopenharmony_ci [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr, 28158c2ecf20Sopenharmony_ci [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr, 28168c2ecf20Sopenharmony_ci [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr, 28178c2ecf20Sopenharmony_ci [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr, 28188c2ecf20Sopenharmony_ci [GMEM_AXI_CLK] = &gmem_axi_clk.clkr, 28198c2ecf20Sopenharmony_ci [MDP_AXI_CLK] = &mdp_axi_clk.clkr, 28208c2ecf20Sopenharmony_ci [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr, 28218c2ecf20Sopenharmony_ci [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr, 28228c2ecf20Sopenharmony_ci [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr, 28238c2ecf20Sopenharmony_ci [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr, 28248c2ecf20Sopenharmony_ci [VFE_AXI_CLK] = &vfe_axi_clk.clkr, 28258c2ecf20Sopenharmony_ci [VPE_AXI_CLK] = &vpe_axi_clk.clkr, 28268c2ecf20Sopenharmony_ci [ROT_AXI_CLK] = &rot_axi_clk.clkr, 28278c2ecf20Sopenharmony_ci [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr, 28288c2ecf20Sopenharmony_ci [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr, 28298c2ecf20Sopenharmony_ci [CSI0_SRC] = &csi0_src.clkr, 28308c2ecf20Sopenharmony_ci [CSI0_CLK] = &csi0_clk.clkr, 28318c2ecf20Sopenharmony_ci [CSI0_PHY_CLK] = &csi0_phy_clk.clkr, 28328c2ecf20Sopenharmony_ci [CSI1_SRC] = &csi1_src.clkr, 28338c2ecf20Sopenharmony_ci [CSI1_CLK] = &csi1_clk.clkr, 28348c2ecf20Sopenharmony_ci [CSI1_PHY_CLK] = &csi1_phy_clk.clkr, 28358c2ecf20Sopenharmony_ci [CSI2_SRC] = &csi2_src.clkr, 28368c2ecf20Sopenharmony_ci [CSI2_CLK] = &csi2_clk.clkr, 28378c2ecf20Sopenharmony_ci [CSI2_PHY_CLK] = &csi2_phy_clk.clkr, 28388c2ecf20Sopenharmony_ci [DSI_SRC] = &dsi1_src.clkr, 28398c2ecf20Sopenharmony_ci [DSI_CLK] = &dsi1_clk.clkr, 28408c2ecf20Sopenharmony_ci [CSI_PIX_CLK] = &csi_pix_clk.clkr, 28418c2ecf20Sopenharmony_ci [CSI_RDI_CLK] = &csi_rdi_clk.clkr, 28428c2ecf20Sopenharmony_ci [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr, 28438c2ecf20Sopenharmony_ci [HDMI_APP_CLK] = &hdmi_app_clk.clkr, 28448c2ecf20Sopenharmony_ci [CSI_PIX1_CLK] = &csi_pix1_clk.clkr, 28458c2ecf20Sopenharmony_ci [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr, 28468c2ecf20Sopenharmony_ci [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr, 28478c2ecf20Sopenharmony_ci [GFX3D_SRC] = &gfx3d_src.clkr, 28488c2ecf20Sopenharmony_ci [GFX3D_CLK] = &gfx3d_clk.clkr, 28498c2ecf20Sopenharmony_ci [IJPEG_SRC] = &ijpeg_src.clkr, 28508c2ecf20Sopenharmony_ci [IJPEG_CLK] = &ijpeg_clk.clkr, 28518c2ecf20Sopenharmony_ci [JPEGD_SRC] = &jpegd_src.clkr, 28528c2ecf20Sopenharmony_ci [JPEGD_CLK] = &jpegd_clk.clkr, 28538c2ecf20Sopenharmony_ci [MDP_SRC] = &mdp_src.clkr, 28548c2ecf20Sopenharmony_ci [MDP_CLK] = &mdp_clk.clkr, 28558c2ecf20Sopenharmony_ci [MDP_LUT_CLK] = &mdp_lut_clk.clkr, 28568c2ecf20Sopenharmony_ci [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr, 28578c2ecf20Sopenharmony_ci [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr, 28588c2ecf20Sopenharmony_ci [DSI2_SRC] = &dsi2_src.clkr, 28598c2ecf20Sopenharmony_ci [DSI2_CLK] = &dsi2_clk.clkr, 28608c2ecf20Sopenharmony_ci [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr, 28618c2ecf20Sopenharmony_ci [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr, 28628c2ecf20Sopenharmony_ci [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr, 28638c2ecf20Sopenharmony_ci [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr, 28648c2ecf20Sopenharmony_ci [DSI1_ESC_SRC] = &dsi1_esc_src.clkr, 28658c2ecf20Sopenharmony_ci [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr, 28668c2ecf20Sopenharmony_ci [DSI2_ESC_SRC] = &dsi2_esc_src.clkr, 28678c2ecf20Sopenharmony_ci [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr, 28688c2ecf20Sopenharmony_ci [ROT_SRC] = &rot_src.clkr, 28698c2ecf20Sopenharmony_ci [ROT_CLK] = &rot_clk.clkr, 28708c2ecf20Sopenharmony_ci [TV_DAC_CLK] = &tv_dac_clk.clkr, 28718c2ecf20Sopenharmony_ci [HDMI_TV_CLK] = &hdmi_tv_clk.clkr, 28728c2ecf20Sopenharmony_ci [MDP_TV_CLK] = &mdp_tv_clk.clkr, 28738c2ecf20Sopenharmony_ci [TV_SRC] = &tv_src.clkr, 28748c2ecf20Sopenharmony_ci [VCODEC_SRC] = &vcodec_src.clkr, 28758c2ecf20Sopenharmony_ci [VCODEC_CLK] = &vcodec_clk.clkr, 28768c2ecf20Sopenharmony_ci [VFE_SRC] = &vfe_src.clkr, 28778c2ecf20Sopenharmony_ci [VFE_CLK] = &vfe_clk.clkr, 28788c2ecf20Sopenharmony_ci [VFE_CSI_CLK] = &vfe_csi_clk.clkr, 28798c2ecf20Sopenharmony_ci [VPE_SRC] = &vpe_src.clkr, 28808c2ecf20Sopenharmony_ci [VPE_CLK] = &vpe_clk.clkr, 28818c2ecf20Sopenharmony_ci [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr, 28828c2ecf20Sopenharmony_ci [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr, 28838c2ecf20Sopenharmony_ci [CAMCLK0_SRC] = &camclk0_src.clkr, 28848c2ecf20Sopenharmony_ci [CAMCLK0_CLK] = &camclk0_clk.clkr, 28858c2ecf20Sopenharmony_ci [CAMCLK1_SRC] = &camclk1_src.clkr, 28868c2ecf20Sopenharmony_ci [CAMCLK1_CLK] = &camclk1_clk.clkr, 28878c2ecf20Sopenharmony_ci [CAMCLK2_SRC] = &camclk2_src.clkr, 28888c2ecf20Sopenharmony_ci [CAMCLK2_CLK] = &camclk2_clk.clkr, 28898c2ecf20Sopenharmony_ci [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr, 28908c2ecf20Sopenharmony_ci [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr, 28918c2ecf20Sopenharmony_ci [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr, 28928c2ecf20Sopenharmony_ci [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr, 28938c2ecf20Sopenharmony_ci [PLL2] = &pll2.clkr, 28948c2ecf20Sopenharmony_ci [RGB_TV_CLK] = &rgb_tv_clk.clkr, 28958c2ecf20Sopenharmony_ci [NPL_TV_CLK] = &npl_tv_clk.clkr, 28968c2ecf20Sopenharmony_ci [VCAP_AHB_CLK] = &vcap_ahb_clk.clkr, 28978c2ecf20Sopenharmony_ci [VCAP_AXI_CLK] = &vcap_axi_clk.clkr, 28988c2ecf20Sopenharmony_ci [VCAP_SRC] = &vcap_src.clkr, 28998c2ecf20Sopenharmony_ci [VCAP_CLK] = &vcap_clk.clkr, 29008c2ecf20Sopenharmony_ci [VCAP_NPL_CLK] = &vcap_npl_clk.clkr, 29018c2ecf20Sopenharmony_ci [PLL15] = &pll15.clkr, 29028c2ecf20Sopenharmony_ci}; 29038c2ecf20Sopenharmony_ci 29048c2ecf20Sopenharmony_cistatic const struct qcom_reset_map mmcc_apq8064_resets[] = { 29058c2ecf20Sopenharmony_ci [GFX3D_AXI_RESET] = { 0x0208, 17 }, 29068c2ecf20Sopenharmony_ci [VCAP_AXI_RESET] = { 0x0208, 16 }, 29078c2ecf20Sopenharmony_ci [VPE_AXI_RESET] = { 0x0208, 15 }, 29088c2ecf20Sopenharmony_ci [IJPEG_AXI_RESET] = { 0x0208, 14 }, 29098c2ecf20Sopenharmony_ci [MPD_AXI_RESET] = { 0x0208, 13 }, 29108c2ecf20Sopenharmony_ci [VFE_AXI_RESET] = { 0x0208, 9 }, 29118c2ecf20Sopenharmony_ci [SP_AXI_RESET] = { 0x0208, 8 }, 29128c2ecf20Sopenharmony_ci [VCODEC_AXI_RESET] = { 0x0208, 7 }, 29138c2ecf20Sopenharmony_ci [ROT_AXI_RESET] = { 0x0208, 6 }, 29148c2ecf20Sopenharmony_ci [VCODEC_AXI_A_RESET] = { 0x0208, 5 }, 29158c2ecf20Sopenharmony_ci [VCODEC_AXI_B_RESET] = { 0x0208, 4 }, 29168c2ecf20Sopenharmony_ci [FAB_S3_AXI_RESET] = { 0x0208, 3 }, 29178c2ecf20Sopenharmony_ci [FAB_S2_AXI_RESET] = { 0x0208, 2 }, 29188c2ecf20Sopenharmony_ci [FAB_S1_AXI_RESET] = { 0x0208, 1 }, 29198c2ecf20Sopenharmony_ci [FAB_S0_AXI_RESET] = { 0x0208 }, 29208c2ecf20Sopenharmony_ci [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 }, 29218c2ecf20Sopenharmony_ci [SMMU_VPE_AHB_RESET] = { 0x020c, 30 }, 29228c2ecf20Sopenharmony_ci [SMMU_VFE_AHB_RESET] = { 0x020c, 29 }, 29238c2ecf20Sopenharmony_ci [SMMU_ROT_AHB_RESET] = { 0x020c, 28 }, 29248c2ecf20Sopenharmony_ci [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 }, 29258c2ecf20Sopenharmony_ci [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 }, 29268c2ecf20Sopenharmony_ci [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 }, 29278c2ecf20Sopenharmony_ci [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 }, 29288c2ecf20Sopenharmony_ci [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 }, 29298c2ecf20Sopenharmony_ci [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 }, 29308c2ecf20Sopenharmony_ci [APU_AHB_RESET] = { 0x020c, 18 }, 29318c2ecf20Sopenharmony_ci [CSI_AHB_RESET] = { 0x020c, 17 }, 29328c2ecf20Sopenharmony_ci [TV_ENC_AHB_RESET] = { 0x020c, 15 }, 29338c2ecf20Sopenharmony_ci [VPE_AHB_RESET] = { 0x020c, 14 }, 29348c2ecf20Sopenharmony_ci [FABRIC_AHB_RESET] = { 0x020c, 13 }, 29358c2ecf20Sopenharmony_ci [GFX3D_AHB_RESET] = { 0x020c, 10 }, 29368c2ecf20Sopenharmony_ci [HDMI_AHB_RESET] = { 0x020c, 9 }, 29378c2ecf20Sopenharmony_ci [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 }, 29388c2ecf20Sopenharmony_ci [IJPEG_AHB_RESET] = { 0x020c, 7 }, 29398c2ecf20Sopenharmony_ci [DSI_M_AHB_RESET] = { 0x020c, 6 }, 29408c2ecf20Sopenharmony_ci [DSI_S_AHB_RESET] = { 0x020c, 5 }, 29418c2ecf20Sopenharmony_ci [JPEGD_AHB_RESET] = { 0x020c, 4 }, 29428c2ecf20Sopenharmony_ci [MDP_AHB_RESET] = { 0x020c, 3 }, 29438c2ecf20Sopenharmony_ci [ROT_AHB_RESET] = { 0x020c, 2 }, 29448c2ecf20Sopenharmony_ci [VCODEC_AHB_RESET] = { 0x020c, 1 }, 29458c2ecf20Sopenharmony_ci [VFE_AHB_RESET] = { 0x020c, 0 }, 29468c2ecf20Sopenharmony_ci [SMMU_VCAP_AHB_RESET] = { 0x0200, 3 }, 29478c2ecf20Sopenharmony_ci [VCAP_AHB_RESET] = { 0x0200, 2 }, 29488c2ecf20Sopenharmony_ci [DSI2_M_AHB_RESET] = { 0x0200, 1 }, 29498c2ecf20Sopenharmony_ci [DSI2_S_AHB_RESET] = { 0x0200, 0 }, 29508c2ecf20Sopenharmony_ci [CSIPHY2_RESET] = { 0x0210, 31 }, 29518c2ecf20Sopenharmony_ci [CSI_PIX1_RESET] = { 0x0210, 30 }, 29528c2ecf20Sopenharmony_ci [CSIPHY0_RESET] = { 0x0210, 29 }, 29538c2ecf20Sopenharmony_ci [CSIPHY1_RESET] = { 0x0210, 28 }, 29548c2ecf20Sopenharmony_ci [CSI_RDI_RESET] = { 0x0210, 27 }, 29558c2ecf20Sopenharmony_ci [CSI_PIX_RESET] = { 0x0210, 26 }, 29568c2ecf20Sopenharmony_ci [DSI2_RESET] = { 0x0210, 25 }, 29578c2ecf20Sopenharmony_ci [VFE_CSI_RESET] = { 0x0210, 24 }, 29588c2ecf20Sopenharmony_ci [MDP_RESET] = { 0x0210, 21 }, 29598c2ecf20Sopenharmony_ci [AMP_RESET] = { 0x0210, 20 }, 29608c2ecf20Sopenharmony_ci [JPEGD_RESET] = { 0x0210, 19 }, 29618c2ecf20Sopenharmony_ci [CSI1_RESET] = { 0x0210, 18 }, 29628c2ecf20Sopenharmony_ci [VPE_RESET] = { 0x0210, 17 }, 29638c2ecf20Sopenharmony_ci [MMSS_FABRIC_RESET] = { 0x0210, 16 }, 29648c2ecf20Sopenharmony_ci [VFE_RESET] = { 0x0210, 15 }, 29658c2ecf20Sopenharmony_ci [GFX3D_RESET] = { 0x0210, 12 }, 29668c2ecf20Sopenharmony_ci [HDMI_RESET] = { 0x0210, 11 }, 29678c2ecf20Sopenharmony_ci [MMSS_IMEM_RESET] = { 0x0210, 10 }, 29688c2ecf20Sopenharmony_ci [IJPEG_RESET] = { 0x0210, 9 }, 29698c2ecf20Sopenharmony_ci [CSI0_RESET] = { 0x0210, 8 }, 29708c2ecf20Sopenharmony_ci [DSI_RESET] = { 0x0210, 7 }, 29718c2ecf20Sopenharmony_ci [VCODEC_RESET] = { 0x0210, 6 }, 29728c2ecf20Sopenharmony_ci [MDP_TV_RESET] = { 0x0210, 4 }, 29738c2ecf20Sopenharmony_ci [MDP_VSYNC_RESET] = { 0x0210, 3 }, 29748c2ecf20Sopenharmony_ci [ROT_RESET] = { 0x0210, 2 }, 29758c2ecf20Sopenharmony_ci [TV_HDMI_RESET] = { 0x0210, 1 }, 29768c2ecf20Sopenharmony_ci [VCAP_NPL_RESET] = { 0x0214, 4 }, 29778c2ecf20Sopenharmony_ci [VCAP_RESET] = { 0x0214, 3 }, 29788c2ecf20Sopenharmony_ci [CSI2_RESET] = { 0x0214, 2 }, 29798c2ecf20Sopenharmony_ci [CSI_RDI1_RESET] = { 0x0214, 1 }, 29808c2ecf20Sopenharmony_ci [CSI_RDI2_RESET] = { 0x0214 }, 29818c2ecf20Sopenharmony_ci}; 29828c2ecf20Sopenharmony_ci 29838c2ecf20Sopenharmony_cistatic const struct regmap_config mmcc_msm8960_regmap_config = { 29848c2ecf20Sopenharmony_ci .reg_bits = 32, 29858c2ecf20Sopenharmony_ci .reg_stride = 4, 29868c2ecf20Sopenharmony_ci .val_bits = 32, 29878c2ecf20Sopenharmony_ci .max_register = 0x334, 29888c2ecf20Sopenharmony_ci .fast_io = true, 29898c2ecf20Sopenharmony_ci}; 29908c2ecf20Sopenharmony_ci 29918c2ecf20Sopenharmony_cistatic const struct regmap_config mmcc_apq8064_regmap_config = { 29928c2ecf20Sopenharmony_ci .reg_bits = 32, 29938c2ecf20Sopenharmony_ci .reg_stride = 4, 29948c2ecf20Sopenharmony_ci .val_bits = 32, 29958c2ecf20Sopenharmony_ci .max_register = 0x350, 29968c2ecf20Sopenharmony_ci .fast_io = true, 29978c2ecf20Sopenharmony_ci}; 29988c2ecf20Sopenharmony_ci 29998c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc mmcc_msm8960_desc = { 30008c2ecf20Sopenharmony_ci .config = &mmcc_msm8960_regmap_config, 30018c2ecf20Sopenharmony_ci .clks = mmcc_msm8960_clks, 30028c2ecf20Sopenharmony_ci .num_clks = ARRAY_SIZE(mmcc_msm8960_clks), 30038c2ecf20Sopenharmony_ci .resets = mmcc_msm8960_resets, 30048c2ecf20Sopenharmony_ci .num_resets = ARRAY_SIZE(mmcc_msm8960_resets), 30058c2ecf20Sopenharmony_ci}; 30068c2ecf20Sopenharmony_ci 30078c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc mmcc_apq8064_desc = { 30088c2ecf20Sopenharmony_ci .config = &mmcc_apq8064_regmap_config, 30098c2ecf20Sopenharmony_ci .clks = mmcc_apq8064_clks, 30108c2ecf20Sopenharmony_ci .num_clks = ARRAY_SIZE(mmcc_apq8064_clks), 30118c2ecf20Sopenharmony_ci .resets = mmcc_apq8064_resets, 30128c2ecf20Sopenharmony_ci .num_resets = ARRAY_SIZE(mmcc_apq8064_resets), 30138c2ecf20Sopenharmony_ci}; 30148c2ecf20Sopenharmony_ci 30158c2ecf20Sopenharmony_cistatic const struct of_device_id mmcc_msm8960_match_table[] = { 30168c2ecf20Sopenharmony_ci { .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc }, 30178c2ecf20Sopenharmony_ci { .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc }, 30188c2ecf20Sopenharmony_ci { } 30198c2ecf20Sopenharmony_ci}; 30208c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table); 30218c2ecf20Sopenharmony_ci 30228c2ecf20Sopenharmony_cistatic int mmcc_msm8960_probe(struct platform_device *pdev) 30238c2ecf20Sopenharmony_ci{ 30248c2ecf20Sopenharmony_ci const struct of_device_id *match; 30258c2ecf20Sopenharmony_ci struct regmap *regmap; 30268c2ecf20Sopenharmony_ci bool is_8064; 30278c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 30288c2ecf20Sopenharmony_ci 30298c2ecf20Sopenharmony_ci match = of_match_device(mmcc_msm8960_match_table, dev); 30308c2ecf20Sopenharmony_ci if (!match) 30318c2ecf20Sopenharmony_ci return -EINVAL; 30328c2ecf20Sopenharmony_ci 30338c2ecf20Sopenharmony_ci is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064"); 30348c2ecf20Sopenharmony_ci if (is_8064) { 30358c2ecf20Sopenharmony_ci gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064; 30368c2ecf20Sopenharmony_ci gfx3d_src.clkr.hw.init = &gfx3d_8064_init; 30378c2ecf20Sopenharmony_ci gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map; 30388c2ecf20Sopenharmony_ci gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map; 30398c2ecf20Sopenharmony_ci } 30408c2ecf20Sopenharmony_ci 30418c2ecf20Sopenharmony_ci regmap = qcom_cc_map(pdev, match->data); 30428c2ecf20Sopenharmony_ci if (IS_ERR(regmap)) 30438c2ecf20Sopenharmony_ci return PTR_ERR(regmap); 30448c2ecf20Sopenharmony_ci 30458c2ecf20Sopenharmony_ci clk_pll_configure_sr(&pll15, regmap, &pll15_config, false); 30468c2ecf20Sopenharmony_ci 30478c2ecf20Sopenharmony_ci return qcom_cc_really_probe(pdev, match->data, regmap); 30488c2ecf20Sopenharmony_ci} 30498c2ecf20Sopenharmony_ci 30508c2ecf20Sopenharmony_cistatic struct platform_driver mmcc_msm8960_driver = { 30518c2ecf20Sopenharmony_ci .probe = mmcc_msm8960_probe, 30528c2ecf20Sopenharmony_ci .driver = { 30538c2ecf20Sopenharmony_ci .name = "mmcc-msm8960", 30548c2ecf20Sopenharmony_ci .of_match_table = mmcc_msm8960_match_table, 30558c2ecf20Sopenharmony_ci }, 30568c2ecf20Sopenharmony_ci}; 30578c2ecf20Sopenharmony_ci 30588c2ecf20Sopenharmony_cimodule_platform_driver(mmcc_msm8960_driver); 30598c2ecf20Sopenharmony_ci 30608c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver"); 30618c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 30628c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:mmcc-msm8960"); 3063