18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2018, The Linux Foundation. All rights reserved.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
78c2ecf20Sopenharmony_ci#include <linux/module.h>
88c2ecf20Sopenharmony_ci#include <linux/of_address.h>
98c2ecf20Sopenharmony_ci#include <linux/regmap.h>
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,lpass-sdm845.h>
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include "clk-regmap.h"
148c2ecf20Sopenharmony_ci#include "clk-branch.h"
158c2ecf20Sopenharmony_ci#include "common.h"
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_cistatic struct clk_branch lpass_q6ss_ahbm_aon_clk = {
188c2ecf20Sopenharmony_ci	.halt_reg = 0x12000,
198c2ecf20Sopenharmony_ci	.halt_check = BRANCH_VOTED,
208c2ecf20Sopenharmony_ci	.clkr = {
218c2ecf20Sopenharmony_ci		.enable_reg = 0x12000,
228c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
238c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
248c2ecf20Sopenharmony_ci			.name = "lpass_q6ss_ahbm_aon_clk",
258c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
268c2ecf20Sopenharmony_ci		},
278c2ecf20Sopenharmony_ci	},
288c2ecf20Sopenharmony_ci};
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_cistatic struct clk_branch lpass_q6ss_ahbs_aon_clk = {
318c2ecf20Sopenharmony_ci	.halt_reg = 0x1f000,
328c2ecf20Sopenharmony_ci	.halt_check = BRANCH_VOTED,
338c2ecf20Sopenharmony_ci	.clkr = {
348c2ecf20Sopenharmony_ci		.enable_reg = 0x1f000,
358c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
368c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
378c2ecf20Sopenharmony_ci			.name = "lpass_q6ss_ahbs_aon_clk",
388c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
398c2ecf20Sopenharmony_ci		},
408c2ecf20Sopenharmony_ci	},
418c2ecf20Sopenharmony_ci};
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_cistatic struct clk_branch lpass_qdsp6ss_core_clk = {
448c2ecf20Sopenharmony_ci	.halt_reg = 0x20,
458c2ecf20Sopenharmony_ci	/* CLK_OFF would not toggle until LPASS is out of reset */
468c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
478c2ecf20Sopenharmony_ci	.clkr = {
488c2ecf20Sopenharmony_ci		.enable_reg = 0x20,
498c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
508c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
518c2ecf20Sopenharmony_ci			.name = "lpass_qdsp6ss_core_clk",
528c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
538c2ecf20Sopenharmony_ci		},
548c2ecf20Sopenharmony_ci	},
558c2ecf20Sopenharmony_ci};
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistatic struct clk_branch lpass_qdsp6ss_xo_clk = {
588c2ecf20Sopenharmony_ci	.halt_reg = 0x38,
598c2ecf20Sopenharmony_ci	/* CLK_OFF would not toggle until LPASS is out of reset */
608c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
618c2ecf20Sopenharmony_ci	.clkr = {
628c2ecf20Sopenharmony_ci		.enable_reg = 0x38,
638c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
648c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
658c2ecf20Sopenharmony_ci			.name = "lpass_qdsp6ss_xo_clk",
668c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
678c2ecf20Sopenharmony_ci		},
688c2ecf20Sopenharmony_ci	},
698c2ecf20Sopenharmony_ci};
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistatic struct clk_branch lpass_qdsp6ss_sleep_clk = {
728c2ecf20Sopenharmony_ci	.halt_reg = 0x3c,
738c2ecf20Sopenharmony_ci	/* CLK_OFF would not toggle until LPASS is out of reset */
748c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
758c2ecf20Sopenharmony_ci	.clkr = {
768c2ecf20Sopenharmony_ci		.enable_reg = 0x3c,
778c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
788c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
798c2ecf20Sopenharmony_ci			.name = "lpass_qdsp6ss_sleep_clk",
808c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
818c2ecf20Sopenharmony_ci		},
828c2ecf20Sopenharmony_ci	},
838c2ecf20Sopenharmony_ci};
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_cistatic struct regmap_config lpass_regmap_config = {
868c2ecf20Sopenharmony_ci	.reg_bits	= 32,
878c2ecf20Sopenharmony_ci	.reg_stride	= 4,
888c2ecf20Sopenharmony_ci	.val_bits	= 32,
898c2ecf20Sopenharmony_ci	.fast_io	= true,
908c2ecf20Sopenharmony_ci};
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_cistatic struct clk_regmap *lpass_cc_sdm845_clocks[] = {
938c2ecf20Sopenharmony_ci	[LPASS_Q6SS_AHBM_AON_CLK] = &lpass_q6ss_ahbm_aon_clk.clkr,
948c2ecf20Sopenharmony_ci	[LPASS_Q6SS_AHBS_AON_CLK] = &lpass_q6ss_ahbs_aon_clk.clkr,
958c2ecf20Sopenharmony_ci};
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc lpass_cc_sdm845_desc = {
988c2ecf20Sopenharmony_ci	.config = &lpass_regmap_config,
998c2ecf20Sopenharmony_ci	.clks = lpass_cc_sdm845_clocks,
1008c2ecf20Sopenharmony_ci	.num_clks = ARRAY_SIZE(lpass_cc_sdm845_clocks),
1018c2ecf20Sopenharmony_ci};
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_cistatic struct clk_regmap *lpass_qdsp6ss_sdm845_clocks[] = {
1048c2ecf20Sopenharmony_ci	[LPASS_QDSP6SS_XO_CLK] = &lpass_qdsp6ss_xo_clk.clkr,
1058c2ecf20Sopenharmony_ci	[LPASS_QDSP6SS_SLEEP_CLK] = &lpass_qdsp6ss_sleep_clk.clkr,
1068c2ecf20Sopenharmony_ci	[LPASS_QDSP6SS_CORE_CLK] = &lpass_qdsp6ss_core_clk.clkr,
1078c2ecf20Sopenharmony_ci};
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc lpass_qdsp6ss_sdm845_desc = {
1108c2ecf20Sopenharmony_ci	.config = &lpass_regmap_config,
1118c2ecf20Sopenharmony_ci	.clks = lpass_qdsp6ss_sdm845_clocks,
1128c2ecf20Sopenharmony_ci	.num_clks = ARRAY_SIZE(lpass_qdsp6ss_sdm845_clocks),
1138c2ecf20Sopenharmony_ci};
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_cistatic int lpass_cc_sdm845_probe(struct platform_device *pdev)
1168c2ecf20Sopenharmony_ci{
1178c2ecf20Sopenharmony_ci	const struct qcom_cc_desc *desc;
1188c2ecf20Sopenharmony_ci	int ret;
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	lpass_regmap_config.name = "cc";
1218c2ecf20Sopenharmony_ci	desc = &lpass_cc_sdm845_desc;
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci	ret = qcom_cc_probe_by_index(pdev, 0, desc);
1248c2ecf20Sopenharmony_ci	if (ret)
1258c2ecf20Sopenharmony_ci		return ret;
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci	lpass_regmap_config.name = "qdsp6ss";
1288c2ecf20Sopenharmony_ci	desc = &lpass_qdsp6ss_sdm845_desc;
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci	return qcom_cc_probe_by_index(pdev, 1, desc);
1318c2ecf20Sopenharmony_ci}
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_cistatic const struct of_device_id lpass_cc_sdm845_match_table[] = {
1348c2ecf20Sopenharmony_ci	{ .compatible = "qcom,sdm845-lpasscc" },
1358c2ecf20Sopenharmony_ci	{ }
1368c2ecf20Sopenharmony_ci};
1378c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, lpass_cc_sdm845_match_table);
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_cistatic struct platform_driver lpass_cc_sdm845_driver = {
1408c2ecf20Sopenharmony_ci	.probe		= lpass_cc_sdm845_probe,
1418c2ecf20Sopenharmony_ci	.driver		= {
1428c2ecf20Sopenharmony_ci		.name	= "sdm845-lpasscc",
1438c2ecf20Sopenharmony_ci		.of_match_table = lpass_cc_sdm845_match_table,
1448c2ecf20Sopenharmony_ci	},
1458c2ecf20Sopenharmony_ci};
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_cistatic int __init lpass_cc_sdm845_init(void)
1488c2ecf20Sopenharmony_ci{
1498c2ecf20Sopenharmony_ci	return platform_driver_register(&lpass_cc_sdm845_driver);
1508c2ecf20Sopenharmony_ci}
1518c2ecf20Sopenharmony_cisubsys_initcall(lpass_cc_sdm845_init);
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_cistatic void __exit lpass_cc_sdm845_exit(void)
1548c2ecf20Sopenharmony_ci{
1558c2ecf20Sopenharmony_ci	platform_driver_unregister(&lpass_cc_sdm845_driver);
1568c2ecf20Sopenharmony_ci}
1578c2ecf20Sopenharmony_cimodule_exit(lpass_cc_sdm845_exit);
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("QTI LPASS_CC SDM845 Driver");
1608c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
161