18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2016, The Linux Foundation. All rights reserved. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/kernel.h> 78c2ecf20Sopenharmony_ci#include <linux/bitops.h> 88c2ecf20Sopenharmony_ci#include <linux/err.h> 98c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/of_device.h> 138c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 148c2ecf20Sopenharmony_ci#include <linux/regmap.h> 158c2ecf20Sopenharmony_ci#include <linux/reset-controller.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8998.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include "common.h" 208c2ecf20Sopenharmony_ci#include "clk-regmap.h" 218c2ecf20Sopenharmony_ci#include "clk-alpha-pll.h" 228c2ecf20Sopenharmony_ci#include "clk-pll.h" 238c2ecf20Sopenharmony_ci#include "clk-rcg.h" 248c2ecf20Sopenharmony_ci#include "clk-branch.h" 258c2ecf20Sopenharmony_ci#include "reset.h" 268c2ecf20Sopenharmony_ci#include "gdsc.h" 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_cienum { 298c2ecf20Sopenharmony_ci P_AUD_REF_CLK, 308c2ecf20Sopenharmony_ci P_CORE_BI_PLL_TEST_SE, 318c2ecf20Sopenharmony_ci P_GPLL0_OUT_MAIN, 328c2ecf20Sopenharmony_ci P_GPLL4_OUT_MAIN, 338c2ecf20Sopenharmony_ci P_PLL0_EARLY_DIV_CLK_SRC, 348c2ecf20Sopenharmony_ci P_SLEEP_CLK, 358c2ecf20Sopenharmony_ci P_XO, 368c2ecf20Sopenharmony_ci}; 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 398c2ecf20Sopenharmony_ci { P_XO, 0 }, 408c2ecf20Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 418c2ecf20Sopenharmony_ci { P_PLL0_EARLY_DIV_CLK_SRC, 6 }, 428c2ecf20Sopenharmony_ci { P_CORE_BI_PLL_TEST_SE, 7 }, 438c2ecf20Sopenharmony_ci}; 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_cistatic const char * const gcc_parent_names_0[] = { 468c2ecf20Sopenharmony_ci "xo", 478c2ecf20Sopenharmony_ci "gpll0_out_main", 488c2ecf20Sopenharmony_ci "gpll0_out_main", 498c2ecf20Sopenharmony_ci "core_bi_pll_test_se", 508c2ecf20Sopenharmony_ci}; 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 538c2ecf20Sopenharmony_ci { P_XO, 0 }, 548c2ecf20Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 558c2ecf20Sopenharmony_ci { P_CORE_BI_PLL_TEST_SE, 7 }, 568c2ecf20Sopenharmony_ci}; 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_cistatic const char * const gcc_parent_names_1[] = { 598c2ecf20Sopenharmony_ci "xo", 608c2ecf20Sopenharmony_ci "gpll0_out_main", 618c2ecf20Sopenharmony_ci "core_bi_pll_test_se", 628c2ecf20Sopenharmony_ci}; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 658c2ecf20Sopenharmony_ci { P_XO, 0 }, 668c2ecf20Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 678c2ecf20Sopenharmony_ci { P_SLEEP_CLK, 5 }, 688c2ecf20Sopenharmony_ci { P_PLL0_EARLY_DIV_CLK_SRC, 6 }, 698c2ecf20Sopenharmony_ci { P_CORE_BI_PLL_TEST_SE, 7 }, 708c2ecf20Sopenharmony_ci}; 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_cistatic const char * const gcc_parent_names_2[] = { 738c2ecf20Sopenharmony_ci "xo", 748c2ecf20Sopenharmony_ci "gpll0_out_main", 758c2ecf20Sopenharmony_ci "core_pi_sleep_clk", 768c2ecf20Sopenharmony_ci "gpll0_out_main", 778c2ecf20Sopenharmony_ci "core_bi_pll_test_se", 788c2ecf20Sopenharmony_ci}; 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 818c2ecf20Sopenharmony_ci { P_XO, 0 }, 828c2ecf20Sopenharmony_ci { P_SLEEP_CLK, 5 }, 838c2ecf20Sopenharmony_ci { P_CORE_BI_PLL_TEST_SE, 7 }, 848c2ecf20Sopenharmony_ci}; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_cistatic const char * const gcc_parent_names_3[] = { 878c2ecf20Sopenharmony_ci "xo", 888c2ecf20Sopenharmony_ci "core_pi_sleep_clk", 898c2ecf20Sopenharmony_ci "core_bi_pll_test_se", 908c2ecf20Sopenharmony_ci}; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 938c2ecf20Sopenharmony_ci { P_XO, 0 }, 948c2ecf20Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 958c2ecf20Sopenharmony_ci { P_GPLL4_OUT_MAIN, 5 }, 968c2ecf20Sopenharmony_ci { P_CORE_BI_PLL_TEST_SE, 7 }, 978c2ecf20Sopenharmony_ci}; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_cistatic const char * const gcc_parent_names_4[] = { 1008c2ecf20Sopenharmony_ci "xo", 1018c2ecf20Sopenharmony_ci "gpll0_out_main", 1028c2ecf20Sopenharmony_ci "gpll4_out_main", 1038c2ecf20Sopenharmony_ci "core_bi_pll_test_se", 1048c2ecf20Sopenharmony_ci}; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 1078c2ecf20Sopenharmony_ci { P_XO, 0 }, 1088c2ecf20Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 1098c2ecf20Sopenharmony_ci { P_AUD_REF_CLK, 2 }, 1108c2ecf20Sopenharmony_ci { P_CORE_BI_PLL_TEST_SE, 7 }, 1118c2ecf20Sopenharmony_ci}; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_cistatic const char * const gcc_parent_names_5[] = { 1148c2ecf20Sopenharmony_ci "xo", 1158c2ecf20Sopenharmony_ci "gpll0_out_main", 1168c2ecf20Sopenharmony_ci "aud_ref_clk", 1178c2ecf20Sopenharmony_ci "core_bi_pll_test_se", 1188c2ecf20Sopenharmony_ci}; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_cistatic struct clk_fixed_factor xo = { 1218c2ecf20Sopenharmony_ci .mult = 1, 1228c2ecf20Sopenharmony_ci .div = 1, 1238c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 1248c2ecf20Sopenharmony_ci .name = "xo", 1258c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo_board" }, 1268c2ecf20Sopenharmony_ci .num_parents = 1, 1278c2ecf20Sopenharmony_ci .ops = &clk_fixed_factor_ops, 1288c2ecf20Sopenharmony_ci }, 1298c2ecf20Sopenharmony_ci}; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_cistatic struct pll_vco fabia_vco[] = { 1328c2ecf20Sopenharmony_ci { 250000000, 2000000000, 0 }, 1338c2ecf20Sopenharmony_ci { 125000000, 1000000000, 1 }, 1348c2ecf20Sopenharmony_ci}; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll0 = { 1378c2ecf20Sopenharmony_ci .offset = 0x0, 1388c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 1398c2ecf20Sopenharmony_ci .vco_table = fabia_vco, 1408c2ecf20Sopenharmony_ci .num_vco = ARRAY_SIZE(fabia_vco), 1418c2ecf20Sopenharmony_ci .clkr = { 1428c2ecf20Sopenharmony_ci .enable_reg = 0x52000, 1438c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 1448c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 1458c2ecf20Sopenharmony_ci .name = "gpll0", 1468c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 1478c2ecf20Sopenharmony_ci .num_parents = 1, 1488c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 1498c2ecf20Sopenharmony_ci } 1508c2ecf20Sopenharmony_ci }, 1518c2ecf20Sopenharmony_ci}; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = { 1548c2ecf20Sopenharmony_ci .offset = 0x0, 1558c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 1568c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1578c2ecf20Sopenharmony_ci .name = "gpll0_out_even", 1588c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll0" }, 1598c2ecf20Sopenharmony_ci .num_parents = 1, 1608c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 1618c2ecf20Sopenharmony_ci }, 1628c2ecf20Sopenharmony_ci}; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_main = { 1658c2ecf20Sopenharmony_ci .offset = 0x0, 1668c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 1678c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1688c2ecf20Sopenharmony_ci .name = "gpll0_out_main", 1698c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll0" }, 1708c2ecf20Sopenharmony_ci .num_parents = 1, 1718c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 1728c2ecf20Sopenharmony_ci }, 1738c2ecf20Sopenharmony_ci}; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_odd = { 1768c2ecf20Sopenharmony_ci .offset = 0x0, 1778c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 1788c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1798c2ecf20Sopenharmony_ci .name = "gpll0_out_odd", 1808c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll0" }, 1818c2ecf20Sopenharmony_ci .num_parents = 1, 1828c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 1838c2ecf20Sopenharmony_ci }, 1848c2ecf20Sopenharmony_ci}; 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_test = { 1878c2ecf20Sopenharmony_ci .offset = 0x0, 1888c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 1898c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1908c2ecf20Sopenharmony_ci .name = "gpll0_out_test", 1918c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll0" }, 1928c2ecf20Sopenharmony_ci .num_parents = 1, 1938c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 1948c2ecf20Sopenharmony_ci }, 1958c2ecf20Sopenharmony_ci}; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll1 = { 1988c2ecf20Sopenharmony_ci .offset = 0x1000, 1998c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2008c2ecf20Sopenharmony_ci .vco_table = fabia_vco, 2018c2ecf20Sopenharmony_ci .num_vco = ARRAY_SIZE(fabia_vco), 2028c2ecf20Sopenharmony_ci .clkr = { 2038c2ecf20Sopenharmony_ci .enable_reg = 0x52000, 2048c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 2058c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2068c2ecf20Sopenharmony_ci .name = "gpll1", 2078c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 2088c2ecf20Sopenharmony_ci .num_parents = 1, 2098c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 2108c2ecf20Sopenharmony_ci } 2118c2ecf20Sopenharmony_ci }, 2128c2ecf20Sopenharmony_ci}; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_even = { 2158c2ecf20Sopenharmony_ci .offset = 0x1000, 2168c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2178c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2188c2ecf20Sopenharmony_ci .name = "gpll1_out_even", 2198c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll1" }, 2208c2ecf20Sopenharmony_ci .num_parents = 1, 2218c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 2228c2ecf20Sopenharmony_ci }, 2238c2ecf20Sopenharmony_ci}; 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_main = { 2268c2ecf20Sopenharmony_ci .offset = 0x1000, 2278c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2288c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2298c2ecf20Sopenharmony_ci .name = "gpll1_out_main", 2308c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll1" }, 2318c2ecf20Sopenharmony_ci .num_parents = 1, 2328c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 2338c2ecf20Sopenharmony_ci }, 2348c2ecf20Sopenharmony_ci}; 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_odd = { 2378c2ecf20Sopenharmony_ci .offset = 0x1000, 2388c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2398c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2408c2ecf20Sopenharmony_ci .name = "gpll1_out_odd", 2418c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll1" }, 2428c2ecf20Sopenharmony_ci .num_parents = 1, 2438c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 2448c2ecf20Sopenharmony_ci }, 2458c2ecf20Sopenharmony_ci}; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_test = { 2488c2ecf20Sopenharmony_ci .offset = 0x1000, 2498c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2508c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2518c2ecf20Sopenharmony_ci .name = "gpll1_out_test", 2528c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll1" }, 2538c2ecf20Sopenharmony_ci .num_parents = 1, 2548c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 2558c2ecf20Sopenharmony_ci }, 2568c2ecf20Sopenharmony_ci}; 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll2 = { 2598c2ecf20Sopenharmony_ci .offset = 0x2000, 2608c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2618c2ecf20Sopenharmony_ci .vco_table = fabia_vco, 2628c2ecf20Sopenharmony_ci .num_vco = ARRAY_SIZE(fabia_vco), 2638c2ecf20Sopenharmony_ci .clkr = { 2648c2ecf20Sopenharmony_ci .enable_reg = 0x52000, 2658c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 2668c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2678c2ecf20Sopenharmony_ci .name = "gpll2", 2688c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 2698c2ecf20Sopenharmony_ci .num_parents = 1, 2708c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 2718c2ecf20Sopenharmony_ci } 2728c2ecf20Sopenharmony_ci }, 2738c2ecf20Sopenharmony_ci}; 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_even = { 2768c2ecf20Sopenharmony_ci .offset = 0x2000, 2778c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2788c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2798c2ecf20Sopenharmony_ci .name = "gpll2_out_even", 2808c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll2" }, 2818c2ecf20Sopenharmony_ci .num_parents = 1, 2828c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 2838c2ecf20Sopenharmony_ci }, 2848c2ecf20Sopenharmony_ci}; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_main = { 2878c2ecf20Sopenharmony_ci .offset = 0x2000, 2888c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 2898c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2908c2ecf20Sopenharmony_ci .name = "gpll2_out_main", 2918c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll2" }, 2928c2ecf20Sopenharmony_ci .num_parents = 1, 2938c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 2948c2ecf20Sopenharmony_ci }, 2958c2ecf20Sopenharmony_ci}; 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_odd = { 2988c2ecf20Sopenharmony_ci .offset = 0x2000, 2998c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3008c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 3018c2ecf20Sopenharmony_ci .name = "gpll2_out_odd", 3028c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll2" }, 3038c2ecf20Sopenharmony_ci .num_parents = 1, 3048c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 3058c2ecf20Sopenharmony_ci }, 3068c2ecf20Sopenharmony_ci}; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_test = { 3098c2ecf20Sopenharmony_ci .offset = 0x2000, 3108c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3118c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 3128c2ecf20Sopenharmony_ci .name = "gpll2_out_test", 3138c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll2" }, 3148c2ecf20Sopenharmony_ci .num_parents = 1, 3158c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 3168c2ecf20Sopenharmony_ci }, 3178c2ecf20Sopenharmony_ci}; 3188c2ecf20Sopenharmony_ci 3198c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll3 = { 3208c2ecf20Sopenharmony_ci .offset = 0x3000, 3218c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3228c2ecf20Sopenharmony_ci .vco_table = fabia_vco, 3238c2ecf20Sopenharmony_ci .num_vco = ARRAY_SIZE(fabia_vco), 3248c2ecf20Sopenharmony_ci .clkr = { 3258c2ecf20Sopenharmony_ci .enable_reg = 0x52000, 3268c2ecf20Sopenharmony_ci .enable_mask = BIT(3), 3278c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3288c2ecf20Sopenharmony_ci .name = "gpll3", 3298c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 3308c2ecf20Sopenharmony_ci .num_parents = 1, 3318c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 3328c2ecf20Sopenharmony_ci } 3338c2ecf20Sopenharmony_ci }, 3348c2ecf20Sopenharmony_ci}; 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_even = { 3378c2ecf20Sopenharmony_ci .offset = 0x3000, 3388c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3398c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 3408c2ecf20Sopenharmony_ci .name = "gpll3_out_even", 3418c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll3" }, 3428c2ecf20Sopenharmony_ci .num_parents = 1, 3438c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 3448c2ecf20Sopenharmony_ci }, 3458c2ecf20Sopenharmony_ci}; 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_main = { 3488c2ecf20Sopenharmony_ci .offset = 0x3000, 3498c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3508c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 3518c2ecf20Sopenharmony_ci .name = "gpll3_out_main", 3528c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll3" }, 3538c2ecf20Sopenharmony_ci .num_parents = 1, 3548c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 3558c2ecf20Sopenharmony_ci }, 3568c2ecf20Sopenharmony_ci}; 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_odd = { 3598c2ecf20Sopenharmony_ci .offset = 0x3000, 3608c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3618c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 3628c2ecf20Sopenharmony_ci .name = "gpll3_out_odd", 3638c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll3" }, 3648c2ecf20Sopenharmony_ci .num_parents = 1, 3658c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 3668c2ecf20Sopenharmony_ci }, 3678c2ecf20Sopenharmony_ci}; 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_test = { 3708c2ecf20Sopenharmony_ci .offset = 0x3000, 3718c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3728c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 3738c2ecf20Sopenharmony_ci .name = "gpll3_out_test", 3748c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll3" }, 3758c2ecf20Sopenharmony_ci .num_parents = 1, 3768c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 3778c2ecf20Sopenharmony_ci }, 3788c2ecf20Sopenharmony_ci}; 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll4 = { 3818c2ecf20Sopenharmony_ci .offset = 0x77000, 3828c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3838c2ecf20Sopenharmony_ci .vco_table = fabia_vco, 3848c2ecf20Sopenharmony_ci .num_vco = ARRAY_SIZE(fabia_vco), 3858c2ecf20Sopenharmony_ci .clkr = { 3868c2ecf20Sopenharmony_ci .enable_reg = 0x52000, 3878c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 3888c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3898c2ecf20Sopenharmony_ci .name = "gpll4", 3908c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 3918c2ecf20Sopenharmony_ci .num_parents = 1, 3928c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 3938c2ecf20Sopenharmony_ci } 3948c2ecf20Sopenharmony_ci }, 3958c2ecf20Sopenharmony_ci}; 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_even = { 3988c2ecf20Sopenharmony_ci .offset = 0x77000, 3998c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 4008c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 4018c2ecf20Sopenharmony_ci .name = "gpll4_out_even", 4028c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll4" }, 4038c2ecf20Sopenharmony_ci .num_parents = 1, 4048c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 4058c2ecf20Sopenharmony_ci }, 4068c2ecf20Sopenharmony_ci}; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_main = { 4098c2ecf20Sopenharmony_ci .offset = 0x77000, 4108c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 4118c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 4128c2ecf20Sopenharmony_ci .name = "gpll4_out_main", 4138c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll4" }, 4148c2ecf20Sopenharmony_ci .num_parents = 1, 4158c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 4168c2ecf20Sopenharmony_ci }, 4178c2ecf20Sopenharmony_ci}; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_odd = { 4208c2ecf20Sopenharmony_ci .offset = 0x77000, 4218c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 4228c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 4238c2ecf20Sopenharmony_ci .name = "gpll4_out_odd", 4248c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll4" }, 4258c2ecf20Sopenharmony_ci .num_parents = 1, 4268c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 4278c2ecf20Sopenharmony_ci }, 4288c2ecf20Sopenharmony_ci}; 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_test = { 4318c2ecf20Sopenharmony_ci .offset = 0x77000, 4328c2ecf20Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 4338c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 4348c2ecf20Sopenharmony_ci .name = "gpll4_out_test", 4358c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gpll4" }, 4368c2ecf20Sopenharmony_ci .num_parents = 1, 4378c2ecf20Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 4388c2ecf20Sopenharmony_ci }, 4398c2ecf20Sopenharmony_ci}; 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = { 4428c2ecf20Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 4438c2ecf20Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 4448c2ecf20Sopenharmony_ci { } 4458c2ecf20Sopenharmony_ci}; 4468c2ecf20Sopenharmony_ci 4478c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = { 4488c2ecf20Sopenharmony_ci .cmd_rcgr = 0x19020, 4498c2ecf20Sopenharmony_ci .mnd_width = 0, 4508c2ecf20Sopenharmony_ci .hid_width = 5, 4518c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 4528c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 4538c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 4548c2ecf20Sopenharmony_ci .name = "blsp1_qup1_i2c_apps_clk_src", 4558c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 4568c2ecf20Sopenharmony_ci .num_parents = 3, 4578c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 4588c2ecf20Sopenharmony_ci }, 4598c2ecf20Sopenharmony_ci}; 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = { 4628c2ecf20Sopenharmony_ci F(960000, P_XO, 10, 1, 2), 4638c2ecf20Sopenharmony_ci F(4800000, P_XO, 4, 0, 0), 4648c2ecf20Sopenharmony_ci F(9600000, P_XO, 2, 0, 0), 4658c2ecf20Sopenharmony_ci F(15000000, P_GPLL0_OUT_MAIN, 10, 1, 4), 4668c2ecf20Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 4678c2ecf20Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2), 4688c2ecf20Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 4698c2ecf20Sopenharmony_ci { } 4708c2ecf20Sopenharmony_ci}; 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = { 4738c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1900c, 4748c2ecf20Sopenharmony_ci .mnd_width = 8, 4758c2ecf20Sopenharmony_ci .hid_width = 5, 4768c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 4778c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 4788c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 4798c2ecf20Sopenharmony_ci .name = "blsp1_qup1_spi_apps_clk_src", 4808c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 4818c2ecf20Sopenharmony_ci .num_parents = 4, 4828c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 4838c2ecf20Sopenharmony_ci }, 4848c2ecf20Sopenharmony_ci}; 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = { 4878c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1b020, 4888c2ecf20Sopenharmony_ci .mnd_width = 0, 4898c2ecf20Sopenharmony_ci .hid_width = 5, 4908c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 4918c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 4928c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 4938c2ecf20Sopenharmony_ci .name = "blsp1_qup2_i2c_apps_clk_src", 4948c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 4958c2ecf20Sopenharmony_ci .num_parents = 3, 4968c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 4978c2ecf20Sopenharmony_ci }, 4988c2ecf20Sopenharmony_ci}; 4998c2ecf20Sopenharmony_ci 5008c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = { 5018c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1b00c, 5028c2ecf20Sopenharmony_ci .mnd_width = 8, 5038c2ecf20Sopenharmony_ci .hid_width = 5, 5048c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 5058c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 5068c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5078c2ecf20Sopenharmony_ci .name = "blsp1_qup2_spi_apps_clk_src", 5088c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 5098c2ecf20Sopenharmony_ci .num_parents = 4, 5108c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 5118c2ecf20Sopenharmony_ci }, 5128c2ecf20Sopenharmony_ci}; 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = { 5158c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1d020, 5168c2ecf20Sopenharmony_ci .mnd_width = 0, 5178c2ecf20Sopenharmony_ci .hid_width = 5, 5188c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 5198c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 5208c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5218c2ecf20Sopenharmony_ci .name = "blsp1_qup3_i2c_apps_clk_src", 5228c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 5238c2ecf20Sopenharmony_ci .num_parents = 3, 5248c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 5258c2ecf20Sopenharmony_ci }, 5268c2ecf20Sopenharmony_ci}; 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = { 5298c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1d00c, 5308c2ecf20Sopenharmony_ci .mnd_width = 8, 5318c2ecf20Sopenharmony_ci .hid_width = 5, 5328c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 5338c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 5348c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5358c2ecf20Sopenharmony_ci .name = "blsp1_qup3_spi_apps_clk_src", 5368c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 5378c2ecf20Sopenharmony_ci .num_parents = 4, 5388c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 5398c2ecf20Sopenharmony_ci }, 5408c2ecf20Sopenharmony_ci}; 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = { 5438c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1f020, 5448c2ecf20Sopenharmony_ci .mnd_width = 0, 5458c2ecf20Sopenharmony_ci .hid_width = 5, 5468c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 5478c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 5488c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5498c2ecf20Sopenharmony_ci .name = "blsp1_qup4_i2c_apps_clk_src", 5508c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 5518c2ecf20Sopenharmony_ci .num_parents = 3, 5528c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 5538c2ecf20Sopenharmony_ci }, 5548c2ecf20Sopenharmony_ci}; 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = { 5578c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1f00c, 5588c2ecf20Sopenharmony_ci .mnd_width = 8, 5598c2ecf20Sopenharmony_ci .hid_width = 5, 5608c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 5618c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 5628c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5638c2ecf20Sopenharmony_ci .name = "blsp1_qup4_spi_apps_clk_src", 5648c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 5658c2ecf20Sopenharmony_ci .num_parents = 4, 5668c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 5678c2ecf20Sopenharmony_ci }, 5688c2ecf20Sopenharmony_ci}; 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = { 5718c2ecf20Sopenharmony_ci .cmd_rcgr = 0x21020, 5728c2ecf20Sopenharmony_ci .mnd_width = 0, 5738c2ecf20Sopenharmony_ci .hid_width = 5, 5748c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 5758c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 5768c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5778c2ecf20Sopenharmony_ci .name = "blsp1_qup5_i2c_apps_clk_src", 5788c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 5798c2ecf20Sopenharmony_ci .num_parents = 3, 5808c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 5818c2ecf20Sopenharmony_ci }, 5828c2ecf20Sopenharmony_ci}; 5838c2ecf20Sopenharmony_ci 5848c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = { 5858c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2100c, 5868c2ecf20Sopenharmony_ci .mnd_width = 8, 5878c2ecf20Sopenharmony_ci .hid_width = 5, 5888c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 5898c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 5908c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5918c2ecf20Sopenharmony_ci .name = "blsp1_qup5_spi_apps_clk_src", 5928c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 5938c2ecf20Sopenharmony_ci .num_parents = 4, 5948c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 5958c2ecf20Sopenharmony_ci }, 5968c2ecf20Sopenharmony_ci}; 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = { 5998c2ecf20Sopenharmony_ci .cmd_rcgr = 0x23020, 6008c2ecf20Sopenharmony_ci .mnd_width = 0, 6018c2ecf20Sopenharmony_ci .hid_width = 5, 6028c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 6038c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 6048c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6058c2ecf20Sopenharmony_ci .name = "blsp1_qup6_i2c_apps_clk_src", 6068c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 6078c2ecf20Sopenharmony_ci .num_parents = 3, 6088c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 6098c2ecf20Sopenharmony_ci }, 6108c2ecf20Sopenharmony_ci}; 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = { 6138c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2300c, 6148c2ecf20Sopenharmony_ci .mnd_width = 8, 6158c2ecf20Sopenharmony_ci .hid_width = 5, 6168c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 6178c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 6188c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6198c2ecf20Sopenharmony_ci .name = "blsp1_qup6_spi_apps_clk_src", 6208c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 6218c2ecf20Sopenharmony_ci .num_parents = 4, 6228c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 6238c2ecf20Sopenharmony_ci }, 6248c2ecf20Sopenharmony_ci}; 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = { 6278c2ecf20Sopenharmony_ci F(3686400, P_GPLL0_OUT_MAIN, 1, 96, 15625), 6288c2ecf20Sopenharmony_ci F(7372800, P_GPLL0_OUT_MAIN, 1, 192, 15625), 6298c2ecf20Sopenharmony_ci F(14745600, P_GPLL0_OUT_MAIN, 1, 384, 15625), 6308c2ecf20Sopenharmony_ci F(16000000, P_GPLL0_OUT_MAIN, 5, 2, 15), 6318c2ecf20Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 6328c2ecf20Sopenharmony_ci F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5), 6338c2ecf20Sopenharmony_ci F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75), 6348c2ecf20Sopenharmony_ci F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0), 6358c2ecf20Sopenharmony_ci F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375), 6368c2ecf20Sopenharmony_ci F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0), 6378c2ecf20Sopenharmony_ci F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375), 6388c2ecf20Sopenharmony_ci F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75), 6398c2ecf20Sopenharmony_ci F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625), 6408c2ecf20Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 6418c2ecf20Sopenharmony_ci F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0), 6428c2ecf20Sopenharmony_ci { } 6438c2ecf20Sopenharmony_ci}; 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = { 6468c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1a00c, 6478c2ecf20Sopenharmony_ci .mnd_width = 16, 6488c2ecf20Sopenharmony_ci .hid_width = 5, 6498c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 6508c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 6518c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6528c2ecf20Sopenharmony_ci .name = "blsp1_uart1_apps_clk_src", 6538c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 6548c2ecf20Sopenharmony_ci .num_parents = 4, 6558c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 6568c2ecf20Sopenharmony_ci }, 6578c2ecf20Sopenharmony_ci}; 6588c2ecf20Sopenharmony_ci 6598c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = { 6608c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1c00c, 6618c2ecf20Sopenharmony_ci .mnd_width = 16, 6628c2ecf20Sopenharmony_ci .hid_width = 5, 6638c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 6648c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 6658c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6668c2ecf20Sopenharmony_ci .name = "blsp1_uart2_apps_clk_src", 6678c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 6688c2ecf20Sopenharmony_ci .num_parents = 4, 6698c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 6708c2ecf20Sopenharmony_ci }, 6718c2ecf20Sopenharmony_ci}; 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = { 6748c2ecf20Sopenharmony_ci .cmd_rcgr = 0x1e00c, 6758c2ecf20Sopenharmony_ci .mnd_width = 16, 6768c2ecf20Sopenharmony_ci .hid_width = 5, 6778c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 6788c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 6798c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6808c2ecf20Sopenharmony_ci .name = "blsp1_uart3_apps_clk_src", 6818c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 6828c2ecf20Sopenharmony_ci .num_parents = 4, 6838c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 6848c2ecf20Sopenharmony_ci }, 6858c2ecf20Sopenharmony_ci}; 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = { 6888c2ecf20Sopenharmony_ci .cmd_rcgr = 0x26020, 6898c2ecf20Sopenharmony_ci .mnd_width = 0, 6908c2ecf20Sopenharmony_ci .hid_width = 5, 6918c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 6928c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 6938c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6948c2ecf20Sopenharmony_ci .name = "blsp2_qup1_i2c_apps_clk_src", 6958c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 6968c2ecf20Sopenharmony_ci .num_parents = 3, 6978c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 6988c2ecf20Sopenharmony_ci }, 6998c2ecf20Sopenharmony_ci}; 7008c2ecf20Sopenharmony_ci 7018c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = { 7028c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2600c, 7038c2ecf20Sopenharmony_ci .mnd_width = 8, 7048c2ecf20Sopenharmony_ci .hid_width = 5, 7058c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 7068c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 7078c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7088c2ecf20Sopenharmony_ci .name = "blsp2_qup1_spi_apps_clk_src", 7098c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 7108c2ecf20Sopenharmony_ci .num_parents = 4, 7118c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 7128c2ecf20Sopenharmony_ci }, 7138c2ecf20Sopenharmony_ci}; 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = { 7168c2ecf20Sopenharmony_ci .cmd_rcgr = 0x28020, 7178c2ecf20Sopenharmony_ci .mnd_width = 0, 7188c2ecf20Sopenharmony_ci .hid_width = 5, 7198c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 7208c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 7218c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7228c2ecf20Sopenharmony_ci .name = "blsp2_qup2_i2c_apps_clk_src", 7238c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 7248c2ecf20Sopenharmony_ci .num_parents = 3, 7258c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 7268c2ecf20Sopenharmony_ci }, 7278c2ecf20Sopenharmony_ci}; 7288c2ecf20Sopenharmony_ci 7298c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = { 7308c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2800c, 7318c2ecf20Sopenharmony_ci .mnd_width = 8, 7328c2ecf20Sopenharmony_ci .hid_width = 5, 7338c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 7348c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 7358c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7368c2ecf20Sopenharmony_ci .name = "blsp2_qup2_spi_apps_clk_src", 7378c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 7388c2ecf20Sopenharmony_ci .num_parents = 4, 7398c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 7408c2ecf20Sopenharmony_ci }, 7418c2ecf20Sopenharmony_ci}; 7428c2ecf20Sopenharmony_ci 7438c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = { 7448c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2a020, 7458c2ecf20Sopenharmony_ci .mnd_width = 0, 7468c2ecf20Sopenharmony_ci .hid_width = 5, 7478c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 7488c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 7498c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7508c2ecf20Sopenharmony_ci .name = "blsp2_qup3_i2c_apps_clk_src", 7518c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 7528c2ecf20Sopenharmony_ci .num_parents = 3, 7538c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 7548c2ecf20Sopenharmony_ci }, 7558c2ecf20Sopenharmony_ci}; 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = { 7588c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2a00c, 7598c2ecf20Sopenharmony_ci .mnd_width = 8, 7608c2ecf20Sopenharmony_ci .hid_width = 5, 7618c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 7628c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 7638c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7648c2ecf20Sopenharmony_ci .name = "blsp2_qup3_spi_apps_clk_src", 7658c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 7668c2ecf20Sopenharmony_ci .num_parents = 4, 7678c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 7688c2ecf20Sopenharmony_ci }, 7698c2ecf20Sopenharmony_ci}; 7708c2ecf20Sopenharmony_ci 7718c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = { 7728c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2c020, 7738c2ecf20Sopenharmony_ci .mnd_width = 0, 7748c2ecf20Sopenharmony_ci .hid_width = 5, 7758c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 7768c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 7778c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7788c2ecf20Sopenharmony_ci .name = "blsp2_qup4_i2c_apps_clk_src", 7798c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 7808c2ecf20Sopenharmony_ci .num_parents = 3, 7818c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 7828c2ecf20Sopenharmony_ci }, 7838c2ecf20Sopenharmony_ci}; 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = { 7868c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2c00c, 7878c2ecf20Sopenharmony_ci .mnd_width = 8, 7888c2ecf20Sopenharmony_ci .hid_width = 5, 7898c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 7908c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 7918c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7928c2ecf20Sopenharmony_ci .name = "blsp2_qup4_spi_apps_clk_src", 7938c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 7948c2ecf20Sopenharmony_ci .num_parents = 4, 7958c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 7968c2ecf20Sopenharmony_ci }, 7978c2ecf20Sopenharmony_ci}; 7988c2ecf20Sopenharmony_ci 7998c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = { 8008c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2e020, 8018c2ecf20Sopenharmony_ci .mnd_width = 0, 8028c2ecf20Sopenharmony_ci .hid_width = 5, 8038c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 8048c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 8058c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8068c2ecf20Sopenharmony_ci .name = "blsp2_qup5_i2c_apps_clk_src", 8078c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 8088c2ecf20Sopenharmony_ci .num_parents = 3, 8098c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 8108c2ecf20Sopenharmony_ci }, 8118c2ecf20Sopenharmony_ci}; 8128c2ecf20Sopenharmony_ci 8138c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = { 8148c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2e00c, 8158c2ecf20Sopenharmony_ci .mnd_width = 8, 8168c2ecf20Sopenharmony_ci .hid_width = 5, 8178c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 8188c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 8198c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8208c2ecf20Sopenharmony_ci .name = "blsp2_qup5_spi_apps_clk_src", 8218c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 8228c2ecf20Sopenharmony_ci .num_parents = 4, 8238c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 8248c2ecf20Sopenharmony_ci }, 8258c2ecf20Sopenharmony_ci}; 8268c2ecf20Sopenharmony_ci 8278c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = { 8288c2ecf20Sopenharmony_ci .cmd_rcgr = 0x30020, 8298c2ecf20Sopenharmony_ci .mnd_width = 0, 8308c2ecf20Sopenharmony_ci .hid_width = 5, 8318c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 8328c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 8338c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8348c2ecf20Sopenharmony_ci .name = "blsp2_qup6_i2c_apps_clk_src", 8358c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 8368c2ecf20Sopenharmony_ci .num_parents = 3, 8378c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 8388c2ecf20Sopenharmony_ci }, 8398c2ecf20Sopenharmony_ci}; 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = { 8428c2ecf20Sopenharmony_ci .cmd_rcgr = 0x3000c, 8438c2ecf20Sopenharmony_ci .mnd_width = 8, 8448c2ecf20Sopenharmony_ci .hid_width = 5, 8458c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 8468c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 8478c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8488c2ecf20Sopenharmony_ci .name = "blsp2_qup6_spi_apps_clk_src", 8498c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 8508c2ecf20Sopenharmony_ci .num_parents = 4, 8518c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 8528c2ecf20Sopenharmony_ci }, 8538c2ecf20Sopenharmony_ci}; 8548c2ecf20Sopenharmony_ci 8558c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = { 8568c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2700c, 8578c2ecf20Sopenharmony_ci .mnd_width = 16, 8588c2ecf20Sopenharmony_ci .hid_width = 5, 8598c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 8608c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 8618c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8628c2ecf20Sopenharmony_ci .name = "blsp2_uart1_apps_clk_src", 8638c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 8648c2ecf20Sopenharmony_ci .num_parents = 4, 8658c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 8668c2ecf20Sopenharmony_ci }, 8678c2ecf20Sopenharmony_ci}; 8688c2ecf20Sopenharmony_ci 8698c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = { 8708c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2900c, 8718c2ecf20Sopenharmony_ci .mnd_width = 16, 8728c2ecf20Sopenharmony_ci .hid_width = 5, 8738c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 8748c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 8758c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8768c2ecf20Sopenharmony_ci .name = "blsp2_uart2_apps_clk_src", 8778c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 8788c2ecf20Sopenharmony_ci .num_parents = 4, 8798c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 8808c2ecf20Sopenharmony_ci }, 8818c2ecf20Sopenharmony_ci}; 8828c2ecf20Sopenharmony_ci 8838c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart3_apps_clk_src = { 8848c2ecf20Sopenharmony_ci .cmd_rcgr = 0x2b00c, 8858c2ecf20Sopenharmony_ci .mnd_width = 16, 8868c2ecf20Sopenharmony_ci .hid_width = 5, 8878c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 8888c2ecf20Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 8898c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8908c2ecf20Sopenharmony_ci .name = "blsp2_uart3_apps_clk_src", 8918c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 8928c2ecf20Sopenharmony_ci .num_parents = 4, 8938c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 8948c2ecf20Sopenharmony_ci }, 8958c2ecf20Sopenharmony_ci}; 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gp1_clk_src[] = { 8988c2ecf20Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 8998c2ecf20Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 9008c2ecf20Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 9018c2ecf20Sopenharmony_ci { } 9028c2ecf20Sopenharmony_ci}; 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = { 9058c2ecf20Sopenharmony_ci .cmd_rcgr = 0x64004, 9068c2ecf20Sopenharmony_ci .mnd_width = 8, 9078c2ecf20Sopenharmony_ci .hid_width = 5, 9088c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_2, 9098c2ecf20Sopenharmony_ci .freq_tbl = ftbl_gp1_clk_src, 9108c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 9118c2ecf20Sopenharmony_ci .name = "gp1_clk_src", 9128c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_2, 9138c2ecf20Sopenharmony_ci .num_parents = 5, 9148c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 9158c2ecf20Sopenharmony_ci }, 9168c2ecf20Sopenharmony_ci}; 9178c2ecf20Sopenharmony_ci 9188c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = { 9198c2ecf20Sopenharmony_ci .cmd_rcgr = 0x65004, 9208c2ecf20Sopenharmony_ci .mnd_width = 8, 9218c2ecf20Sopenharmony_ci .hid_width = 5, 9228c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_2, 9238c2ecf20Sopenharmony_ci .freq_tbl = ftbl_gp1_clk_src, 9248c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 9258c2ecf20Sopenharmony_ci .name = "gp2_clk_src", 9268c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_2, 9278c2ecf20Sopenharmony_ci .num_parents = 5, 9288c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 9298c2ecf20Sopenharmony_ci }, 9308c2ecf20Sopenharmony_ci}; 9318c2ecf20Sopenharmony_ci 9328c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = { 9338c2ecf20Sopenharmony_ci .cmd_rcgr = 0x66004, 9348c2ecf20Sopenharmony_ci .mnd_width = 8, 9358c2ecf20Sopenharmony_ci .hid_width = 5, 9368c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_2, 9378c2ecf20Sopenharmony_ci .freq_tbl = ftbl_gp1_clk_src, 9388c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 9398c2ecf20Sopenharmony_ci .name = "gp3_clk_src", 9408c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_2, 9418c2ecf20Sopenharmony_ci .num_parents = 5, 9428c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 9438c2ecf20Sopenharmony_ci }, 9448c2ecf20Sopenharmony_ci}; 9458c2ecf20Sopenharmony_ci 9468c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_hmss_ahb_clk_src[] = { 9478c2ecf20Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 9488c2ecf20Sopenharmony_ci F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0), 9498c2ecf20Sopenharmony_ci F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 9508c2ecf20Sopenharmony_ci { } 9518c2ecf20Sopenharmony_ci}; 9528c2ecf20Sopenharmony_ci 9538c2ecf20Sopenharmony_cistatic struct clk_rcg2 hmss_ahb_clk_src = { 9548c2ecf20Sopenharmony_ci .cmd_rcgr = 0x48014, 9558c2ecf20Sopenharmony_ci .mnd_width = 0, 9568c2ecf20Sopenharmony_ci .hid_width = 5, 9578c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 9588c2ecf20Sopenharmony_ci .freq_tbl = ftbl_hmss_ahb_clk_src, 9598c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 9608c2ecf20Sopenharmony_ci .name = "hmss_ahb_clk_src", 9618c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 9628c2ecf20Sopenharmony_ci .num_parents = 3, 9638c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 9648c2ecf20Sopenharmony_ci }, 9658c2ecf20Sopenharmony_ci}; 9668c2ecf20Sopenharmony_ci 9678c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = { 9688c2ecf20Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 9698c2ecf20Sopenharmony_ci { } 9708c2ecf20Sopenharmony_ci}; 9718c2ecf20Sopenharmony_ci 9728c2ecf20Sopenharmony_cistatic struct clk_rcg2 hmss_rbcpr_clk_src = { 9738c2ecf20Sopenharmony_ci .cmd_rcgr = 0x48044, 9748c2ecf20Sopenharmony_ci .mnd_width = 0, 9758c2ecf20Sopenharmony_ci .hid_width = 5, 9768c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 9778c2ecf20Sopenharmony_ci .freq_tbl = ftbl_hmss_rbcpr_clk_src, 9788c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 9798c2ecf20Sopenharmony_ci .name = "hmss_rbcpr_clk_src", 9808c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 9818c2ecf20Sopenharmony_ci .num_parents = 3, 9828c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 9838c2ecf20Sopenharmony_ci }, 9848c2ecf20Sopenharmony_ci}; 9858c2ecf20Sopenharmony_ci 9868c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_pcie_aux_clk_src[] = { 9878c2ecf20Sopenharmony_ci F(1010526, P_XO, 1, 1, 19), 9888c2ecf20Sopenharmony_ci { } 9898c2ecf20Sopenharmony_ci}; 9908c2ecf20Sopenharmony_ci 9918c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie_aux_clk_src = { 9928c2ecf20Sopenharmony_ci .cmd_rcgr = 0x6c000, 9938c2ecf20Sopenharmony_ci .mnd_width = 16, 9948c2ecf20Sopenharmony_ci .hid_width = 5, 9958c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_3, 9968c2ecf20Sopenharmony_ci .freq_tbl = ftbl_pcie_aux_clk_src, 9978c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 9988c2ecf20Sopenharmony_ci .name = "pcie_aux_clk_src", 9998c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_3, 10008c2ecf20Sopenharmony_ci .num_parents = 3, 10018c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 10028c2ecf20Sopenharmony_ci }, 10038c2ecf20Sopenharmony_ci}; 10048c2ecf20Sopenharmony_ci 10058c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_pdm2_clk_src[] = { 10068c2ecf20Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 10078c2ecf20Sopenharmony_ci { } 10088c2ecf20Sopenharmony_ci}; 10098c2ecf20Sopenharmony_ci 10108c2ecf20Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = { 10118c2ecf20Sopenharmony_ci .cmd_rcgr = 0x33010, 10128c2ecf20Sopenharmony_ci .mnd_width = 0, 10138c2ecf20Sopenharmony_ci .hid_width = 5, 10148c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 10158c2ecf20Sopenharmony_ci .freq_tbl = ftbl_pdm2_clk_src, 10168c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 10178c2ecf20Sopenharmony_ci .name = "pdm2_clk_src", 10188c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 10198c2ecf20Sopenharmony_ci .num_parents = 3, 10208c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 10218c2ecf20Sopenharmony_ci }, 10228c2ecf20Sopenharmony_ci}; 10238c2ecf20Sopenharmony_ci 10248c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = { 10258c2ecf20Sopenharmony_ci F(144000, P_XO, 16, 3, 25), 10268c2ecf20Sopenharmony_ci F(400000, P_XO, 12, 1, 4), 10278c2ecf20Sopenharmony_ci F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2), 10288c2ecf20Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2), 10298c2ecf20Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 10308c2ecf20Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 10318c2ecf20Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 10328c2ecf20Sopenharmony_ci { } 10338c2ecf20Sopenharmony_ci}; 10348c2ecf20Sopenharmony_ci 10358c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = { 10368c2ecf20Sopenharmony_ci .cmd_rcgr = 0x14010, 10378c2ecf20Sopenharmony_ci .mnd_width = 8, 10388c2ecf20Sopenharmony_ci .hid_width = 5, 10398c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_4, 10408c2ecf20Sopenharmony_ci .freq_tbl = ftbl_sdcc2_apps_clk_src, 10418c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 10428c2ecf20Sopenharmony_ci .name = "sdcc2_apps_clk_src", 10438c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_4, 10448c2ecf20Sopenharmony_ci .num_parents = 4, 10458c2ecf20Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 10468c2ecf20Sopenharmony_ci }, 10478c2ecf20Sopenharmony_ci}; 10488c2ecf20Sopenharmony_ci 10498c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = { 10508c2ecf20Sopenharmony_ci F(144000, P_XO, 16, 3, 25), 10518c2ecf20Sopenharmony_ci F(400000, P_XO, 12, 1, 4), 10528c2ecf20Sopenharmony_ci F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2), 10538c2ecf20Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2), 10548c2ecf20Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 10558c2ecf20Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 10568c2ecf20Sopenharmony_ci { } 10578c2ecf20Sopenharmony_ci}; 10588c2ecf20Sopenharmony_ci 10598c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc4_apps_clk_src = { 10608c2ecf20Sopenharmony_ci .cmd_rcgr = 0x16010, 10618c2ecf20Sopenharmony_ci .mnd_width = 8, 10628c2ecf20Sopenharmony_ci .hid_width = 5, 10638c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_1, 10648c2ecf20Sopenharmony_ci .freq_tbl = ftbl_sdcc4_apps_clk_src, 10658c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 10668c2ecf20Sopenharmony_ci .name = "sdcc4_apps_clk_src", 10678c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_1, 10688c2ecf20Sopenharmony_ci .num_parents = 3, 10698c2ecf20Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 10708c2ecf20Sopenharmony_ci }, 10718c2ecf20Sopenharmony_ci}; 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_tsif_ref_clk_src[] = { 10748c2ecf20Sopenharmony_ci F(105495, P_XO, 1, 1, 182), 10758c2ecf20Sopenharmony_ci { } 10768c2ecf20Sopenharmony_ci}; 10778c2ecf20Sopenharmony_ci 10788c2ecf20Sopenharmony_cistatic struct clk_rcg2 tsif_ref_clk_src = { 10798c2ecf20Sopenharmony_ci .cmd_rcgr = 0x36010, 10808c2ecf20Sopenharmony_ci .mnd_width = 8, 10818c2ecf20Sopenharmony_ci .hid_width = 5, 10828c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_5, 10838c2ecf20Sopenharmony_ci .freq_tbl = ftbl_tsif_ref_clk_src, 10848c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 10858c2ecf20Sopenharmony_ci .name = "tsif_ref_clk_src", 10868c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_5, 10878c2ecf20Sopenharmony_ci .num_parents = 4, 10888c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 10898c2ecf20Sopenharmony_ci }, 10908c2ecf20Sopenharmony_ci}; 10918c2ecf20Sopenharmony_ci 10928c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_ufs_axi_clk_src[] = { 10938c2ecf20Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 10948c2ecf20Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 10958c2ecf20Sopenharmony_ci F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 10968c2ecf20Sopenharmony_ci { } 10978c2ecf20Sopenharmony_ci}; 10988c2ecf20Sopenharmony_ci 10998c2ecf20Sopenharmony_cistatic struct clk_rcg2 ufs_axi_clk_src = { 11008c2ecf20Sopenharmony_ci .cmd_rcgr = 0x75018, 11018c2ecf20Sopenharmony_ci .mnd_width = 8, 11028c2ecf20Sopenharmony_ci .hid_width = 5, 11038c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 11048c2ecf20Sopenharmony_ci .freq_tbl = ftbl_ufs_axi_clk_src, 11058c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 11068c2ecf20Sopenharmony_ci .name = "ufs_axi_clk_src", 11078c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 11088c2ecf20Sopenharmony_ci .num_parents = 4, 11098c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 11108c2ecf20Sopenharmony_ci }, 11118c2ecf20Sopenharmony_ci}; 11128c2ecf20Sopenharmony_ci 11138c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = { 11148c2ecf20Sopenharmony_ci F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0), 11158c2ecf20Sopenharmony_ci F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 11168c2ecf20Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 11178c2ecf20Sopenharmony_ci { } 11188c2ecf20Sopenharmony_ci}; 11198c2ecf20Sopenharmony_ci 11208c2ecf20Sopenharmony_cistatic struct clk_rcg2 ufs_unipro_core_clk_src = { 11218c2ecf20Sopenharmony_ci .cmd_rcgr = 0x76028, 11228c2ecf20Sopenharmony_ci .mnd_width = 8, 11238c2ecf20Sopenharmony_ci .hid_width = 5, 11248c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 11258c2ecf20Sopenharmony_ci .freq_tbl = ftbl_ufs_unipro_core_clk_src, 11268c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 11278c2ecf20Sopenharmony_ci .name = "ufs_unipro_core_clk_src", 11288c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 11298c2ecf20Sopenharmony_ci .num_parents = 4, 11308c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 11318c2ecf20Sopenharmony_ci }, 11328c2ecf20Sopenharmony_ci}; 11338c2ecf20Sopenharmony_ci 11348c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_usb30_master_clk_src[] = { 11358c2ecf20Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 11368c2ecf20Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 11378c2ecf20Sopenharmony_ci F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0), 11388c2ecf20Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 11398c2ecf20Sopenharmony_ci { } 11408c2ecf20Sopenharmony_ci}; 11418c2ecf20Sopenharmony_ci 11428c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = { 11438c2ecf20Sopenharmony_ci .cmd_rcgr = 0xf014, 11448c2ecf20Sopenharmony_ci .mnd_width = 8, 11458c2ecf20Sopenharmony_ci .hid_width = 5, 11468c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 11478c2ecf20Sopenharmony_ci .freq_tbl = ftbl_usb30_master_clk_src, 11488c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 11498c2ecf20Sopenharmony_ci .name = "usb30_master_clk_src", 11508c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 11518c2ecf20Sopenharmony_ci .num_parents = 4, 11528c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 11538c2ecf20Sopenharmony_ci }, 11548c2ecf20Sopenharmony_ci}; 11558c2ecf20Sopenharmony_ci 11568c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = { 11578c2ecf20Sopenharmony_ci .cmd_rcgr = 0xf028, 11588c2ecf20Sopenharmony_ci .mnd_width = 0, 11598c2ecf20Sopenharmony_ci .hid_width = 5, 11608c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_0, 11618c2ecf20Sopenharmony_ci .freq_tbl = ftbl_hmss_rbcpr_clk_src, 11628c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 11638c2ecf20Sopenharmony_ci .name = "usb30_mock_utmi_clk_src", 11648c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_0, 11658c2ecf20Sopenharmony_ci .num_parents = 4, 11668c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 11678c2ecf20Sopenharmony_ci }, 11688c2ecf20Sopenharmony_ci}; 11698c2ecf20Sopenharmony_ci 11708c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = { 11718c2ecf20Sopenharmony_ci F(1200000, P_XO, 16, 0, 0), 11728c2ecf20Sopenharmony_ci { } 11738c2ecf20Sopenharmony_ci}; 11748c2ecf20Sopenharmony_ci 11758c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb3_phy_aux_clk_src = { 11768c2ecf20Sopenharmony_ci .cmd_rcgr = 0x5000c, 11778c2ecf20Sopenharmony_ci .mnd_width = 0, 11788c2ecf20Sopenharmony_ci .hid_width = 5, 11798c2ecf20Sopenharmony_ci .parent_map = gcc_parent_map_3, 11808c2ecf20Sopenharmony_ci .freq_tbl = ftbl_usb3_phy_aux_clk_src, 11818c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 11828c2ecf20Sopenharmony_ci .name = "usb3_phy_aux_clk_src", 11838c2ecf20Sopenharmony_ci .parent_names = gcc_parent_names_3, 11848c2ecf20Sopenharmony_ci .num_parents = 3, 11858c2ecf20Sopenharmony_ci .ops = &clk_rcg2_ops, 11868c2ecf20Sopenharmony_ci }, 11878c2ecf20Sopenharmony_ci}; 11888c2ecf20Sopenharmony_ci 11898c2ecf20Sopenharmony_cistatic struct clk_branch gcc_aggre1_noc_xo_clk = { 11908c2ecf20Sopenharmony_ci .halt_reg = 0x8202c, 11918c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 11928c2ecf20Sopenharmony_ci .clkr = { 11938c2ecf20Sopenharmony_ci .enable_reg = 0x8202c, 11948c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 11958c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11968c2ecf20Sopenharmony_ci .name = "gcc_aggre1_noc_xo_clk", 11978c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 11988c2ecf20Sopenharmony_ci }, 11998c2ecf20Sopenharmony_ci }, 12008c2ecf20Sopenharmony_ci}; 12018c2ecf20Sopenharmony_ci 12028c2ecf20Sopenharmony_cistatic struct clk_branch gcc_aggre1_ufs_axi_clk = { 12038c2ecf20Sopenharmony_ci .halt_reg = 0x82028, 12048c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 12058c2ecf20Sopenharmony_ci .clkr = { 12068c2ecf20Sopenharmony_ci .enable_reg = 0x82028, 12078c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12088c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12098c2ecf20Sopenharmony_ci .name = "gcc_aggre1_ufs_axi_clk", 12108c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 12118c2ecf20Sopenharmony_ci "ufs_axi_clk_src", 12128c2ecf20Sopenharmony_ci }, 12138c2ecf20Sopenharmony_ci .num_parents = 1, 12148c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 12158c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 12168c2ecf20Sopenharmony_ci }, 12178c2ecf20Sopenharmony_ci }, 12188c2ecf20Sopenharmony_ci}; 12198c2ecf20Sopenharmony_ci 12208c2ecf20Sopenharmony_cistatic struct clk_branch gcc_aggre1_usb3_axi_clk = { 12218c2ecf20Sopenharmony_ci .halt_reg = 0x82024, 12228c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 12238c2ecf20Sopenharmony_ci .clkr = { 12248c2ecf20Sopenharmony_ci .enable_reg = 0x82024, 12258c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12268c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12278c2ecf20Sopenharmony_ci .name = "gcc_aggre1_usb3_axi_clk", 12288c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 12298c2ecf20Sopenharmony_ci "usb30_master_clk_src", 12308c2ecf20Sopenharmony_ci }, 12318c2ecf20Sopenharmony_ci .num_parents = 1, 12328c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 12338c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 12348c2ecf20Sopenharmony_ci }, 12358c2ecf20Sopenharmony_ci }, 12368c2ecf20Sopenharmony_ci}; 12378c2ecf20Sopenharmony_ci 12388c2ecf20Sopenharmony_cistatic struct clk_branch gcc_apss_qdss_tsctr_div2_clk = { 12398c2ecf20Sopenharmony_ci .halt_reg = 0x48090, 12408c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 12418c2ecf20Sopenharmony_ci .clkr = { 12428c2ecf20Sopenharmony_ci .enable_reg = 0x48090, 12438c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12448c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12458c2ecf20Sopenharmony_ci .name = "gcc_apss_qdss_tsctr_div2_clk", 12468c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 12478c2ecf20Sopenharmony_ci }, 12488c2ecf20Sopenharmony_ci }, 12498c2ecf20Sopenharmony_ci}; 12508c2ecf20Sopenharmony_ci 12518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_apss_qdss_tsctr_div8_clk = { 12528c2ecf20Sopenharmony_ci .halt_reg = 0x48094, 12538c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 12548c2ecf20Sopenharmony_ci .clkr = { 12558c2ecf20Sopenharmony_ci .enable_reg = 0x48094, 12568c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12578c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12588c2ecf20Sopenharmony_ci .name = "gcc_apss_qdss_tsctr_div8_clk", 12598c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 12608c2ecf20Sopenharmony_ci }, 12618c2ecf20Sopenharmony_ci }, 12628c2ecf20Sopenharmony_ci}; 12638c2ecf20Sopenharmony_ci 12648c2ecf20Sopenharmony_cistatic struct clk_branch gcc_bimc_hmss_axi_clk = { 12658c2ecf20Sopenharmony_ci .halt_reg = 0x48004, 12668c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 12678c2ecf20Sopenharmony_ci .clkr = { 12688c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 12698c2ecf20Sopenharmony_ci .enable_mask = BIT(22), 12708c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12718c2ecf20Sopenharmony_ci .name = "gcc_bimc_hmss_axi_clk", 12728c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 12738c2ecf20Sopenharmony_ci }, 12748c2ecf20Sopenharmony_ci }, 12758c2ecf20Sopenharmony_ci}; 12768c2ecf20Sopenharmony_ci 12778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_bimc_mss_q6_axi_clk = { 12788c2ecf20Sopenharmony_ci .halt_reg = 0x4401c, 12798c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 12808c2ecf20Sopenharmony_ci .clkr = { 12818c2ecf20Sopenharmony_ci .enable_reg = 0x4401c, 12828c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12838c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12848c2ecf20Sopenharmony_ci .name = "gcc_bimc_mss_q6_axi_clk", 12858c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 12868c2ecf20Sopenharmony_ci }, 12878c2ecf20Sopenharmony_ci }, 12888c2ecf20Sopenharmony_ci}; 12898c2ecf20Sopenharmony_ci 12908c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = { 12918c2ecf20Sopenharmony_ci .halt_reg = 0x8a000, 12928c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 12938c2ecf20Sopenharmony_ci .clkr = { 12948c2ecf20Sopenharmony_ci .enable_reg = 0x8a000, 12958c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 12968c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12978c2ecf20Sopenharmony_ci .name = "gcc_mss_cfg_ahb_clk", 12988c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 12998c2ecf20Sopenharmony_ci }, 13008c2ecf20Sopenharmony_ci }, 13018c2ecf20Sopenharmony_ci}; 13028c2ecf20Sopenharmony_ci 13038c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_snoc_axi_clk = { 13048c2ecf20Sopenharmony_ci .halt_reg = 0x8a03c, 13058c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 13068c2ecf20Sopenharmony_ci .clkr = { 13078c2ecf20Sopenharmony_ci .enable_reg = 0x8a03c, 13088c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 13098c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13108c2ecf20Sopenharmony_ci .name = "gcc_mss_snoc_axi_clk", 13118c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 13128c2ecf20Sopenharmony_ci }, 13138c2ecf20Sopenharmony_ci }, 13148c2ecf20Sopenharmony_ci}; 13158c2ecf20Sopenharmony_ci 13168c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_mnoc_bimc_axi_clk = { 13178c2ecf20Sopenharmony_ci .halt_reg = 0x8a004, 13188c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 13198c2ecf20Sopenharmony_ci .clkr = { 13208c2ecf20Sopenharmony_ci .enable_reg = 0x8a004, 13218c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 13228c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13238c2ecf20Sopenharmony_ci .name = "gcc_mss_mnoc_bimc_axi_clk", 13248c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 13258c2ecf20Sopenharmony_ci }, 13268c2ecf20Sopenharmony_ci }, 13278c2ecf20Sopenharmony_ci}; 13288c2ecf20Sopenharmony_ci 13298c2ecf20Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 13308c2ecf20Sopenharmony_ci .halt_reg = 0x38004, 13318c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 13328c2ecf20Sopenharmony_ci .hwcg_reg = 0x38004, 13338c2ecf20Sopenharmony_ci .hwcg_bit = 1, 13348c2ecf20Sopenharmony_ci .clkr = { 13358c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 13368c2ecf20Sopenharmony_ci .enable_mask = BIT(10), 13378c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13388c2ecf20Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 13398c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 13408c2ecf20Sopenharmony_ci }, 13418c2ecf20Sopenharmony_ci }, 13428c2ecf20Sopenharmony_ci}; 13438c2ecf20Sopenharmony_ci 13448c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_gpll0_div_clk_src = { 13458c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 13468c2ecf20Sopenharmony_ci .clkr = { 13478c2ecf20Sopenharmony_ci .enable_reg = 0x5200c, 13488c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 13498c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13508c2ecf20Sopenharmony_ci .name = "gcc_mss_gpll0_div_clk_src", 13518c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 13528c2ecf20Sopenharmony_ci }, 13538c2ecf20Sopenharmony_ci }, 13548c2ecf20Sopenharmony_ci}; 13558c2ecf20Sopenharmony_ci 13568c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = { 13578c2ecf20Sopenharmony_ci .halt_reg = 0x17004, 13588c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 13598c2ecf20Sopenharmony_ci .clkr = { 13608c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 13618c2ecf20Sopenharmony_ci .enable_mask = BIT(17), 13628c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13638c2ecf20Sopenharmony_ci .name = "gcc_blsp1_ahb_clk", 13648c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 13658c2ecf20Sopenharmony_ci }, 13668c2ecf20Sopenharmony_ci }, 13678c2ecf20Sopenharmony_ci}; 13688c2ecf20Sopenharmony_ci 13698c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = { 13708c2ecf20Sopenharmony_ci .halt_reg = 0x19008, 13718c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 13728c2ecf20Sopenharmony_ci .clkr = { 13738c2ecf20Sopenharmony_ci .enable_reg = 0x19008, 13748c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 13758c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13768c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup1_i2c_apps_clk", 13778c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 13788c2ecf20Sopenharmony_ci "blsp1_qup1_i2c_apps_clk_src", 13798c2ecf20Sopenharmony_ci }, 13808c2ecf20Sopenharmony_ci .num_parents = 1, 13818c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 13828c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 13838c2ecf20Sopenharmony_ci }, 13848c2ecf20Sopenharmony_ci }, 13858c2ecf20Sopenharmony_ci}; 13868c2ecf20Sopenharmony_ci 13878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = { 13888c2ecf20Sopenharmony_ci .halt_reg = 0x19004, 13898c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 13908c2ecf20Sopenharmony_ci .clkr = { 13918c2ecf20Sopenharmony_ci .enable_reg = 0x19004, 13928c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 13938c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13948c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup1_spi_apps_clk", 13958c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 13968c2ecf20Sopenharmony_ci "blsp1_qup1_spi_apps_clk_src", 13978c2ecf20Sopenharmony_ci }, 13988c2ecf20Sopenharmony_ci .num_parents = 1, 13998c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14008c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 14018c2ecf20Sopenharmony_ci }, 14028c2ecf20Sopenharmony_ci }, 14038c2ecf20Sopenharmony_ci}; 14048c2ecf20Sopenharmony_ci 14058c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = { 14068c2ecf20Sopenharmony_ci .halt_reg = 0x1b008, 14078c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 14088c2ecf20Sopenharmony_ci .clkr = { 14098c2ecf20Sopenharmony_ci .enable_reg = 0x1b008, 14108c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 14118c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14128c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup2_i2c_apps_clk", 14138c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 14148c2ecf20Sopenharmony_ci "blsp1_qup2_i2c_apps_clk_src", 14158c2ecf20Sopenharmony_ci }, 14168c2ecf20Sopenharmony_ci .num_parents = 1, 14178c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14188c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 14198c2ecf20Sopenharmony_ci }, 14208c2ecf20Sopenharmony_ci }, 14218c2ecf20Sopenharmony_ci}; 14228c2ecf20Sopenharmony_ci 14238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = { 14248c2ecf20Sopenharmony_ci .halt_reg = 0x1b004, 14258c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 14268c2ecf20Sopenharmony_ci .clkr = { 14278c2ecf20Sopenharmony_ci .enable_reg = 0x1b004, 14288c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 14298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14308c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup2_spi_apps_clk", 14318c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 14328c2ecf20Sopenharmony_ci "blsp1_qup2_spi_apps_clk_src", 14338c2ecf20Sopenharmony_ci }, 14348c2ecf20Sopenharmony_ci .num_parents = 1, 14358c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14368c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 14378c2ecf20Sopenharmony_ci }, 14388c2ecf20Sopenharmony_ci }, 14398c2ecf20Sopenharmony_ci}; 14408c2ecf20Sopenharmony_ci 14418c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = { 14428c2ecf20Sopenharmony_ci .halt_reg = 0x1d008, 14438c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 14448c2ecf20Sopenharmony_ci .clkr = { 14458c2ecf20Sopenharmony_ci .enable_reg = 0x1d008, 14468c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 14478c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14488c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup3_i2c_apps_clk", 14498c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 14508c2ecf20Sopenharmony_ci "blsp1_qup3_i2c_apps_clk_src", 14518c2ecf20Sopenharmony_ci }, 14528c2ecf20Sopenharmony_ci .num_parents = 1, 14538c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14548c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 14558c2ecf20Sopenharmony_ci }, 14568c2ecf20Sopenharmony_ci }, 14578c2ecf20Sopenharmony_ci}; 14588c2ecf20Sopenharmony_ci 14598c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = { 14608c2ecf20Sopenharmony_ci .halt_reg = 0x1d004, 14618c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 14628c2ecf20Sopenharmony_ci .clkr = { 14638c2ecf20Sopenharmony_ci .enable_reg = 0x1d004, 14648c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 14658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14668c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup3_spi_apps_clk", 14678c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 14688c2ecf20Sopenharmony_ci "blsp1_qup3_spi_apps_clk_src", 14698c2ecf20Sopenharmony_ci }, 14708c2ecf20Sopenharmony_ci .num_parents = 1, 14718c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14728c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 14738c2ecf20Sopenharmony_ci }, 14748c2ecf20Sopenharmony_ci }, 14758c2ecf20Sopenharmony_ci}; 14768c2ecf20Sopenharmony_ci 14778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = { 14788c2ecf20Sopenharmony_ci .halt_reg = 0x1f008, 14798c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 14808c2ecf20Sopenharmony_ci .clkr = { 14818c2ecf20Sopenharmony_ci .enable_reg = 0x1f008, 14828c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 14838c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14848c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup4_i2c_apps_clk", 14858c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 14868c2ecf20Sopenharmony_ci "blsp1_qup4_i2c_apps_clk_src", 14878c2ecf20Sopenharmony_ci }, 14888c2ecf20Sopenharmony_ci .num_parents = 1, 14898c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14908c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 14918c2ecf20Sopenharmony_ci }, 14928c2ecf20Sopenharmony_ci }, 14938c2ecf20Sopenharmony_ci}; 14948c2ecf20Sopenharmony_ci 14958c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = { 14968c2ecf20Sopenharmony_ci .halt_reg = 0x1f004, 14978c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 14988c2ecf20Sopenharmony_ci .clkr = { 14998c2ecf20Sopenharmony_ci .enable_reg = 0x1f004, 15008c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 15018c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15028c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup4_spi_apps_clk", 15038c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 15048c2ecf20Sopenharmony_ci "blsp1_qup4_spi_apps_clk_src", 15058c2ecf20Sopenharmony_ci }, 15068c2ecf20Sopenharmony_ci .num_parents = 1, 15078c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15088c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 15098c2ecf20Sopenharmony_ci }, 15108c2ecf20Sopenharmony_ci }, 15118c2ecf20Sopenharmony_ci}; 15128c2ecf20Sopenharmony_ci 15138c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = { 15148c2ecf20Sopenharmony_ci .halt_reg = 0x21008, 15158c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 15168c2ecf20Sopenharmony_ci .clkr = { 15178c2ecf20Sopenharmony_ci .enable_reg = 0x21008, 15188c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 15198c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15208c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup5_i2c_apps_clk", 15218c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 15228c2ecf20Sopenharmony_ci "blsp1_qup5_i2c_apps_clk_src", 15238c2ecf20Sopenharmony_ci }, 15248c2ecf20Sopenharmony_ci .num_parents = 1, 15258c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15268c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 15278c2ecf20Sopenharmony_ci }, 15288c2ecf20Sopenharmony_ci }, 15298c2ecf20Sopenharmony_ci}; 15308c2ecf20Sopenharmony_ci 15318c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = { 15328c2ecf20Sopenharmony_ci .halt_reg = 0x21004, 15338c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 15348c2ecf20Sopenharmony_ci .clkr = { 15358c2ecf20Sopenharmony_ci .enable_reg = 0x21004, 15368c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 15378c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15388c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup5_spi_apps_clk", 15398c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 15408c2ecf20Sopenharmony_ci "blsp1_qup5_spi_apps_clk_src", 15418c2ecf20Sopenharmony_ci }, 15428c2ecf20Sopenharmony_ci .num_parents = 1, 15438c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15448c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 15458c2ecf20Sopenharmony_ci }, 15468c2ecf20Sopenharmony_ci }, 15478c2ecf20Sopenharmony_ci}; 15488c2ecf20Sopenharmony_ci 15498c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = { 15508c2ecf20Sopenharmony_ci .halt_reg = 0x23008, 15518c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 15528c2ecf20Sopenharmony_ci .clkr = { 15538c2ecf20Sopenharmony_ci .enable_reg = 0x23008, 15548c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 15558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15568c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup6_i2c_apps_clk", 15578c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 15588c2ecf20Sopenharmony_ci "blsp1_qup6_i2c_apps_clk_src", 15598c2ecf20Sopenharmony_ci }, 15608c2ecf20Sopenharmony_ci .num_parents = 1, 15618c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15628c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 15638c2ecf20Sopenharmony_ci }, 15648c2ecf20Sopenharmony_ci }, 15658c2ecf20Sopenharmony_ci}; 15668c2ecf20Sopenharmony_ci 15678c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = { 15688c2ecf20Sopenharmony_ci .halt_reg = 0x23004, 15698c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 15708c2ecf20Sopenharmony_ci .clkr = { 15718c2ecf20Sopenharmony_ci .enable_reg = 0x23004, 15728c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 15738c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15748c2ecf20Sopenharmony_ci .name = "gcc_blsp1_qup6_spi_apps_clk", 15758c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 15768c2ecf20Sopenharmony_ci "blsp1_qup6_spi_apps_clk_src", 15778c2ecf20Sopenharmony_ci }, 15788c2ecf20Sopenharmony_ci .num_parents = 1, 15798c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15808c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 15818c2ecf20Sopenharmony_ci }, 15828c2ecf20Sopenharmony_ci }, 15838c2ecf20Sopenharmony_ci}; 15848c2ecf20Sopenharmony_ci 15858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_sleep_clk = { 15868c2ecf20Sopenharmony_ci .halt_reg = 0x17008, 15878c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 15888c2ecf20Sopenharmony_ci .clkr = { 15898c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 15908c2ecf20Sopenharmony_ci .enable_mask = BIT(16), 15918c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15928c2ecf20Sopenharmony_ci .name = "gcc_blsp1_sleep_clk", 15938c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 15948c2ecf20Sopenharmony_ci }, 15958c2ecf20Sopenharmony_ci }, 15968c2ecf20Sopenharmony_ci}; 15978c2ecf20Sopenharmony_ci 15988c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = { 15998c2ecf20Sopenharmony_ci .halt_reg = 0x1a004, 16008c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 16018c2ecf20Sopenharmony_ci .clkr = { 16028c2ecf20Sopenharmony_ci .enable_reg = 0x1a004, 16038c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 16048c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16058c2ecf20Sopenharmony_ci .name = "gcc_blsp1_uart1_apps_clk", 16068c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 16078c2ecf20Sopenharmony_ci "blsp1_uart1_apps_clk_src", 16088c2ecf20Sopenharmony_ci }, 16098c2ecf20Sopenharmony_ci .num_parents = 1, 16108c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16118c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 16128c2ecf20Sopenharmony_ci }, 16138c2ecf20Sopenharmony_ci }, 16148c2ecf20Sopenharmony_ci}; 16158c2ecf20Sopenharmony_ci 16168c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = { 16178c2ecf20Sopenharmony_ci .halt_reg = 0x1c004, 16188c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 16198c2ecf20Sopenharmony_ci .clkr = { 16208c2ecf20Sopenharmony_ci .enable_reg = 0x1c004, 16218c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 16228c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16238c2ecf20Sopenharmony_ci .name = "gcc_blsp1_uart2_apps_clk", 16248c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 16258c2ecf20Sopenharmony_ci "blsp1_uart2_apps_clk_src", 16268c2ecf20Sopenharmony_ci }, 16278c2ecf20Sopenharmony_ci .num_parents = 1, 16288c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16298c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 16308c2ecf20Sopenharmony_ci }, 16318c2ecf20Sopenharmony_ci }, 16328c2ecf20Sopenharmony_ci}; 16338c2ecf20Sopenharmony_ci 16348c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = { 16358c2ecf20Sopenharmony_ci .halt_reg = 0x1e004, 16368c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 16378c2ecf20Sopenharmony_ci .clkr = { 16388c2ecf20Sopenharmony_ci .enable_reg = 0x1e004, 16398c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 16408c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16418c2ecf20Sopenharmony_ci .name = "gcc_blsp1_uart3_apps_clk", 16428c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 16438c2ecf20Sopenharmony_ci "blsp1_uart3_apps_clk_src", 16448c2ecf20Sopenharmony_ci }, 16458c2ecf20Sopenharmony_ci .num_parents = 1, 16468c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16478c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 16488c2ecf20Sopenharmony_ci }, 16498c2ecf20Sopenharmony_ci }, 16508c2ecf20Sopenharmony_ci}; 16518c2ecf20Sopenharmony_ci 16528c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = { 16538c2ecf20Sopenharmony_ci .halt_reg = 0x25004, 16548c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 16558c2ecf20Sopenharmony_ci .clkr = { 16568c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 16578c2ecf20Sopenharmony_ci .enable_mask = BIT(15), 16588c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16598c2ecf20Sopenharmony_ci .name = "gcc_blsp2_ahb_clk", 16608c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 16618c2ecf20Sopenharmony_ci }, 16628c2ecf20Sopenharmony_ci }, 16638c2ecf20Sopenharmony_ci}; 16648c2ecf20Sopenharmony_ci 16658c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = { 16668c2ecf20Sopenharmony_ci .halt_reg = 0x26008, 16678c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 16688c2ecf20Sopenharmony_ci .clkr = { 16698c2ecf20Sopenharmony_ci .enable_reg = 0x26008, 16708c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 16718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16728c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup1_i2c_apps_clk", 16738c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 16748c2ecf20Sopenharmony_ci "blsp2_qup1_i2c_apps_clk_src", 16758c2ecf20Sopenharmony_ci }, 16768c2ecf20Sopenharmony_ci .num_parents = 1, 16778c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16788c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 16798c2ecf20Sopenharmony_ci }, 16808c2ecf20Sopenharmony_ci }, 16818c2ecf20Sopenharmony_ci}; 16828c2ecf20Sopenharmony_ci 16838c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = { 16848c2ecf20Sopenharmony_ci .halt_reg = 0x26004, 16858c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 16868c2ecf20Sopenharmony_ci .clkr = { 16878c2ecf20Sopenharmony_ci .enable_reg = 0x26004, 16888c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 16898c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16908c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup1_spi_apps_clk", 16918c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 16928c2ecf20Sopenharmony_ci "blsp2_qup1_spi_apps_clk_src", 16938c2ecf20Sopenharmony_ci }, 16948c2ecf20Sopenharmony_ci .num_parents = 1, 16958c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16968c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 16978c2ecf20Sopenharmony_ci }, 16988c2ecf20Sopenharmony_ci }, 16998c2ecf20Sopenharmony_ci}; 17008c2ecf20Sopenharmony_ci 17018c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = { 17028c2ecf20Sopenharmony_ci .halt_reg = 0x28008, 17038c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 17048c2ecf20Sopenharmony_ci .clkr = { 17058c2ecf20Sopenharmony_ci .enable_reg = 0x28008, 17068c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 17078c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17088c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup2_i2c_apps_clk", 17098c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 17108c2ecf20Sopenharmony_ci "blsp2_qup2_i2c_apps_clk_src", 17118c2ecf20Sopenharmony_ci }, 17128c2ecf20Sopenharmony_ci .num_parents = 1, 17138c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17148c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 17158c2ecf20Sopenharmony_ci }, 17168c2ecf20Sopenharmony_ci }, 17178c2ecf20Sopenharmony_ci}; 17188c2ecf20Sopenharmony_ci 17198c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = { 17208c2ecf20Sopenharmony_ci .halt_reg = 0x28004, 17218c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 17228c2ecf20Sopenharmony_ci .clkr = { 17238c2ecf20Sopenharmony_ci .enable_reg = 0x28004, 17248c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 17258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17268c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup2_spi_apps_clk", 17278c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 17288c2ecf20Sopenharmony_ci "blsp2_qup2_spi_apps_clk_src", 17298c2ecf20Sopenharmony_ci }, 17308c2ecf20Sopenharmony_ci .num_parents = 1, 17318c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17328c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 17338c2ecf20Sopenharmony_ci }, 17348c2ecf20Sopenharmony_ci }, 17358c2ecf20Sopenharmony_ci}; 17368c2ecf20Sopenharmony_ci 17378c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = { 17388c2ecf20Sopenharmony_ci .halt_reg = 0x2a008, 17398c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 17408c2ecf20Sopenharmony_ci .clkr = { 17418c2ecf20Sopenharmony_ci .enable_reg = 0x2a008, 17428c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 17438c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17448c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup3_i2c_apps_clk", 17458c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 17468c2ecf20Sopenharmony_ci "blsp2_qup3_i2c_apps_clk_src", 17478c2ecf20Sopenharmony_ci }, 17488c2ecf20Sopenharmony_ci .num_parents = 1, 17498c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17508c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 17518c2ecf20Sopenharmony_ci }, 17528c2ecf20Sopenharmony_ci }, 17538c2ecf20Sopenharmony_ci}; 17548c2ecf20Sopenharmony_ci 17558c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = { 17568c2ecf20Sopenharmony_ci .halt_reg = 0x2a004, 17578c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 17588c2ecf20Sopenharmony_ci .clkr = { 17598c2ecf20Sopenharmony_ci .enable_reg = 0x2a004, 17608c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 17618c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17628c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup3_spi_apps_clk", 17638c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 17648c2ecf20Sopenharmony_ci "blsp2_qup3_spi_apps_clk_src", 17658c2ecf20Sopenharmony_ci }, 17668c2ecf20Sopenharmony_ci .num_parents = 1, 17678c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17688c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 17698c2ecf20Sopenharmony_ci }, 17708c2ecf20Sopenharmony_ci }, 17718c2ecf20Sopenharmony_ci}; 17728c2ecf20Sopenharmony_ci 17738c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = { 17748c2ecf20Sopenharmony_ci .halt_reg = 0x2c008, 17758c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 17768c2ecf20Sopenharmony_ci .clkr = { 17778c2ecf20Sopenharmony_ci .enable_reg = 0x2c008, 17788c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 17798c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17808c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup4_i2c_apps_clk", 17818c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 17828c2ecf20Sopenharmony_ci "blsp2_qup4_i2c_apps_clk_src", 17838c2ecf20Sopenharmony_ci }, 17848c2ecf20Sopenharmony_ci .num_parents = 1, 17858c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17868c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 17878c2ecf20Sopenharmony_ci }, 17888c2ecf20Sopenharmony_ci }, 17898c2ecf20Sopenharmony_ci}; 17908c2ecf20Sopenharmony_ci 17918c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = { 17928c2ecf20Sopenharmony_ci .halt_reg = 0x2c004, 17938c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 17948c2ecf20Sopenharmony_ci .clkr = { 17958c2ecf20Sopenharmony_ci .enable_reg = 0x2c004, 17968c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 17978c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17988c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup4_spi_apps_clk", 17998c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 18008c2ecf20Sopenharmony_ci "blsp2_qup4_spi_apps_clk_src", 18018c2ecf20Sopenharmony_ci }, 18028c2ecf20Sopenharmony_ci .num_parents = 1, 18038c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18048c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 18058c2ecf20Sopenharmony_ci }, 18068c2ecf20Sopenharmony_ci }, 18078c2ecf20Sopenharmony_ci}; 18088c2ecf20Sopenharmony_ci 18098c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = { 18108c2ecf20Sopenharmony_ci .halt_reg = 0x2e008, 18118c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 18128c2ecf20Sopenharmony_ci .clkr = { 18138c2ecf20Sopenharmony_ci .enable_reg = 0x2e008, 18148c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 18158c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18168c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup5_i2c_apps_clk", 18178c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 18188c2ecf20Sopenharmony_ci "blsp2_qup5_i2c_apps_clk_src", 18198c2ecf20Sopenharmony_ci }, 18208c2ecf20Sopenharmony_ci .num_parents = 1, 18218c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18228c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 18238c2ecf20Sopenharmony_ci }, 18248c2ecf20Sopenharmony_ci }, 18258c2ecf20Sopenharmony_ci}; 18268c2ecf20Sopenharmony_ci 18278c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_spi_apps_clk = { 18288c2ecf20Sopenharmony_ci .halt_reg = 0x2e004, 18298c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 18308c2ecf20Sopenharmony_ci .clkr = { 18318c2ecf20Sopenharmony_ci .enable_reg = 0x2e004, 18328c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 18338c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18348c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup5_spi_apps_clk", 18358c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 18368c2ecf20Sopenharmony_ci "blsp2_qup5_spi_apps_clk_src", 18378c2ecf20Sopenharmony_ci }, 18388c2ecf20Sopenharmony_ci .num_parents = 1, 18398c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18408c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 18418c2ecf20Sopenharmony_ci }, 18428c2ecf20Sopenharmony_ci }, 18438c2ecf20Sopenharmony_ci}; 18448c2ecf20Sopenharmony_ci 18458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = { 18468c2ecf20Sopenharmony_ci .halt_reg = 0x30008, 18478c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 18488c2ecf20Sopenharmony_ci .clkr = { 18498c2ecf20Sopenharmony_ci .enable_reg = 0x30008, 18508c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 18518c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18528c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup6_i2c_apps_clk", 18538c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 18548c2ecf20Sopenharmony_ci "blsp2_qup6_i2c_apps_clk_src", 18558c2ecf20Sopenharmony_ci }, 18568c2ecf20Sopenharmony_ci .num_parents = 1, 18578c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18588c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 18598c2ecf20Sopenharmony_ci }, 18608c2ecf20Sopenharmony_ci }, 18618c2ecf20Sopenharmony_ci}; 18628c2ecf20Sopenharmony_ci 18638c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_spi_apps_clk = { 18648c2ecf20Sopenharmony_ci .halt_reg = 0x30004, 18658c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 18668c2ecf20Sopenharmony_ci .clkr = { 18678c2ecf20Sopenharmony_ci .enable_reg = 0x30004, 18688c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 18698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18708c2ecf20Sopenharmony_ci .name = "gcc_blsp2_qup6_spi_apps_clk", 18718c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 18728c2ecf20Sopenharmony_ci "blsp2_qup6_spi_apps_clk_src", 18738c2ecf20Sopenharmony_ci }, 18748c2ecf20Sopenharmony_ci .num_parents = 1, 18758c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18768c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 18778c2ecf20Sopenharmony_ci }, 18788c2ecf20Sopenharmony_ci }, 18798c2ecf20Sopenharmony_ci}; 18808c2ecf20Sopenharmony_ci 18818c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_sleep_clk = { 18828c2ecf20Sopenharmony_ci .halt_reg = 0x25008, 18838c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 18848c2ecf20Sopenharmony_ci .clkr = { 18858c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 18868c2ecf20Sopenharmony_ci .enable_mask = BIT(14), 18878c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18888c2ecf20Sopenharmony_ci .name = "gcc_blsp2_sleep_clk", 18898c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 18908c2ecf20Sopenharmony_ci }, 18918c2ecf20Sopenharmony_ci }, 18928c2ecf20Sopenharmony_ci}; 18938c2ecf20Sopenharmony_ci 18948c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = { 18958c2ecf20Sopenharmony_ci .halt_reg = 0x27004, 18968c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 18978c2ecf20Sopenharmony_ci .clkr = { 18988c2ecf20Sopenharmony_ci .enable_reg = 0x27004, 18998c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 19008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19018c2ecf20Sopenharmony_ci .name = "gcc_blsp2_uart1_apps_clk", 19028c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 19038c2ecf20Sopenharmony_ci "blsp2_uart1_apps_clk_src", 19048c2ecf20Sopenharmony_ci }, 19058c2ecf20Sopenharmony_ci .num_parents = 1, 19068c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19078c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 19088c2ecf20Sopenharmony_ci }, 19098c2ecf20Sopenharmony_ci }, 19108c2ecf20Sopenharmony_ci}; 19118c2ecf20Sopenharmony_ci 19128c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = { 19138c2ecf20Sopenharmony_ci .halt_reg = 0x29004, 19148c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 19158c2ecf20Sopenharmony_ci .clkr = { 19168c2ecf20Sopenharmony_ci .enable_reg = 0x29004, 19178c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 19188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19198c2ecf20Sopenharmony_ci .name = "gcc_blsp2_uart2_apps_clk", 19208c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 19218c2ecf20Sopenharmony_ci "blsp2_uart2_apps_clk_src", 19228c2ecf20Sopenharmony_ci }, 19238c2ecf20Sopenharmony_ci .num_parents = 1, 19248c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19258c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 19268c2ecf20Sopenharmony_ci }, 19278c2ecf20Sopenharmony_ci }, 19288c2ecf20Sopenharmony_ci}; 19298c2ecf20Sopenharmony_ci 19308c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart3_apps_clk = { 19318c2ecf20Sopenharmony_ci .halt_reg = 0x2b004, 19328c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 19338c2ecf20Sopenharmony_ci .clkr = { 19348c2ecf20Sopenharmony_ci .enable_reg = 0x2b004, 19358c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 19368c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19378c2ecf20Sopenharmony_ci .name = "gcc_blsp2_uart3_apps_clk", 19388c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 19398c2ecf20Sopenharmony_ci "blsp2_uart3_apps_clk_src", 19408c2ecf20Sopenharmony_ci }, 19418c2ecf20Sopenharmony_ci .num_parents = 1, 19428c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19438c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 19448c2ecf20Sopenharmony_ci }, 19458c2ecf20Sopenharmony_ci }, 19468c2ecf20Sopenharmony_ci}; 19478c2ecf20Sopenharmony_ci 19488c2ecf20Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_axi_clk = { 19498c2ecf20Sopenharmony_ci .halt_reg = 0x5018, 19508c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 19518c2ecf20Sopenharmony_ci .clkr = { 19528c2ecf20Sopenharmony_ci .enable_reg = 0x5018, 19538c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 19548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19558c2ecf20Sopenharmony_ci .name = "gcc_cfg_noc_usb3_axi_clk", 19568c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 19578c2ecf20Sopenharmony_ci "usb30_master_clk_src", 19588c2ecf20Sopenharmony_ci }, 19598c2ecf20Sopenharmony_ci .num_parents = 1, 19608c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19618c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 19628c2ecf20Sopenharmony_ci }, 19638c2ecf20Sopenharmony_ci }, 19648c2ecf20Sopenharmony_ci}; 19658c2ecf20Sopenharmony_ci 19668c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 19678c2ecf20Sopenharmony_ci .halt_reg = 0x64000, 19688c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 19698c2ecf20Sopenharmony_ci .clkr = { 19708c2ecf20Sopenharmony_ci .enable_reg = 0x64000, 19718c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 19728c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19738c2ecf20Sopenharmony_ci .name = "gcc_gp1_clk", 19748c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 19758c2ecf20Sopenharmony_ci "gp1_clk_src", 19768c2ecf20Sopenharmony_ci }, 19778c2ecf20Sopenharmony_ci .num_parents = 1, 19788c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19798c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 19808c2ecf20Sopenharmony_ci }, 19818c2ecf20Sopenharmony_ci }, 19828c2ecf20Sopenharmony_ci}; 19838c2ecf20Sopenharmony_ci 19848c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 19858c2ecf20Sopenharmony_ci .halt_reg = 0x65000, 19868c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 19878c2ecf20Sopenharmony_ci .clkr = { 19888c2ecf20Sopenharmony_ci .enable_reg = 0x65000, 19898c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 19908c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19918c2ecf20Sopenharmony_ci .name = "gcc_gp2_clk", 19928c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 19938c2ecf20Sopenharmony_ci "gp2_clk_src", 19948c2ecf20Sopenharmony_ci }, 19958c2ecf20Sopenharmony_ci .num_parents = 1, 19968c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19978c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 19988c2ecf20Sopenharmony_ci }, 19998c2ecf20Sopenharmony_ci }, 20008c2ecf20Sopenharmony_ci}; 20018c2ecf20Sopenharmony_ci 20028c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 20038c2ecf20Sopenharmony_ci .halt_reg = 0x66000, 20048c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 20058c2ecf20Sopenharmony_ci .clkr = { 20068c2ecf20Sopenharmony_ci .enable_reg = 0x66000, 20078c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 20088c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20098c2ecf20Sopenharmony_ci .name = "gcc_gp3_clk", 20108c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 20118c2ecf20Sopenharmony_ci "gp3_clk_src", 20128c2ecf20Sopenharmony_ci }, 20138c2ecf20Sopenharmony_ci .num_parents = 1, 20148c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20158c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 20168c2ecf20Sopenharmony_ci }, 20178c2ecf20Sopenharmony_ci }, 20188c2ecf20Sopenharmony_ci}; 20198c2ecf20Sopenharmony_ci 20208c2ecf20Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = { 20218c2ecf20Sopenharmony_ci .halt_reg = 0x46040, 20228c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 20238c2ecf20Sopenharmony_ci .clkr = { 20248c2ecf20Sopenharmony_ci .enable_reg = 0x46040, 20258c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 20268c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20278c2ecf20Sopenharmony_ci .name = "gcc_bimc_gfx_clk", 20288c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 20298c2ecf20Sopenharmony_ci }, 20308c2ecf20Sopenharmony_ci }, 20318c2ecf20Sopenharmony_ci}; 20328c2ecf20Sopenharmony_ci 20338c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gpu_bimc_gfx_clk = { 20348c2ecf20Sopenharmony_ci .halt_reg = 0x71010, 20358c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 20368c2ecf20Sopenharmony_ci .clkr = { 20378c2ecf20Sopenharmony_ci .enable_reg = 0x71010, 20388c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 20398c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20408c2ecf20Sopenharmony_ci .name = "gcc_gpu_bimc_gfx_clk", 20418c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 20428c2ecf20Sopenharmony_ci }, 20438c2ecf20Sopenharmony_ci }, 20448c2ecf20Sopenharmony_ci}; 20458c2ecf20Sopenharmony_ci 20468c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gpu_bimc_gfx_src_clk = { 20478c2ecf20Sopenharmony_ci .halt_reg = 0x7100c, 20488c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 20498c2ecf20Sopenharmony_ci .clkr = { 20508c2ecf20Sopenharmony_ci .enable_reg = 0x7100c, 20518c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 20528c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20538c2ecf20Sopenharmony_ci .name = "gcc_gpu_bimc_gfx_src_clk", 20548c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 20558c2ecf20Sopenharmony_ci }, 20568c2ecf20Sopenharmony_ci }, 20578c2ecf20Sopenharmony_ci}; 20588c2ecf20Sopenharmony_ci 20598c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = { 20608c2ecf20Sopenharmony_ci .halt_reg = 0x71004, 20618c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 20628c2ecf20Sopenharmony_ci .clkr = { 20638c2ecf20Sopenharmony_ci .enable_reg = 0x71004, 20648c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 20658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20668c2ecf20Sopenharmony_ci .name = "gcc_gpu_cfg_ahb_clk", 20678c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 20688c2ecf20Sopenharmony_ci }, 20698c2ecf20Sopenharmony_ci }, 20708c2ecf20Sopenharmony_ci}; 20718c2ecf20Sopenharmony_ci 20728c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = { 20738c2ecf20Sopenharmony_ci .halt_reg = 0x71018, 20748c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 20758c2ecf20Sopenharmony_ci .clkr = { 20768c2ecf20Sopenharmony_ci .enable_reg = 0x71018, 20778c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 20788c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20798c2ecf20Sopenharmony_ci .name = "gcc_gpu_snoc_dvm_gfx_clk", 20808c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 20818c2ecf20Sopenharmony_ci }, 20828c2ecf20Sopenharmony_ci }, 20838c2ecf20Sopenharmony_ci}; 20848c2ecf20Sopenharmony_ci 20858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_hmss_ahb_clk = { 20868c2ecf20Sopenharmony_ci .halt_reg = 0x48000, 20878c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 20888c2ecf20Sopenharmony_ci .clkr = { 20898c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 20908c2ecf20Sopenharmony_ci .enable_mask = BIT(21), 20918c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20928c2ecf20Sopenharmony_ci .name = "gcc_hmss_ahb_clk", 20938c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 20948c2ecf20Sopenharmony_ci "hmss_ahb_clk_src", 20958c2ecf20Sopenharmony_ci }, 20968c2ecf20Sopenharmony_ci .num_parents = 1, 20978c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20988c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 20998c2ecf20Sopenharmony_ci }, 21008c2ecf20Sopenharmony_ci }, 21018c2ecf20Sopenharmony_ci}; 21028c2ecf20Sopenharmony_ci 21038c2ecf20Sopenharmony_cistatic struct clk_branch gcc_hmss_at_clk = { 21048c2ecf20Sopenharmony_ci .halt_reg = 0x48010, 21058c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 21068c2ecf20Sopenharmony_ci .clkr = { 21078c2ecf20Sopenharmony_ci .enable_reg = 0x48010, 21088c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21098c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21108c2ecf20Sopenharmony_ci .name = "gcc_hmss_at_clk", 21118c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 21128c2ecf20Sopenharmony_ci }, 21138c2ecf20Sopenharmony_ci }, 21148c2ecf20Sopenharmony_ci}; 21158c2ecf20Sopenharmony_ci 21168c2ecf20Sopenharmony_cistatic struct clk_branch gcc_hmss_rbcpr_clk = { 21178c2ecf20Sopenharmony_ci .halt_reg = 0x48008, 21188c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 21198c2ecf20Sopenharmony_ci .clkr = { 21208c2ecf20Sopenharmony_ci .enable_reg = 0x48008, 21218c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21228c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21238c2ecf20Sopenharmony_ci .name = "gcc_hmss_rbcpr_clk", 21248c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 21258c2ecf20Sopenharmony_ci "hmss_rbcpr_clk_src", 21268c2ecf20Sopenharmony_ci }, 21278c2ecf20Sopenharmony_ci .num_parents = 1, 21288c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21298c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 21308c2ecf20Sopenharmony_ci }, 21318c2ecf20Sopenharmony_ci }, 21328c2ecf20Sopenharmony_ci}; 21338c2ecf20Sopenharmony_ci 21348c2ecf20Sopenharmony_cistatic struct clk_branch gcc_hmss_trig_clk = { 21358c2ecf20Sopenharmony_ci .halt_reg = 0x4800c, 21368c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 21378c2ecf20Sopenharmony_ci .clkr = { 21388c2ecf20Sopenharmony_ci .enable_reg = 0x4800c, 21398c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21408c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21418c2ecf20Sopenharmony_ci .name = "gcc_hmss_trig_clk", 21428c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 21438c2ecf20Sopenharmony_ci }, 21448c2ecf20Sopenharmony_ci }, 21458c2ecf20Sopenharmony_ci}; 21468c2ecf20Sopenharmony_ci 21478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mmss_noc_cfg_ahb_clk = { 21488c2ecf20Sopenharmony_ci .halt_reg = 0x9004, 21498c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 21508c2ecf20Sopenharmony_ci .clkr = { 21518c2ecf20Sopenharmony_ci .enable_reg = 0x9004, 21528c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21538c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21548c2ecf20Sopenharmony_ci .name = "gcc_mmss_noc_cfg_ahb_clk", 21558c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 21568c2ecf20Sopenharmony_ci /* 21578c2ecf20Sopenharmony_ci * Any access to mmss depends on this clock. 21588c2ecf20Sopenharmony_ci * Gating this clock has been shown to crash the system 21598c2ecf20Sopenharmony_ci * when mmssnoc_axi_rpm_clk is inited in rpmcc. 21608c2ecf20Sopenharmony_ci */ 21618c2ecf20Sopenharmony_ci .flags = CLK_IS_CRITICAL, 21628c2ecf20Sopenharmony_ci }, 21638c2ecf20Sopenharmony_ci }, 21648c2ecf20Sopenharmony_ci}; 21658c2ecf20Sopenharmony_ci 21668c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mmss_qm_ahb_clk = { 21678c2ecf20Sopenharmony_ci .halt_reg = 0x9030, 21688c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 21698c2ecf20Sopenharmony_ci .clkr = { 21708c2ecf20Sopenharmony_ci .enable_reg = 0x9030, 21718c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21728c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21738c2ecf20Sopenharmony_ci .name = "gcc_mmss_qm_ahb_clk", 21748c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 21758c2ecf20Sopenharmony_ci }, 21768c2ecf20Sopenharmony_ci }, 21778c2ecf20Sopenharmony_ci}; 21788c2ecf20Sopenharmony_ci 21798c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mmss_qm_core_clk = { 21808c2ecf20Sopenharmony_ci .halt_reg = 0x900c, 21818c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 21828c2ecf20Sopenharmony_ci .clkr = { 21838c2ecf20Sopenharmony_ci .enable_reg = 0x900c, 21848c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21858c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21868c2ecf20Sopenharmony_ci .name = "gcc_mmss_qm_core_clk", 21878c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 21888c2ecf20Sopenharmony_ci }, 21898c2ecf20Sopenharmony_ci }, 21908c2ecf20Sopenharmony_ci}; 21918c2ecf20Sopenharmony_ci 21928c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mmss_sys_noc_axi_clk = { 21938c2ecf20Sopenharmony_ci .halt_reg = 0x9000, 21948c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 21958c2ecf20Sopenharmony_ci .clkr = { 21968c2ecf20Sopenharmony_ci .enable_reg = 0x9000, 21978c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 21988c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21998c2ecf20Sopenharmony_ci .name = "gcc_mmss_sys_noc_axi_clk", 22008c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 22018c2ecf20Sopenharmony_ci }, 22028c2ecf20Sopenharmony_ci }, 22038c2ecf20Sopenharmony_ci}; 22048c2ecf20Sopenharmony_ci 22058c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_at_clk = { 22068c2ecf20Sopenharmony_ci .halt_reg = 0x8a00c, 22078c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 22088c2ecf20Sopenharmony_ci .clkr = { 22098c2ecf20Sopenharmony_ci .enable_reg = 0x8a00c, 22108c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22118c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22128c2ecf20Sopenharmony_ci .name = "gcc_mss_at_clk", 22138c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 22148c2ecf20Sopenharmony_ci }, 22158c2ecf20Sopenharmony_ci }, 22168c2ecf20Sopenharmony_ci}; 22178c2ecf20Sopenharmony_ci 22188c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = { 22198c2ecf20Sopenharmony_ci .halt_reg = 0x6b014, 22208c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 22218c2ecf20Sopenharmony_ci .clkr = { 22228c2ecf20Sopenharmony_ci .enable_reg = 0x6b014, 22238c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22248c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22258c2ecf20Sopenharmony_ci .name = "gcc_pcie_0_aux_clk", 22268c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 22278c2ecf20Sopenharmony_ci "pcie_aux_clk_src", 22288c2ecf20Sopenharmony_ci }, 22298c2ecf20Sopenharmony_ci .num_parents = 1, 22308c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22318c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 22328c2ecf20Sopenharmony_ci }, 22338c2ecf20Sopenharmony_ci }, 22348c2ecf20Sopenharmony_ci}; 22358c2ecf20Sopenharmony_ci 22368c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = { 22378c2ecf20Sopenharmony_ci .halt_reg = 0x6b010, 22388c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 22398c2ecf20Sopenharmony_ci .clkr = { 22408c2ecf20Sopenharmony_ci .enable_reg = 0x6b010, 22418c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22438c2ecf20Sopenharmony_ci .name = "gcc_pcie_0_cfg_ahb_clk", 22448c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 22458c2ecf20Sopenharmony_ci }, 22468c2ecf20Sopenharmony_ci }, 22478c2ecf20Sopenharmony_ci}; 22488c2ecf20Sopenharmony_ci 22498c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = { 22508c2ecf20Sopenharmony_ci .halt_reg = 0x6b00c, 22518c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 22528c2ecf20Sopenharmony_ci .clkr = { 22538c2ecf20Sopenharmony_ci .enable_reg = 0x6b00c, 22548c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22568c2ecf20Sopenharmony_ci .name = "gcc_pcie_0_mstr_axi_clk", 22578c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 22588c2ecf20Sopenharmony_ci }, 22598c2ecf20Sopenharmony_ci }, 22608c2ecf20Sopenharmony_ci}; 22618c2ecf20Sopenharmony_ci 22628c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = { 22638c2ecf20Sopenharmony_ci .halt_reg = 0x6b018, 22648c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 22658c2ecf20Sopenharmony_ci .clkr = { 22668c2ecf20Sopenharmony_ci .enable_reg = 0x6b018, 22678c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22688c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22698c2ecf20Sopenharmony_ci .name = "gcc_pcie_0_pipe_clk", 22708c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 22718c2ecf20Sopenharmony_ci }, 22728c2ecf20Sopenharmony_ci }, 22738c2ecf20Sopenharmony_ci}; 22748c2ecf20Sopenharmony_ci 22758c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = { 22768c2ecf20Sopenharmony_ci .halt_reg = 0x6b008, 22778c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 22788c2ecf20Sopenharmony_ci .clkr = { 22798c2ecf20Sopenharmony_ci .enable_reg = 0x6b008, 22808c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22828c2ecf20Sopenharmony_ci .name = "gcc_pcie_0_slv_axi_clk", 22838c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 22848c2ecf20Sopenharmony_ci }, 22858c2ecf20Sopenharmony_ci }, 22868c2ecf20Sopenharmony_ci}; 22878c2ecf20Sopenharmony_ci 22888c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_phy_aux_clk = { 22898c2ecf20Sopenharmony_ci .halt_reg = 0x6f004, 22908c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 22918c2ecf20Sopenharmony_ci .clkr = { 22928c2ecf20Sopenharmony_ci .enable_reg = 0x6f004, 22938c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22948c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22958c2ecf20Sopenharmony_ci .name = "gcc_pcie_phy_aux_clk", 22968c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 22978c2ecf20Sopenharmony_ci "pcie_aux_clk_src", 22988c2ecf20Sopenharmony_ci }, 22998c2ecf20Sopenharmony_ci .num_parents = 1, 23008c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23018c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 23028c2ecf20Sopenharmony_ci }, 23038c2ecf20Sopenharmony_ci }, 23048c2ecf20Sopenharmony_ci}; 23058c2ecf20Sopenharmony_ci 23068c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 23078c2ecf20Sopenharmony_ci .halt_reg = 0x3300c, 23088c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 23098c2ecf20Sopenharmony_ci .clkr = { 23108c2ecf20Sopenharmony_ci .enable_reg = 0x3300c, 23118c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 23128c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23138c2ecf20Sopenharmony_ci .name = "gcc_pdm2_clk", 23148c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 23158c2ecf20Sopenharmony_ci "pdm2_clk_src", 23168c2ecf20Sopenharmony_ci }, 23178c2ecf20Sopenharmony_ci .num_parents = 1, 23188c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23198c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 23208c2ecf20Sopenharmony_ci }, 23218c2ecf20Sopenharmony_ci }, 23228c2ecf20Sopenharmony_ci}; 23238c2ecf20Sopenharmony_ci 23248c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 23258c2ecf20Sopenharmony_ci .halt_reg = 0x33004, 23268c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 23278c2ecf20Sopenharmony_ci .clkr = { 23288c2ecf20Sopenharmony_ci .enable_reg = 0x33004, 23298c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 23308c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23318c2ecf20Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 23328c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 23338c2ecf20Sopenharmony_ci }, 23348c2ecf20Sopenharmony_ci }, 23358c2ecf20Sopenharmony_ci}; 23368c2ecf20Sopenharmony_ci 23378c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 23388c2ecf20Sopenharmony_ci .halt_reg = 0x33008, 23398c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 23408c2ecf20Sopenharmony_ci .clkr = { 23418c2ecf20Sopenharmony_ci .enable_reg = 0x33008, 23428c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 23438c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23448c2ecf20Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 23458c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 23468c2ecf20Sopenharmony_ci }, 23478c2ecf20Sopenharmony_ci }, 23488c2ecf20Sopenharmony_ci}; 23498c2ecf20Sopenharmony_ci 23508c2ecf20Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 23518c2ecf20Sopenharmony_ci .halt_reg = 0x34004, 23528c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 23538c2ecf20Sopenharmony_ci .clkr = { 23548c2ecf20Sopenharmony_ci .enable_reg = 0x52004, 23558c2ecf20Sopenharmony_ci .enable_mask = BIT(13), 23568c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23578c2ecf20Sopenharmony_ci .name = "gcc_prng_ahb_clk", 23588c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 23598c2ecf20Sopenharmony_ci }, 23608c2ecf20Sopenharmony_ci }, 23618c2ecf20Sopenharmony_ci}; 23628c2ecf20Sopenharmony_ci 23638c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 23648c2ecf20Sopenharmony_ci .halt_reg = 0x14008, 23658c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 23668c2ecf20Sopenharmony_ci .clkr = { 23678c2ecf20Sopenharmony_ci .enable_reg = 0x14008, 23688c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 23698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23708c2ecf20Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 23718c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 23728c2ecf20Sopenharmony_ci }, 23738c2ecf20Sopenharmony_ci }, 23748c2ecf20Sopenharmony_ci}; 23758c2ecf20Sopenharmony_ci 23768c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 23778c2ecf20Sopenharmony_ci .halt_reg = 0x14004, 23788c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 23798c2ecf20Sopenharmony_ci .clkr = { 23808c2ecf20Sopenharmony_ci .enable_reg = 0x14004, 23818c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 23828c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23838c2ecf20Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 23848c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 23858c2ecf20Sopenharmony_ci "sdcc2_apps_clk_src", 23868c2ecf20Sopenharmony_ci }, 23878c2ecf20Sopenharmony_ci .num_parents = 1, 23888c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23898c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 23908c2ecf20Sopenharmony_ci }, 23918c2ecf20Sopenharmony_ci }, 23928c2ecf20Sopenharmony_ci}; 23938c2ecf20Sopenharmony_ci 23948c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = { 23958c2ecf20Sopenharmony_ci .halt_reg = 0x16008, 23968c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 23978c2ecf20Sopenharmony_ci .clkr = { 23988c2ecf20Sopenharmony_ci .enable_reg = 0x16008, 23998c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 24008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24018c2ecf20Sopenharmony_ci .name = "gcc_sdcc4_ahb_clk", 24028c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 24038c2ecf20Sopenharmony_ci }, 24048c2ecf20Sopenharmony_ci }, 24058c2ecf20Sopenharmony_ci}; 24068c2ecf20Sopenharmony_ci 24078c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = { 24088c2ecf20Sopenharmony_ci .halt_reg = 0x16004, 24098c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 24108c2ecf20Sopenharmony_ci .clkr = { 24118c2ecf20Sopenharmony_ci .enable_reg = 0x16004, 24128c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 24138c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24148c2ecf20Sopenharmony_ci .name = "gcc_sdcc4_apps_clk", 24158c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 24168c2ecf20Sopenharmony_ci "sdcc4_apps_clk_src", 24178c2ecf20Sopenharmony_ci }, 24188c2ecf20Sopenharmony_ci .num_parents = 1, 24198c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24208c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 24218c2ecf20Sopenharmony_ci }, 24228c2ecf20Sopenharmony_ci }, 24238c2ecf20Sopenharmony_ci}; 24248c2ecf20Sopenharmony_ci 24258c2ecf20Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = { 24268c2ecf20Sopenharmony_ci .halt_reg = 0x36004, 24278c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 24288c2ecf20Sopenharmony_ci .clkr = { 24298c2ecf20Sopenharmony_ci .enable_reg = 0x36004, 24308c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 24318c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24328c2ecf20Sopenharmony_ci .name = "gcc_tsif_ahb_clk", 24338c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 24348c2ecf20Sopenharmony_ci }, 24358c2ecf20Sopenharmony_ci }, 24368c2ecf20Sopenharmony_ci}; 24378c2ecf20Sopenharmony_ci 24388c2ecf20Sopenharmony_cistatic struct clk_branch gcc_tsif_inactivity_timers_clk = { 24398c2ecf20Sopenharmony_ci .halt_reg = 0x3600c, 24408c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 24418c2ecf20Sopenharmony_ci .clkr = { 24428c2ecf20Sopenharmony_ci .enable_reg = 0x3600c, 24438c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 24448c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24458c2ecf20Sopenharmony_ci .name = "gcc_tsif_inactivity_timers_clk", 24468c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 24478c2ecf20Sopenharmony_ci }, 24488c2ecf20Sopenharmony_ci }, 24498c2ecf20Sopenharmony_ci}; 24508c2ecf20Sopenharmony_ci 24518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = { 24528c2ecf20Sopenharmony_ci .halt_reg = 0x36008, 24538c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 24548c2ecf20Sopenharmony_ci .clkr = { 24558c2ecf20Sopenharmony_ci .enable_reg = 0x36008, 24568c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 24578c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24588c2ecf20Sopenharmony_ci .name = "gcc_tsif_ref_clk", 24598c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 24608c2ecf20Sopenharmony_ci "tsif_ref_clk_src", 24618c2ecf20Sopenharmony_ci }, 24628c2ecf20Sopenharmony_ci .num_parents = 1, 24638c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24648c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 24658c2ecf20Sopenharmony_ci }, 24668c2ecf20Sopenharmony_ci }, 24678c2ecf20Sopenharmony_ci}; 24688c2ecf20Sopenharmony_ci 24698c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_ahb_clk = { 24708c2ecf20Sopenharmony_ci .halt_reg = 0x7500c, 24718c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 24728c2ecf20Sopenharmony_ci .clkr = { 24738c2ecf20Sopenharmony_ci .enable_reg = 0x7500c, 24748c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 24758c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24768c2ecf20Sopenharmony_ci .name = "gcc_ufs_ahb_clk", 24778c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 24788c2ecf20Sopenharmony_ci }, 24798c2ecf20Sopenharmony_ci }, 24808c2ecf20Sopenharmony_ci}; 24818c2ecf20Sopenharmony_ci 24828c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_axi_clk = { 24838c2ecf20Sopenharmony_ci .halt_reg = 0x75008, 24848c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 24858c2ecf20Sopenharmony_ci .clkr = { 24868c2ecf20Sopenharmony_ci .enable_reg = 0x75008, 24878c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 24888c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24898c2ecf20Sopenharmony_ci .name = "gcc_ufs_axi_clk", 24908c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 24918c2ecf20Sopenharmony_ci "ufs_axi_clk_src", 24928c2ecf20Sopenharmony_ci }, 24938c2ecf20Sopenharmony_ci .num_parents = 1, 24948c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24958c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 24968c2ecf20Sopenharmony_ci }, 24978c2ecf20Sopenharmony_ci }, 24988c2ecf20Sopenharmony_ci}; 24998c2ecf20Sopenharmony_ci 25008c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_ice_core_clk = { 25018c2ecf20Sopenharmony_ci .halt_reg = 0x7600c, 25028c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 25038c2ecf20Sopenharmony_ci .clkr = { 25048c2ecf20Sopenharmony_ci .enable_reg = 0x7600c, 25058c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 25068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25078c2ecf20Sopenharmony_ci .name = "gcc_ufs_ice_core_clk", 25088c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 25098c2ecf20Sopenharmony_ci }, 25108c2ecf20Sopenharmony_ci }, 25118c2ecf20Sopenharmony_ci}; 25128c2ecf20Sopenharmony_ci 25138c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_aux_clk = { 25148c2ecf20Sopenharmony_ci .halt_reg = 0x76040, 25158c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 25168c2ecf20Sopenharmony_ci .clkr = { 25178c2ecf20Sopenharmony_ci .enable_reg = 0x76040, 25188c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 25198c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25208c2ecf20Sopenharmony_ci .name = "gcc_ufs_phy_aux_clk", 25218c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 25228c2ecf20Sopenharmony_ci }, 25238c2ecf20Sopenharmony_ci }, 25248c2ecf20Sopenharmony_ci}; 25258c2ecf20Sopenharmony_ci 25268c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_0_clk = { 25278c2ecf20Sopenharmony_ci .halt_reg = 0x75014, 25288c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 25298c2ecf20Sopenharmony_ci .clkr = { 25308c2ecf20Sopenharmony_ci .enable_reg = 0x75014, 25318c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 25328c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25338c2ecf20Sopenharmony_ci .name = "gcc_ufs_rx_symbol_0_clk", 25348c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 25358c2ecf20Sopenharmony_ci }, 25368c2ecf20Sopenharmony_ci }, 25378c2ecf20Sopenharmony_ci}; 25388c2ecf20Sopenharmony_ci 25398c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_1_clk = { 25408c2ecf20Sopenharmony_ci .halt_reg = 0x7605c, 25418c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 25428c2ecf20Sopenharmony_ci .clkr = { 25438c2ecf20Sopenharmony_ci .enable_reg = 0x7605c, 25448c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 25458c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25468c2ecf20Sopenharmony_ci .name = "gcc_ufs_rx_symbol_1_clk", 25478c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 25488c2ecf20Sopenharmony_ci }, 25498c2ecf20Sopenharmony_ci }, 25508c2ecf20Sopenharmony_ci}; 25518c2ecf20Sopenharmony_ci 25528c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_0_clk = { 25538c2ecf20Sopenharmony_ci .halt_reg = 0x75010, 25548c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 25558c2ecf20Sopenharmony_ci .clkr = { 25568c2ecf20Sopenharmony_ci .enable_reg = 0x75010, 25578c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 25588c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25598c2ecf20Sopenharmony_ci .name = "gcc_ufs_tx_symbol_0_clk", 25608c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 25618c2ecf20Sopenharmony_ci }, 25628c2ecf20Sopenharmony_ci }, 25638c2ecf20Sopenharmony_ci}; 25648c2ecf20Sopenharmony_ci 25658c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_unipro_core_clk = { 25668c2ecf20Sopenharmony_ci .halt_reg = 0x76008, 25678c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 25688c2ecf20Sopenharmony_ci .clkr = { 25698c2ecf20Sopenharmony_ci .enable_reg = 0x76008, 25708c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 25718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25728c2ecf20Sopenharmony_ci .name = "gcc_ufs_unipro_core_clk", 25738c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 25748c2ecf20Sopenharmony_ci "ufs_unipro_core_clk_src", 25758c2ecf20Sopenharmony_ci }, 25768c2ecf20Sopenharmony_ci .num_parents = 1, 25778c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25788c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 25798c2ecf20Sopenharmony_ci }, 25808c2ecf20Sopenharmony_ci }, 25818c2ecf20Sopenharmony_ci}; 25828c2ecf20Sopenharmony_ci 25838c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = { 25848c2ecf20Sopenharmony_ci .halt_reg = 0xf008, 25858c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 25868c2ecf20Sopenharmony_ci .clkr = { 25878c2ecf20Sopenharmony_ci .enable_reg = 0xf008, 25888c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 25898c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25908c2ecf20Sopenharmony_ci .name = "gcc_usb30_master_clk", 25918c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 25928c2ecf20Sopenharmony_ci "usb30_master_clk_src", 25938c2ecf20Sopenharmony_ci }, 25948c2ecf20Sopenharmony_ci .num_parents = 1, 25958c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25968c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 25978c2ecf20Sopenharmony_ci }, 25988c2ecf20Sopenharmony_ci }, 25998c2ecf20Sopenharmony_ci}; 26008c2ecf20Sopenharmony_ci 26018c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = { 26028c2ecf20Sopenharmony_ci .halt_reg = 0xf010, 26038c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 26048c2ecf20Sopenharmony_ci .clkr = { 26058c2ecf20Sopenharmony_ci .enable_reg = 0xf010, 26068c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 26078c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26088c2ecf20Sopenharmony_ci .name = "gcc_usb30_mock_utmi_clk", 26098c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 26108c2ecf20Sopenharmony_ci "usb30_mock_utmi_clk_src", 26118c2ecf20Sopenharmony_ci }, 26128c2ecf20Sopenharmony_ci .num_parents = 1, 26138c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 26148c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 26158c2ecf20Sopenharmony_ci }, 26168c2ecf20Sopenharmony_ci }, 26178c2ecf20Sopenharmony_ci}; 26188c2ecf20Sopenharmony_ci 26198c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = { 26208c2ecf20Sopenharmony_ci .halt_reg = 0xf00c, 26218c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 26228c2ecf20Sopenharmony_ci .clkr = { 26238c2ecf20Sopenharmony_ci .enable_reg = 0xf00c, 26248c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 26258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26268c2ecf20Sopenharmony_ci .name = "gcc_usb30_sleep_clk", 26278c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 26288c2ecf20Sopenharmony_ci }, 26298c2ecf20Sopenharmony_ci }, 26308c2ecf20Sopenharmony_ci}; 26318c2ecf20Sopenharmony_ci 26328c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_aux_clk = { 26338c2ecf20Sopenharmony_ci .halt_reg = 0x50000, 26348c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 26358c2ecf20Sopenharmony_ci .clkr = { 26368c2ecf20Sopenharmony_ci .enable_reg = 0x50000, 26378c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 26388c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26398c2ecf20Sopenharmony_ci .name = "gcc_usb3_phy_aux_clk", 26408c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 26418c2ecf20Sopenharmony_ci "usb3_phy_aux_clk_src", 26428c2ecf20Sopenharmony_ci }, 26438c2ecf20Sopenharmony_ci .num_parents = 1, 26448c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 26458c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 26468c2ecf20Sopenharmony_ci }, 26478c2ecf20Sopenharmony_ci }, 26488c2ecf20Sopenharmony_ci}; 26498c2ecf20Sopenharmony_ci 26508c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_pipe_clk = { 26518c2ecf20Sopenharmony_ci .halt_reg = 0x50004, 26528c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 26538c2ecf20Sopenharmony_ci .clkr = { 26548c2ecf20Sopenharmony_ci .enable_reg = 0x50004, 26558c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 26568c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26578c2ecf20Sopenharmony_ci .name = "gcc_usb3_phy_pipe_clk", 26588c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 26598c2ecf20Sopenharmony_ci }, 26608c2ecf20Sopenharmony_ci }, 26618c2ecf20Sopenharmony_ci}; 26628c2ecf20Sopenharmony_ci 26638c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = { 26648c2ecf20Sopenharmony_ci .halt_reg = 0x6a004, 26658c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT, 26668c2ecf20Sopenharmony_ci .clkr = { 26678c2ecf20Sopenharmony_ci .enable_reg = 0x6a004, 26688c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 26698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26708c2ecf20Sopenharmony_ci .name = "gcc_usb_phy_cfg_ahb2phy_clk", 26718c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 26728c2ecf20Sopenharmony_ci }, 26738c2ecf20Sopenharmony_ci }, 26748c2ecf20Sopenharmony_ci}; 26758c2ecf20Sopenharmony_ci 26768c2ecf20Sopenharmony_cistatic struct clk_branch gcc_hdmi_clkref_clk = { 26778c2ecf20Sopenharmony_ci .halt_reg = 0x88000, 26788c2ecf20Sopenharmony_ci .clkr = { 26798c2ecf20Sopenharmony_ci .enable_reg = 0x88000, 26808c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 26818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26828c2ecf20Sopenharmony_ci .name = "gcc_hdmi_clkref_clk", 26838c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 26848c2ecf20Sopenharmony_ci .num_parents = 1, 26858c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 26868c2ecf20Sopenharmony_ci }, 26878c2ecf20Sopenharmony_ci }, 26888c2ecf20Sopenharmony_ci}; 26898c2ecf20Sopenharmony_ci 26908c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_clkref_clk = { 26918c2ecf20Sopenharmony_ci .halt_reg = 0x88004, 26928c2ecf20Sopenharmony_ci .clkr = { 26938c2ecf20Sopenharmony_ci .enable_reg = 0x88004, 26948c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 26958c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26968c2ecf20Sopenharmony_ci .name = "gcc_ufs_clkref_clk", 26978c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 26988c2ecf20Sopenharmony_ci .num_parents = 1, 26998c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 27008c2ecf20Sopenharmony_ci }, 27018c2ecf20Sopenharmony_ci }, 27028c2ecf20Sopenharmony_ci}; 27038c2ecf20Sopenharmony_ci 27048c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb3_clkref_clk = { 27058c2ecf20Sopenharmony_ci .halt_reg = 0x88008, 27068c2ecf20Sopenharmony_ci .clkr = { 27078c2ecf20Sopenharmony_ci .enable_reg = 0x88008, 27088c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 27098c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27108c2ecf20Sopenharmony_ci .name = "gcc_usb3_clkref_clk", 27118c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 27128c2ecf20Sopenharmony_ci .num_parents = 1, 27138c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 27148c2ecf20Sopenharmony_ci }, 27158c2ecf20Sopenharmony_ci }, 27168c2ecf20Sopenharmony_ci}; 27178c2ecf20Sopenharmony_ci 27188c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_clkref_clk = { 27198c2ecf20Sopenharmony_ci .halt_reg = 0x8800c, 27208c2ecf20Sopenharmony_ci .clkr = { 27218c2ecf20Sopenharmony_ci .enable_reg = 0x8800c, 27228c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 27238c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27248c2ecf20Sopenharmony_ci .name = "gcc_pcie_clkref_clk", 27258c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 27268c2ecf20Sopenharmony_ci .num_parents = 1, 27278c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 27288c2ecf20Sopenharmony_ci }, 27298c2ecf20Sopenharmony_ci }, 27308c2ecf20Sopenharmony_ci}; 27318c2ecf20Sopenharmony_ci 27328c2ecf20Sopenharmony_cistatic struct clk_branch gcc_rx1_usb2_clkref_clk = { 27338c2ecf20Sopenharmony_ci .halt_reg = 0x88014, 27348c2ecf20Sopenharmony_ci .clkr = { 27358c2ecf20Sopenharmony_ci .enable_reg = 0x88014, 27368c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 27378c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27388c2ecf20Sopenharmony_ci .name = "gcc_rx1_usb2_clkref_clk", 27398c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "xo" }, 27408c2ecf20Sopenharmony_ci .num_parents = 1, 27418c2ecf20Sopenharmony_ci .ops = &clk_branch2_ops, 27428c2ecf20Sopenharmony_ci }, 27438c2ecf20Sopenharmony_ci }, 27448c2ecf20Sopenharmony_ci}; 27458c2ecf20Sopenharmony_ci 27468c2ecf20Sopenharmony_cistatic struct gdsc pcie_0_gdsc = { 27478c2ecf20Sopenharmony_ci .gdscr = 0x6b004, 27488c2ecf20Sopenharmony_ci .gds_hw_ctrl = 0x0, 27498c2ecf20Sopenharmony_ci .pd = { 27508c2ecf20Sopenharmony_ci .name = "pcie_0_gdsc", 27518c2ecf20Sopenharmony_ci }, 27528c2ecf20Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 27538c2ecf20Sopenharmony_ci .flags = VOTABLE, 27548c2ecf20Sopenharmony_ci}; 27558c2ecf20Sopenharmony_ci 27568c2ecf20Sopenharmony_cistatic struct gdsc ufs_gdsc = { 27578c2ecf20Sopenharmony_ci .gdscr = 0x75004, 27588c2ecf20Sopenharmony_ci .gds_hw_ctrl = 0x0, 27598c2ecf20Sopenharmony_ci .pd = { 27608c2ecf20Sopenharmony_ci .name = "ufs_gdsc", 27618c2ecf20Sopenharmony_ci }, 27628c2ecf20Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 27638c2ecf20Sopenharmony_ci .flags = VOTABLE, 27648c2ecf20Sopenharmony_ci}; 27658c2ecf20Sopenharmony_ci 27668c2ecf20Sopenharmony_cistatic struct gdsc usb_30_gdsc = { 27678c2ecf20Sopenharmony_ci .gdscr = 0xf004, 27688c2ecf20Sopenharmony_ci .gds_hw_ctrl = 0x0, 27698c2ecf20Sopenharmony_ci .pd = { 27708c2ecf20Sopenharmony_ci .name = "usb_30_gdsc", 27718c2ecf20Sopenharmony_ci }, 27728c2ecf20Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 27738c2ecf20Sopenharmony_ci .flags = VOTABLE, 27748c2ecf20Sopenharmony_ci}; 27758c2ecf20Sopenharmony_ci 27768c2ecf20Sopenharmony_cistatic struct clk_regmap *gcc_msm8998_clocks[] = { 27778c2ecf20Sopenharmony_ci [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr, 27788c2ecf20Sopenharmony_ci [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr, 27798c2ecf20Sopenharmony_ci [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr, 27808c2ecf20Sopenharmony_ci [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr, 27818c2ecf20Sopenharmony_ci [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr, 27828c2ecf20Sopenharmony_ci [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr, 27838c2ecf20Sopenharmony_ci [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr, 27848c2ecf20Sopenharmony_ci [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr, 27858c2ecf20Sopenharmony_ci [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr, 27868c2ecf20Sopenharmony_ci [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr, 27878c2ecf20Sopenharmony_ci [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr, 27888c2ecf20Sopenharmony_ci [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr, 27898c2ecf20Sopenharmony_ci [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr, 27908c2ecf20Sopenharmony_ci [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr, 27918c2ecf20Sopenharmony_ci [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr, 27928c2ecf20Sopenharmony_ci [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr, 27938c2ecf20Sopenharmony_ci [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr, 27948c2ecf20Sopenharmony_ci [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr, 27958c2ecf20Sopenharmony_ci [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr, 27968c2ecf20Sopenharmony_ci [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr, 27978c2ecf20Sopenharmony_ci [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr, 27988c2ecf20Sopenharmony_ci [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr, 27998c2ecf20Sopenharmony_ci [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr, 28008c2ecf20Sopenharmony_ci [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr, 28018c2ecf20Sopenharmony_ci [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr, 28028c2ecf20Sopenharmony_ci [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr, 28038c2ecf20Sopenharmony_ci [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr, 28048c2ecf20Sopenharmony_ci [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr, 28058c2ecf20Sopenharmony_ci [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr, 28068c2ecf20Sopenharmony_ci [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr, 28078c2ecf20Sopenharmony_ci [GCC_AGGRE1_NOC_XO_CLK] = &gcc_aggre1_noc_xo_clk.clkr, 28088c2ecf20Sopenharmony_ci [GCC_AGGRE1_UFS_AXI_CLK] = &gcc_aggre1_ufs_axi_clk.clkr, 28098c2ecf20Sopenharmony_ci [GCC_AGGRE1_USB3_AXI_CLK] = &gcc_aggre1_usb3_axi_clk.clkr, 28108c2ecf20Sopenharmony_ci [GCC_APSS_QDSS_TSCTR_DIV2_CLK] = &gcc_apss_qdss_tsctr_div2_clk.clkr, 28118c2ecf20Sopenharmony_ci [GCC_APSS_QDSS_TSCTR_DIV8_CLK] = &gcc_apss_qdss_tsctr_div8_clk.clkr, 28128c2ecf20Sopenharmony_ci [GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr, 28138c2ecf20Sopenharmony_ci [GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr, 28148c2ecf20Sopenharmony_ci [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr, 28158c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr, 28168c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr, 28178c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr, 28188c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr, 28198c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr, 28208c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr, 28218c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr, 28228c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr, 28238c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr, 28248c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr, 28258c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr, 28268c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr, 28278c2ecf20Sopenharmony_ci [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr, 28288c2ecf20Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr, 28298c2ecf20Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr, 28308c2ecf20Sopenharmony_ci [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr, 28318c2ecf20Sopenharmony_ci [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr, 28328c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr, 28338c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr, 28348c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr, 28358c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr, 28368c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr, 28378c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr, 28388c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr, 28398c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr, 28408c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr, 28418c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr, 28428c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr, 28438c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr, 28448c2ecf20Sopenharmony_ci [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr, 28458c2ecf20Sopenharmony_ci [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr, 28468c2ecf20Sopenharmony_ci [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr, 28478c2ecf20Sopenharmony_ci [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr, 28488c2ecf20Sopenharmony_ci [GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr, 28498c2ecf20Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 28508c2ecf20Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 28518c2ecf20Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 28528c2ecf20Sopenharmony_ci [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr, 28538c2ecf20Sopenharmony_ci [GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr, 28548c2ecf20Sopenharmony_ci [GCC_GPU_BIMC_GFX_SRC_CLK] = &gcc_gpu_bimc_gfx_src_clk.clkr, 28558c2ecf20Sopenharmony_ci [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr, 28568c2ecf20Sopenharmony_ci [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr, 28578c2ecf20Sopenharmony_ci [GCC_HMSS_AHB_CLK] = &gcc_hmss_ahb_clk.clkr, 28588c2ecf20Sopenharmony_ci [GCC_HMSS_AT_CLK] = &gcc_hmss_at_clk.clkr, 28598c2ecf20Sopenharmony_ci [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr, 28608c2ecf20Sopenharmony_ci [GCC_HMSS_TRIG_CLK] = &gcc_hmss_trig_clk.clkr, 28618c2ecf20Sopenharmony_ci [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr, 28628c2ecf20Sopenharmony_ci [GCC_MMSS_QM_AHB_CLK] = &gcc_mmss_qm_ahb_clk.clkr, 28638c2ecf20Sopenharmony_ci [GCC_MMSS_QM_CORE_CLK] = &gcc_mmss_qm_core_clk.clkr, 28648c2ecf20Sopenharmony_ci [GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr, 28658c2ecf20Sopenharmony_ci [GCC_MSS_AT_CLK] = &gcc_mss_at_clk.clkr, 28668c2ecf20Sopenharmony_ci [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr, 28678c2ecf20Sopenharmony_ci [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr, 28688c2ecf20Sopenharmony_ci [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr, 28698c2ecf20Sopenharmony_ci [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr, 28708c2ecf20Sopenharmony_ci [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr, 28718c2ecf20Sopenharmony_ci [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr, 28728c2ecf20Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 28738c2ecf20Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 28748c2ecf20Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 28758c2ecf20Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 28768c2ecf20Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 28778c2ecf20Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 28788c2ecf20Sopenharmony_ci [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr, 28798c2ecf20Sopenharmony_ci [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr, 28808c2ecf20Sopenharmony_ci [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr, 28818c2ecf20Sopenharmony_ci [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr, 28828c2ecf20Sopenharmony_ci [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr, 28838c2ecf20Sopenharmony_ci [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr, 28848c2ecf20Sopenharmony_ci [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr, 28858c2ecf20Sopenharmony_ci [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr, 28868c2ecf20Sopenharmony_ci [GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr, 28878c2ecf20Sopenharmony_ci [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr, 28888c2ecf20Sopenharmony_ci [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr, 28898c2ecf20Sopenharmony_ci [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr, 28908c2ecf20Sopenharmony_ci [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr, 28918c2ecf20Sopenharmony_ci [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr, 28928c2ecf20Sopenharmony_ci [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr, 28938c2ecf20Sopenharmony_ci [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr, 28948c2ecf20Sopenharmony_ci [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr, 28958c2ecf20Sopenharmony_ci [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr, 28968c2ecf20Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr, 28978c2ecf20Sopenharmony_ci [GP1_CLK_SRC] = &gp1_clk_src.clkr, 28988c2ecf20Sopenharmony_ci [GP2_CLK_SRC] = &gp2_clk_src.clkr, 28998c2ecf20Sopenharmony_ci [GP3_CLK_SRC] = &gp3_clk_src.clkr, 29008c2ecf20Sopenharmony_ci [GPLL0] = &gpll0.clkr, 29018c2ecf20Sopenharmony_ci [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr, 29028c2ecf20Sopenharmony_ci [GPLL0_OUT_MAIN] = &gpll0_out_main.clkr, 29038c2ecf20Sopenharmony_ci [GPLL0_OUT_ODD] = &gpll0_out_odd.clkr, 29048c2ecf20Sopenharmony_ci [GPLL0_OUT_TEST] = &gpll0_out_test.clkr, 29058c2ecf20Sopenharmony_ci [GPLL1] = &gpll1.clkr, 29068c2ecf20Sopenharmony_ci [GPLL1_OUT_EVEN] = &gpll1_out_even.clkr, 29078c2ecf20Sopenharmony_ci [GPLL1_OUT_MAIN] = &gpll1_out_main.clkr, 29088c2ecf20Sopenharmony_ci [GPLL1_OUT_ODD] = &gpll1_out_odd.clkr, 29098c2ecf20Sopenharmony_ci [GPLL1_OUT_TEST] = &gpll1_out_test.clkr, 29108c2ecf20Sopenharmony_ci [GPLL2] = &gpll2.clkr, 29118c2ecf20Sopenharmony_ci [GPLL2_OUT_EVEN] = &gpll2_out_even.clkr, 29128c2ecf20Sopenharmony_ci [GPLL2_OUT_MAIN] = &gpll2_out_main.clkr, 29138c2ecf20Sopenharmony_ci [GPLL2_OUT_ODD] = &gpll2_out_odd.clkr, 29148c2ecf20Sopenharmony_ci [GPLL2_OUT_TEST] = &gpll2_out_test.clkr, 29158c2ecf20Sopenharmony_ci [GPLL3] = &gpll3.clkr, 29168c2ecf20Sopenharmony_ci [GPLL3_OUT_EVEN] = &gpll3_out_even.clkr, 29178c2ecf20Sopenharmony_ci [GPLL3_OUT_MAIN] = &gpll3_out_main.clkr, 29188c2ecf20Sopenharmony_ci [GPLL3_OUT_ODD] = &gpll3_out_odd.clkr, 29198c2ecf20Sopenharmony_ci [GPLL3_OUT_TEST] = &gpll3_out_test.clkr, 29208c2ecf20Sopenharmony_ci [GPLL4] = &gpll4.clkr, 29218c2ecf20Sopenharmony_ci [GPLL4_OUT_EVEN] = &gpll4_out_even.clkr, 29228c2ecf20Sopenharmony_ci [GPLL4_OUT_MAIN] = &gpll4_out_main.clkr, 29238c2ecf20Sopenharmony_ci [GPLL4_OUT_ODD] = &gpll4_out_odd.clkr, 29248c2ecf20Sopenharmony_ci [GPLL4_OUT_TEST] = &gpll4_out_test.clkr, 29258c2ecf20Sopenharmony_ci [HMSS_AHB_CLK_SRC] = &hmss_ahb_clk_src.clkr, 29268c2ecf20Sopenharmony_ci [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr, 29278c2ecf20Sopenharmony_ci [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr, 29288c2ecf20Sopenharmony_ci [PDM2_CLK_SRC] = &pdm2_clk_src.clkr, 29298c2ecf20Sopenharmony_ci [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr, 29308c2ecf20Sopenharmony_ci [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr, 29318c2ecf20Sopenharmony_ci [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr, 29328c2ecf20Sopenharmony_ci [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr, 29338c2ecf20Sopenharmony_ci [UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr, 29348c2ecf20Sopenharmony_ci [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr, 29358c2ecf20Sopenharmony_ci [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr, 29368c2ecf20Sopenharmony_ci [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr, 29378c2ecf20Sopenharmony_ci [GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr, 29388c2ecf20Sopenharmony_ci [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr, 29398c2ecf20Sopenharmony_ci [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr, 29408c2ecf20Sopenharmony_ci [GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr, 29418c2ecf20Sopenharmony_ci [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr, 29428c2ecf20Sopenharmony_ci [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr, 29438c2ecf20Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 29448c2ecf20Sopenharmony_ci [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr, 29458c2ecf20Sopenharmony_ci [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr, 29468c2ecf20Sopenharmony_ci [GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr, 29478c2ecf20Sopenharmony_ci}; 29488c2ecf20Sopenharmony_ci 29498c2ecf20Sopenharmony_cistatic struct gdsc *gcc_msm8998_gdscs[] = { 29508c2ecf20Sopenharmony_ci [PCIE_0_GDSC] = &pcie_0_gdsc, 29518c2ecf20Sopenharmony_ci [UFS_GDSC] = &ufs_gdsc, 29528c2ecf20Sopenharmony_ci [USB_30_GDSC] = &usb_30_gdsc, 29538c2ecf20Sopenharmony_ci}; 29548c2ecf20Sopenharmony_ci 29558c2ecf20Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8998_resets[] = { 29568c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP1_BCR] = { 0x19000 }, 29578c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP2_BCR] = { 0x1b000 }, 29588c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP3_BCR] = { 0x1d000 }, 29598c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP4_BCR] = { 0x1f000 }, 29608c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP5_BCR] = { 0x21000 }, 29618c2ecf20Sopenharmony_ci [GCC_BLSP1_QUP6_BCR] = { 0x23000 }, 29628c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP1_BCR] = { 0x26000 }, 29638c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP2_BCR] = { 0x28000 }, 29648c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP3_BCR] = { 0x2a000 }, 29658c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP4_BCR] = { 0x2c000 }, 29668c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP5_BCR] = { 0x2e000 }, 29678c2ecf20Sopenharmony_ci [GCC_BLSP2_QUP6_BCR] = { 0x30000 }, 29688c2ecf20Sopenharmony_ci [GCC_PCIE_0_BCR] = { 0x6b000 }, 29698c2ecf20Sopenharmony_ci [GCC_PDM_BCR] = { 0x33000 }, 29708c2ecf20Sopenharmony_ci [GCC_SDCC2_BCR] = { 0x14000 }, 29718c2ecf20Sopenharmony_ci [GCC_SDCC4_BCR] = { 0x16000 }, 29728c2ecf20Sopenharmony_ci [GCC_TSIF_BCR] = { 0x36000 }, 29738c2ecf20Sopenharmony_ci [GCC_UFS_BCR] = { 0x75000 }, 29748c2ecf20Sopenharmony_ci [GCC_USB_30_BCR] = { 0xf000 }, 29758c2ecf20Sopenharmony_ci [GCC_SYSTEM_NOC_BCR] = { 0x4000 }, 29768c2ecf20Sopenharmony_ci [GCC_CONFIG_NOC_BCR] = { 0x5000 }, 29778c2ecf20Sopenharmony_ci [GCC_AHB2PHY_EAST_BCR] = { 0x7000 }, 29788c2ecf20Sopenharmony_ci [GCC_IMEM_BCR] = { 0x8000 }, 29798c2ecf20Sopenharmony_ci [GCC_PIMEM_BCR] = { 0xa000 }, 29808c2ecf20Sopenharmony_ci [GCC_MMSS_BCR] = { 0xb000 }, 29818c2ecf20Sopenharmony_ci [GCC_QDSS_BCR] = { 0xc000 }, 29828c2ecf20Sopenharmony_ci [GCC_WCSS_BCR] = { 0x11000 }, 29838c2ecf20Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 }, 29848c2ecf20Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 }, 29858c2ecf20Sopenharmony_ci [GCC_BLSP1_BCR] = { 0x17000 }, 29868c2ecf20Sopenharmony_ci [GCC_BLSP1_UART1_BCR] = { 0x1a000 }, 29878c2ecf20Sopenharmony_ci [GCC_BLSP1_UART2_BCR] = { 0x1c000 }, 29888c2ecf20Sopenharmony_ci [GCC_BLSP1_UART3_BCR] = { 0x1e000 }, 29898c2ecf20Sopenharmony_ci [GCC_CM_PHY_REFGEN1_BCR] = { 0x22000 }, 29908c2ecf20Sopenharmony_ci [GCC_CM_PHY_REFGEN2_BCR] = { 0x24000 }, 29918c2ecf20Sopenharmony_ci [GCC_BLSP2_BCR] = { 0x25000 }, 29928c2ecf20Sopenharmony_ci [GCC_BLSP2_UART1_BCR] = { 0x27000 }, 29938c2ecf20Sopenharmony_ci [GCC_BLSP2_UART2_BCR] = { 0x29000 }, 29948c2ecf20Sopenharmony_ci [GCC_BLSP2_UART3_BCR] = { 0x2b000 }, 29958c2ecf20Sopenharmony_ci [GCC_SRAM_SENSOR_BCR] = { 0x2d000 }, 29968c2ecf20Sopenharmony_ci [GCC_PRNG_BCR] = { 0x34000 }, 29978c2ecf20Sopenharmony_ci [GCC_TSIF_0_RESET] = { 0x36024 }, 29988c2ecf20Sopenharmony_ci [GCC_TSIF_1_RESET] = { 0x36028 }, 29998c2ecf20Sopenharmony_ci [GCC_TCSR_BCR] = { 0x37000 }, 30008c2ecf20Sopenharmony_ci [GCC_BOOT_ROM_BCR] = { 0x38000 }, 30018c2ecf20Sopenharmony_ci [GCC_MSG_RAM_BCR] = { 0x39000 }, 30028c2ecf20Sopenharmony_ci [GCC_TLMM_BCR] = { 0x3a000 }, 30038c2ecf20Sopenharmony_ci [GCC_MPM_BCR] = { 0x3b000 }, 30048c2ecf20Sopenharmony_ci [GCC_SEC_CTRL_BCR] = { 0x3d000 }, 30058c2ecf20Sopenharmony_ci [GCC_SPMI_BCR] = { 0x3f000 }, 30068c2ecf20Sopenharmony_ci [GCC_SPDM_BCR] = { 0x40000 }, 30078c2ecf20Sopenharmony_ci [GCC_CE1_BCR] = { 0x41000 }, 30088c2ecf20Sopenharmony_ci [GCC_BIMC_BCR] = { 0x44000 }, 30098c2ecf20Sopenharmony_ci [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 }, 30108c2ecf20Sopenharmony_ci [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49008 }, 30118c2ecf20Sopenharmony_ci [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49010 }, 30128c2ecf20Sopenharmony_ci [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49018 }, 30138c2ecf20Sopenharmony_ci [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 }, 30148c2ecf20Sopenharmony_ci [GCC_CNOC_PERIPH_BUS_TIMEOUT1_BCR] = { 0x4a004 }, 30158c2ecf20Sopenharmony_ci [GCC_CNOC_PERIPH_BUS_TIMEOUT2_BCR] = { 0x4a00c }, 30168c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 }, 30178c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 }, 30188c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 }, 30198c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 }, 30208c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 }, 30218c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 }, 30228c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 }, 30238c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 }, 30248c2ecf20Sopenharmony_ci [GCC_APB2JTAG_BCR] = { 0x4c000 }, 30258c2ecf20Sopenharmony_ci [GCC_RBCPR_CX_BCR] = { 0x4e000 }, 30268c2ecf20Sopenharmony_ci [GCC_RBCPR_MX_BCR] = { 0x4f000 }, 30278c2ecf20Sopenharmony_ci [GCC_USB3_PHY_BCR] = { 0x50020 }, 30288c2ecf20Sopenharmony_ci [GCC_USB3PHY_PHY_BCR] = { 0x50024 }, 30298c2ecf20Sopenharmony_ci [GCC_USB3_DP_PHY_BCR] = { 0x50028 }, 30308c2ecf20Sopenharmony_ci [GCC_SSC_BCR] = { 0x63000 }, 30318c2ecf20Sopenharmony_ci [GCC_SSC_RESET] = { 0x63020 }, 30328c2ecf20Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 }, 30338c2ecf20Sopenharmony_ci [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 }, 30348c2ecf20Sopenharmony_ci [GCC_PCIE_0_PHY_BCR] = { 0x6c01c }, 30358c2ecf20Sopenharmony_ci [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 }, 30368c2ecf20Sopenharmony_ci [GCC_PCIE_PHY_BCR] = { 0x6f000 }, 30378c2ecf20Sopenharmony_ci [GCC_PCIE_PHY_NOCSR_COM_PHY_BCR] = { 0x6f00c }, 30388c2ecf20Sopenharmony_ci [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f010 }, 30398c2ecf20Sopenharmony_ci [GCC_PCIE_PHY_COM_BCR] = { 0x6f014 }, 30408c2ecf20Sopenharmony_ci [GCC_GPU_BCR] = { 0x71000 }, 30418c2ecf20Sopenharmony_ci [GCC_SPSS_BCR] = { 0x72000 }, 30428c2ecf20Sopenharmony_ci [GCC_OBT_ODT_BCR] = { 0x73000 }, 30438c2ecf20Sopenharmony_ci [GCC_MSS_RESTART] = { 0x79000 }, 30448c2ecf20Sopenharmony_ci [GCC_VS_BCR] = { 0x7a000 }, 30458c2ecf20Sopenharmony_ci [GCC_MSS_VS_RESET] = { 0x7a100 }, 30468c2ecf20Sopenharmony_ci [GCC_GPU_VS_RESET] = { 0x7a104 }, 30478c2ecf20Sopenharmony_ci [GCC_APC0_VS_RESET] = { 0x7a108 }, 30488c2ecf20Sopenharmony_ci [GCC_APC1_VS_RESET] = { 0x7a10c }, 30498c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 }, 30508c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 }, 30518c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT10_BCR] = { 0x80010 }, 30528c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT11_BCR] = { 0x80018 }, 30538c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT12_BCR] = { 0x80020 }, 30548c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT13_BCR] = { 0x80028 }, 30558c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT14_BCR] = { 0x80030 }, 30568c2ecf20Sopenharmony_ci [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80038 }, 30578c2ecf20Sopenharmony_ci [GCC_AGGRE1_NOC_BCR] = { 0x82000 }, 30588c2ecf20Sopenharmony_ci [GCC_AGGRE2_NOC_BCR] = { 0x83000 }, 30598c2ecf20Sopenharmony_ci [GCC_DCC_BCR] = { 0x84000 }, 30608c2ecf20Sopenharmony_ci [GCC_QREFS_VBG_CAL_BCR] = { 0x88028 }, 30618c2ecf20Sopenharmony_ci [GCC_IPA_BCR] = { 0x89000 }, 30628c2ecf20Sopenharmony_ci [GCC_GLM_BCR] = { 0x8b000 }, 30638c2ecf20Sopenharmony_ci [GCC_SKL_BCR] = { 0x8c000 }, 30648c2ecf20Sopenharmony_ci [GCC_MSMPU_BCR] = { 0x8d000 }, 30658c2ecf20Sopenharmony_ci}; 30668c2ecf20Sopenharmony_ci 30678c2ecf20Sopenharmony_cistatic const struct regmap_config gcc_msm8998_regmap_config = { 30688c2ecf20Sopenharmony_ci .reg_bits = 32, 30698c2ecf20Sopenharmony_ci .reg_stride = 4, 30708c2ecf20Sopenharmony_ci .val_bits = 32, 30718c2ecf20Sopenharmony_ci .max_register = 0x8f000, 30728c2ecf20Sopenharmony_ci .fast_io = true, 30738c2ecf20Sopenharmony_ci}; 30748c2ecf20Sopenharmony_ci 30758c2ecf20Sopenharmony_cistatic struct clk_hw *gcc_msm8998_hws[] = { 30768c2ecf20Sopenharmony_ci &xo.hw, 30778c2ecf20Sopenharmony_ci}; 30788c2ecf20Sopenharmony_ci 30798c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8998_desc = { 30808c2ecf20Sopenharmony_ci .config = &gcc_msm8998_regmap_config, 30818c2ecf20Sopenharmony_ci .clks = gcc_msm8998_clocks, 30828c2ecf20Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_msm8998_clocks), 30838c2ecf20Sopenharmony_ci .resets = gcc_msm8998_resets, 30848c2ecf20Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_msm8998_resets), 30858c2ecf20Sopenharmony_ci .gdscs = gcc_msm8998_gdscs, 30868c2ecf20Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_msm8998_gdscs), 30878c2ecf20Sopenharmony_ci .clk_hws = gcc_msm8998_hws, 30888c2ecf20Sopenharmony_ci .num_clk_hws = ARRAY_SIZE(gcc_msm8998_hws), 30898c2ecf20Sopenharmony_ci}; 30908c2ecf20Sopenharmony_ci 30918c2ecf20Sopenharmony_cistatic int gcc_msm8998_probe(struct platform_device *pdev) 30928c2ecf20Sopenharmony_ci{ 30938c2ecf20Sopenharmony_ci struct regmap *regmap; 30948c2ecf20Sopenharmony_ci int ret; 30958c2ecf20Sopenharmony_ci 30968c2ecf20Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_msm8998_desc); 30978c2ecf20Sopenharmony_ci if (IS_ERR(regmap)) 30988c2ecf20Sopenharmony_ci return PTR_ERR(regmap); 30998c2ecf20Sopenharmony_ci 31008c2ecf20Sopenharmony_ci /* 31018c2ecf20Sopenharmony_ci * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be 31028c2ecf20Sopenharmony_ci * turned off by hardware during certain apps low power modes. 31038c2ecf20Sopenharmony_ci */ 31048c2ecf20Sopenharmony_ci ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21)); 31058c2ecf20Sopenharmony_ci if (ret) 31068c2ecf20Sopenharmony_ci return ret; 31078c2ecf20Sopenharmony_ci 31088c2ecf20Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_msm8998_desc, regmap); 31098c2ecf20Sopenharmony_ci} 31108c2ecf20Sopenharmony_ci 31118c2ecf20Sopenharmony_cistatic const struct of_device_id gcc_msm8998_match_table[] = { 31128c2ecf20Sopenharmony_ci { .compatible = "qcom,gcc-msm8998" }, 31138c2ecf20Sopenharmony_ci { } 31148c2ecf20Sopenharmony_ci}; 31158c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8998_match_table); 31168c2ecf20Sopenharmony_ci 31178c2ecf20Sopenharmony_cistatic struct platform_driver gcc_msm8998_driver = { 31188c2ecf20Sopenharmony_ci .probe = gcc_msm8998_probe, 31198c2ecf20Sopenharmony_ci .driver = { 31208c2ecf20Sopenharmony_ci .name = "gcc-msm8998", 31218c2ecf20Sopenharmony_ci .of_match_table = gcc_msm8998_match_table, 31228c2ecf20Sopenharmony_ci }, 31238c2ecf20Sopenharmony_ci}; 31248c2ecf20Sopenharmony_ci 31258c2ecf20Sopenharmony_cistatic int __init gcc_msm8998_init(void) 31268c2ecf20Sopenharmony_ci{ 31278c2ecf20Sopenharmony_ci return platform_driver_register(&gcc_msm8998_driver); 31288c2ecf20Sopenharmony_ci} 31298c2ecf20Sopenharmony_cicore_initcall(gcc_msm8998_init); 31308c2ecf20Sopenharmony_ci 31318c2ecf20Sopenharmony_cistatic void __exit gcc_msm8998_exit(void) 31328c2ecf20Sopenharmony_ci{ 31338c2ecf20Sopenharmony_ci platform_driver_unregister(&gcc_msm8998_driver); 31348c2ecf20Sopenharmony_ci} 31358c2ecf20Sopenharmony_cimodule_exit(gcc_msm8998_exit); 31368c2ecf20Sopenharmony_ci 31378c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC msm8998 Driver"); 31388c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 31398c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8998"); 3140