18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
38c2ecf20Sopenharmony_ci */
48c2ecf20Sopenharmony_ci
58c2ecf20Sopenharmony_ci#include <linux/kernel.h>
68c2ecf20Sopenharmony_ci#include <linux/init.h>
78c2ecf20Sopenharmony_ci#include <linux/err.h>
88c2ecf20Sopenharmony_ci#include <linux/ctype.h>
98c2ecf20Sopenharmony_ci#include <linux/io.h>
108c2ecf20Sopenharmony_ci#include <linux/of.h>
118c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
128c2ecf20Sopenharmony_ci#include <linux/module.h>
138c2ecf20Sopenharmony_ci#include <linux/regmap.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8994.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#include "common.h"
188c2ecf20Sopenharmony_ci#include "clk-regmap.h"
198c2ecf20Sopenharmony_ci#include "clk-alpha-pll.h"
208c2ecf20Sopenharmony_ci#include "clk-rcg.h"
218c2ecf20Sopenharmony_ci#include "clk-branch.h"
228c2ecf20Sopenharmony_ci#include "reset.h"
238c2ecf20Sopenharmony_ci#include "gdsc.h"
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_cienum {
268c2ecf20Sopenharmony_ci	P_XO,
278c2ecf20Sopenharmony_ci	P_GPLL0,
288c2ecf20Sopenharmony_ci	P_GPLL4,
298c2ecf20Sopenharmony_ci};
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
328c2ecf20Sopenharmony_ci	{ P_XO, 0 },
338c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
348c2ecf20Sopenharmony_ci};
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0[] = {
378c2ecf20Sopenharmony_ci	"xo",
388c2ecf20Sopenharmony_ci	"gpll0",
398c2ecf20Sopenharmony_ci};
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
428c2ecf20Sopenharmony_ci	{ P_XO, 0 },
438c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
448c2ecf20Sopenharmony_ci	{ P_GPLL4, 5 },
458c2ecf20Sopenharmony_ci};
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_gpll4[] = {
488c2ecf20Sopenharmony_ci	"xo",
498c2ecf20Sopenharmony_ci	"gpll0",
508c2ecf20Sopenharmony_ci	"gpll4",
518c2ecf20Sopenharmony_ci};
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_cistatic struct clk_fixed_factor xo = {
548c2ecf20Sopenharmony_ci	.mult = 1,
558c2ecf20Sopenharmony_ci	.div = 1,
568c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data)
578c2ecf20Sopenharmony_ci	{
588c2ecf20Sopenharmony_ci		.name = "xo",
598c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "xo_board" },
608c2ecf20Sopenharmony_ci		.num_parents = 1,
618c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
628c2ecf20Sopenharmony_ci	},
638c2ecf20Sopenharmony_ci};
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll0_early = {
668c2ecf20Sopenharmony_ci	.offset = 0x00000,
678c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
688c2ecf20Sopenharmony_ci	.clkr = {
698c2ecf20Sopenharmony_ci		.enable_reg = 0x1480,
708c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
718c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
728c2ecf20Sopenharmony_ci		{
738c2ecf20Sopenharmony_ci			.name = "gpll0_early",
748c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) { "xo" },
758c2ecf20Sopenharmony_ci			.num_parents = 1,
768c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
778c2ecf20Sopenharmony_ci		},
788c2ecf20Sopenharmony_ci	},
798c2ecf20Sopenharmony_ci};
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = {
828c2ecf20Sopenharmony_ci	.offset = 0x00000,
838c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
848c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
858c2ecf20Sopenharmony_ci	{
868c2ecf20Sopenharmony_ci		.name = "gpll0",
878c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "gpll0_early" },
888c2ecf20Sopenharmony_ci		.num_parents = 1,
898c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
908c2ecf20Sopenharmony_ci	},
918c2ecf20Sopenharmony_ci};
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll4_early = {
948c2ecf20Sopenharmony_ci	.offset = 0x1dc0,
958c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
968c2ecf20Sopenharmony_ci	.clkr = {
978c2ecf20Sopenharmony_ci		.enable_reg = 0x1480,
988c2ecf20Sopenharmony_ci		.enable_mask = BIT(4),
998c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
1008c2ecf20Sopenharmony_ci		{
1018c2ecf20Sopenharmony_ci			.name = "gpll4_early",
1028c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) { "xo" },
1038c2ecf20Sopenharmony_ci			.num_parents = 1,
1048c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
1058c2ecf20Sopenharmony_ci		},
1068c2ecf20Sopenharmony_ci	},
1078c2ecf20Sopenharmony_ci};
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4 = {
1108c2ecf20Sopenharmony_ci	.offset = 0x1dc0,
1118c2ecf20Sopenharmony_ci	.width = 4,
1128c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
1138c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
1148c2ecf20Sopenharmony_ci	{
1158c2ecf20Sopenharmony_ci		.name = "gpll4",
1168c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "gpll4_early" },
1178c2ecf20Sopenharmony_ci		.num_parents = 1,
1188c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
1198c2ecf20Sopenharmony_ci	},
1208c2ecf20Sopenharmony_ci};
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_ufs_axi_clk_src[] = {
1238c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
1248c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
1258c2ecf20Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
1268c2ecf20Sopenharmony_ci	F(171430000, P_GPLL0, 3.5, 0, 0),
1278c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
1288c2ecf20Sopenharmony_ci	F(240000000, P_GPLL0, 2.5, 0, 0),
1298c2ecf20Sopenharmony_ci	{ }
1308c2ecf20Sopenharmony_ci};
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_cistatic struct clk_rcg2 ufs_axi_clk_src = {
1338c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1d68,
1348c2ecf20Sopenharmony_ci	.mnd_width = 8,
1358c2ecf20Sopenharmony_ci	.hid_width = 5,
1368c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
1378c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_ufs_axi_clk_src,
1388c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
1398c2ecf20Sopenharmony_ci	{
1408c2ecf20Sopenharmony_ci		.name = "ufs_axi_clk_src",
1418c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
1428c2ecf20Sopenharmony_ci		.num_parents = 2,
1438c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
1448c2ecf20Sopenharmony_ci	},
1458c2ecf20Sopenharmony_ci};
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_usb30_master_clk_src[] = {
1488c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
1498c2ecf20Sopenharmony_ci	F(125000000, P_GPLL0, 1, 5, 24),
1508c2ecf20Sopenharmony_ci	{ }
1518c2ecf20Sopenharmony_ci};
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = {
1548c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03d4,
1558c2ecf20Sopenharmony_ci	.mnd_width = 8,
1568c2ecf20Sopenharmony_ci	.hid_width = 5,
1578c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
1588c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb30_master_clk_src,
1598c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
1608c2ecf20Sopenharmony_ci	{
1618c2ecf20Sopenharmony_ci		.name = "usb30_master_clk_src",
1628c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
1638c2ecf20Sopenharmony_ci		.num_parents = 2,
1648c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
1658c2ecf20Sopenharmony_ci	},
1668c2ecf20Sopenharmony_ci};
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
1698c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
1708c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
1718c2ecf20Sopenharmony_ci	{ }
1728c2ecf20Sopenharmony_ci};
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
1758c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0660,
1768c2ecf20Sopenharmony_ci	.hid_width = 5,
1778c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
1788c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
1798c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
1808c2ecf20Sopenharmony_ci	{
1818c2ecf20Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
1828c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
1838c2ecf20Sopenharmony_ci		.num_parents = 2,
1848c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
1858c2ecf20Sopenharmony_ci	},
1868c2ecf20Sopenharmony_ci};
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_blspqup_spi_apps_clk_src[] = {
1898c2ecf20Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
1908c2ecf20Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
1918c2ecf20Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
1928c2ecf20Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
1938c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
1948c2ecf20Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
1958c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
1968c2ecf20Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
1978c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
1988c2ecf20Sopenharmony_ci	{ }
1998c2ecf20Sopenharmony_ci};
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
2028c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x064c,
2038c2ecf20Sopenharmony_ci	.mnd_width = 8,
2048c2ecf20Sopenharmony_ci	.hid_width = 5,
2058c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
2068c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
2078c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
2088c2ecf20Sopenharmony_ci	{
2098c2ecf20Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
2108c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
2118c2ecf20Sopenharmony_ci		.num_parents = 2,
2128c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
2138c2ecf20Sopenharmony_ci	},
2148c2ecf20Sopenharmony_ci};
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
2178c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x06e0,
2188c2ecf20Sopenharmony_ci	.hid_width = 5,
2198c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
2208c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
2218c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
2228c2ecf20Sopenharmony_ci	{
2238c2ecf20Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
2248c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
2258c2ecf20Sopenharmony_ci		.num_parents = 2,
2268c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
2278c2ecf20Sopenharmony_ci	},
2288c2ecf20Sopenharmony_ci};
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
2318c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x06cc,
2328c2ecf20Sopenharmony_ci	.mnd_width = 8,
2338c2ecf20Sopenharmony_ci	.hid_width = 5,
2348c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
2358c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
2368c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
2378c2ecf20Sopenharmony_ci	{
2388c2ecf20Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
2398c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
2408c2ecf20Sopenharmony_ci		.num_parents = 2,
2418c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
2428c2ecf20Sopenharmony_ci	},
2438c2ecf20Sopenharmony_ci};
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
2468c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0760,
2478c2ecf20Sopenharmony_ci	.hid_width = 5,
2488c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
2498c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
2508c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
2518c2ecf20Sopenharmony_ci	{
2528c2ecf20Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
2538c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
2548c2ecf20Sopenharmony_ci		.num_parents = 2,
2558c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
2568c2ecf20Sopenharmony_ci	},
2578c2ecf20Sopenharmony_ci};
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
2608c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x074c,
2618c2ecf20Sopenharmony_ci	.mnd_width = 8,
2628c2ecf20Sopenharmony_ci	.hid_width = 5,
2638c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
2648c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
2658c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
2668c2ecf20Sopenharmony_ci	{
2678c2ecf20Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
2688c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
2698c2ecf20Sopenharmony_ci		.num_parents = 2,
2708c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
2718c2ecf20Sopenharmony_ci	},
2728c2ecf20Sopenharmony_ci};
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
2758c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x07e0,
2768c2ecf20Sopenharmony_ci	.hid_width = 5,
2778c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
2788c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
2798c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
2808c2ecf20Sopenharmony_ci	{
2818c2ecf20Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
2828c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
2838c2ecf20Sopenharmony_ci		.num_parents = 2,
2848c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
2858c2ecf20Sopenharmony_ci	},
2868c2ecf20Sopenharmony_ci};
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
2898c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x07cc,
2908c2ecf20Sopenharmony_ci	.mnd_width = 8,
2918c2ecf20Sopenharmony_ci	.hid_width = 5,
2928c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
2938c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
2948c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
2958c2ecf20Sopenharmony_ci	{
2968c2ecf20Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
2978c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
2988c2ecf20Sopenharmony_ci		.num_parents = 2,
2998c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
3008c2ecf20Sopenharmony_ci	},
3018c2ecf20Sopenharmony_ci};
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
3048c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0860,
3058c2ecf20Sopenharmony_ci	.hid_width = 5,
3068c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
3078c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
3088c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
3098c2ecf20Sopenharmony_ci	{
3108c2ecf20Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
3118c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
3128c2ecf20Sopenharmony_ci		.num_parents = 2,
3138c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
3148c2ecf20Sopenharmony_ci	},
3158c2ecf20Sopenharmony_ci};
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
3188c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x084c,
3198c2ecf20Sopenharmony_ci	.mnd_width = 8,
3208c2ecf20Sopenharmony_ci	.hid_width = 5,
3218c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
3228c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
3238c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
3248c2ecf20Sopenharmony_ci	{
3258c2ecf20Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
3268c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
3278c2ecf20Sopenharmony_ci		.num_parents = 2,
3288c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
3298c2ecf20Sopenharmony_ci	},
3308c2ecf20Sopenharmony_ci};
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
3338c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x08e0,
3348c2ecf20Sopenharmony_ci	.hid_width = 5,
3358c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
3368c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
3378c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
3388c2ecf20Sopenharmony_ci	{
3398c2ecf20Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
3408c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
3418c2ecf20Sopenharmony_ci		.num_parents = 2,
3428c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
3438c2ecf20Sopenharmony_ci	},
3448c2ecf20Sopenharmony_ci};
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
3478c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x08cc,
3488c2ecf20Sopenharmony_ci	.mnd_width = 8,
3498c2ecf20Sopenharmony_ci	.hid_width = 5,
3508c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
3518c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
3528c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
3538c2ecf20Sopenharmony_ci	{
3548c2ecf20Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
3558c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
3568c2ecf20Sopenharmony_ci		.num_parents = 2,
3578c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
3588c2ecf20Sopenharmony_ci	},
3598c2ecf20Sopenharmony_ci};
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
3628c2ecf20Sopenharmony_ci	F(3686400, P_GPLL0, 1, 96, 15625),
3638c2ecf20Sopenharmony_ci	F(7372800, P_GPLL0, 1, 192, 15625),
3648c2ecf20Sopenharmony_ci	F(14745600, P_GPLL0, 1, 384, 15625),
3658c2ecf20Sopenharmony_ci	F(16000000, P_GPLL0, 5, 2, 15),
3668c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
3678c2ecf20Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
3688c2ecf20Sopenharmony_ci	F(32000000, P_GPLL0, 1, 4, 75),
3698c2ecf20Sopenharmony_ci	F(40000000, P_GPLL0, 15, 0, 0),
3708c2ecf20Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 375),
3718c2ecf20Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
3728c2ecf20Sopenharmony_ci	F(51200000, P_GPLL0, 1, 32, 375),
3738c2ecf20Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 75),
3748c2ecf20Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1536, 15625),
3758c2ecf20Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
3768c2ecf20Sopenharmony_ci	F(63160000, P_GPLL0, 9.5, 0, 0),
3778c2ecf20Sopenharmony_ci	{ }
3788c2ecf20Sopenharmony_ci};
3798c2ecf20Sopenharmony_ci
3808c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
3818c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x068c,
3828c2ecf20Sopenharmony_ci	.mnd_width = 16,
3838c2ecf20Sopenharmony_ci	.hid_width = 5,
3848c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
3858c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
3868c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
3878c2ecf20Sopenharmony_ci	{
3888c2ecf20Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
3898c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
3908c2ecf20Sopenharmony_ci		.num_parents = 2,
3918c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
3928c2ecf20Sopenharmony_ci	},
3938c2ecf20Sopenharmony_ci};
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
3968c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x070c,
3978c2ecf20Sopenharmony_ci	.mnd_width = 16,
3988c2ecf20Sopenharmony_ci	.hid_width = 5,
3998c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
4008c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
4018c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
4028c2ecf20Sopenharmony_ci	{
4038c2ecf20Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
4048c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
4058c2ecf20Sopenharmony_ci		.num_parents = 2,
4068c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
4078c2ecf20Sopenharmony_ci	},
4088c2ecf20Sopenharmony_ci};
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = {
4118c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x078c,
4128c2ecf20Sopenharmony_ci	.mnd_width = 16,
4138c2ecf20Sopenharmony_ci	.hid_width = 5,
4148c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
4158c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
4168c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
4178c2ecf20Sopenharmony_ci	{
4188c2ecf20Sopenharmony_ci		.name = "blsp1_uart3_apps_clk_src",
4198c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
4208c2ecf20Sopenharmony_ci		.num_parents = 2,
4218c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
4228c2ecf20Sopenharmony_ci	},
4238c2ecf20Sopenharmony_ci};
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart4_apps_clk_src = {
4268c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x080c,
4278c2ecf20Sopenharmony_ci	.mnd_width = 16,
4288c2ecf20Sopenharmony_ci	.hid_width = 5,
4298c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
4308c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
4318c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
4328c2ecf20Sopenharmony_ci	{
4338c2ecf20Sopenharmony_ci		.name = "blsp1_uart4_apps_clk_src",
4348c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
4358c2ecf20Sopenharmony_ci		.num_parents = 2,
4368c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
4378c2ecf20Sopenharmony_ci	},
4388c2ecf20Sopenharmony_ci};
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart5_apps_clk_src = {
4418c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x088c,
4428c2ecf20Sopenharmony_ci	.mnd_width = 16,
4438c2ecf20Sopenharmony_ci	.hid_width = 5,
4448c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
4458c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
4468c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
4478c2ecf20Sopenharmony_ci	{
4488c2ecf20Sopenharmony_ci		.name = "blsp1_uart5_apps_clk_src",
4498c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
4508c2ecf20Sopenharmony_ci		.num_parents = 2,
4518c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
4528c2ecf20Sopenharmony_ci	},
4538c2ecf20Sopenharmony_ci};
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart6_apps_clk_src = {
4568c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x090c,
4578c2ecf20Sopenharmony_ci	.mnd_width = 16,
4588c2ecf20Sopenharmony_ci	.hid_width = 5,
4598c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
4608c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
4618c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
4628c2ecf20Sopenharmony_ci	{
4638c2ecf20Sopenharmony_ci		.name = "blsp1_uart6_apps_clk_src",
4648c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
4658c2ecf20Sopenharmony_ci		.num_parents = 2,
4668c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
4678c2ecf20Sopenharmony_ci	},
4688c2ecf20Sopenharmony_ci};
4698c2ecf20Sopenharmony_ci
4708c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
4718c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x09a0,
4728c2ecf20Sopenharmony_ci	.hid_width = 5,
4738c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
4748c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
4758c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
4768c2ecf20Sopenharmony_ci	{
4778c2ecf20Sopenharmony_ci		.name = "blsp2_qup1_i2c_apps_clk_src",
4788c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
4798c2ecf20Sopenharmony_ci		.num_parents = 2,
4808c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
4818c2ecf20Sopenharmony_ci	},
4828c2ecf20Sopenharmony_ci};
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
4858c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x098c,
4868c2ecf20Sopenharmony_ci	.mnd_width = 8,
4878c2ecf20Sopenharmony_ci	.hid_width = 5,
4888c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
4898c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
4908c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
4918c2ecf20Sopenharmony_ci	{
4928c2ecf20Sopenharmony_ci		.name = "blsp2_qup1_spi_apps_clk_src",
4938c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
4948c2ecf20Sopenharmony_ci		.num_parents = 2,
4958c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
4968c2ecf20Sopenharmony_ci	},
4978c2ecf20Sopenharmony_ci};
4988c2ecf20Sopenharmony_ci
4998c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
5008c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0a20,
5018c2ecf20Sopenharmony_ci	.hid_width = 5,
5028c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
5038c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
5048c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5058c2ecf20Sopenharmony_ci	{
5068c2ecf20Sopenharmony_ci		.name = "blsp2_qup2_i2c_apps_clk_src",
5078c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
5088c2ecf20Sopenharmony_ci		.num_parents = 2,
5098c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
5108c2ecf20Sopenharmony_ci	},
5118c2ecf20Sopenharmony_ci};
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
5148c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0a0c,
5158c2ecf20Sopenharmony_ci	.mnd_width = 8,
5168c2ecf20Sopenharmony_ci	.hid_width = 5,
5178c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
5188c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
5198c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5208c2ecf20Sopenharmony_ci	{
5218c2ecf20Sopenharmony_ci		.name = "blsp2_qup2_spi_apps_clk_src",
5228c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
5238c2ecf20Sopenharmony_ci		.num_parents = 2,
5248c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
5258c2ecf20Sopenharmony_ci	},
5268c2ecf20Sopenharmony_ci};
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
5298c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0aa0,
5308c2ecf20Sopenharmony_ci	.hid_width = 5,
5318c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
5328c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
5338c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5348c2ecf20Sopenharmony_ci	{
5358c2ecf20Sopenharmony_ci		.name = "blsp2_qup3_i2c_apps_clk_src",
5368c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
5378c2ecf20Sopenharmony_ci		.num_parents = 2,
5388c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
5398c2ecf20Sopenharmony_ci	},
5408c2ecf20Sopenharmony_ci};
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
5438c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0a8c,
5448c2ecf20Sopenharmony_ci	.mnd_width = 8,
5458c2ecf20Sopenharmony_ci	.hid_width = 5,
5468c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
5478c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
5488c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5498c2ecf20Sopenharmony_ci	{
5508c2ecf20Sopenharmony_ci		.name = "blsp2_qup3_spi_apps_clk_src",
5518c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
5528c2ecf20Sopenharmony_ci		.num_parents = 2,
5538c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
5548c2ecf20Sopenharmony_ci	},
5558c2ecf20Sopenharmony_ci};
5568c2ecf20Sopenharmony_ci
5578c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
5588c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0b20,
5598c2ecf20Sopenharmony_ci	.hid_width = 5,
5608c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
5618c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
5628c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5638c2ecf20Sopenharmony_ci	{
5648c2ecf20Sopenharmony_ci		.name = "blsp2_qup4_i2c_apps_clk_src",
5658c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
5668c2ecf20Sopenharmony_ci		.num_parents = 2,
5678c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
5688c2ecf20Sopenharmony_ci	},
5698c2ecf20Sopenharmony_ci};
5708c2ecf20Sopenharmony_ci
5718c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
5728c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0b0c,
5738c2ecf20Sopenharmony_ci	.mnd_width = 8,
5748c2ecf20Sopenharmony_ci	.hid_width = 5,
5758c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
5768c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
5778c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5788c2ecf20Sopenharmony_ci	{
5798c2ecf20Sopenharmony_ci		.name = "blsp2_qup4_spi_apps_clk_src",
5808c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
5818c2ecf20Sopenharmony_ci		.num_parents = 2,
5828c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
5838c2ecf20Sopenharmony_ci	},
5848c2ecf20Sopenharmony_ci};
5858c2ecf20Sopenharmony_ci
5868c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
5878c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0ba0,
5888c2ecf20Sopenharmony_ci	.hid_width = 5,
5898c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
5908c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
5918c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5928c2ecf20Sopenharmony_ci	{
5938c2ecf20Sopenharmony_ci		.name = "blsp2_qup5_i2c_apps_clk_src",
5948c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
5958c2ecf20Sopenharmony_ci		.num_parents = 2,
5968c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
5978c2ecf20Sopenharmony_ci	},
5988c2ecf20Sopenharmony_ci};
5998c2ecf20Sopenharmony_ci
6008c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
6018c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0b8c,
6028c2ecf20Sopenharmony_ci	.mnd_width = 8,
6038c2ecf20Sopenharmony_ci	.hid_width = 5,
6048c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6058c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
6068c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
6078c2ecf20Sopenharmony_ci	{
6088c2ecf20Sopenharmony_ci		.name = "blsp2_qup5_spi_apps_clk_src",
6098c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
6108c2ecf20Sopenharmony_ci		.num_parents = 2,
6118c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6128c2ecf20Sopenharmony_ci	},
6138c2ecf20Sopenharmony_ci};
6148c2ecf20Sopenharmony_ci
6158c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
6168c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0c20,
6178c2ecf20Sopenharmony_ci	.hid_width = 5,
6188c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6198c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
6208c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
6218c2ecf20Sopenharmony_ci	{
6228c2ecf20Sopenharmony_ci		.name = "blsp2_qup6_i2c_apps_clk_src",
6238c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
6248c2ecf20Sopenharmony_ci		.num_parents = 2,
6258c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6268c2ecf20Sopenharmony_ci	},
6278c2ecf20Sopenharmony_ci};
6288c2ecf20Sopenharmony_ci
6298c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
6308c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0c0c,
6318c2ecf20Sopenharmony_ci	.mnd_width = 8,
6328c2ecf20Sopenharmony_ci	.hid_width = 5,
6338c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6348c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
6358c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
6368c2ecf20Sopenharmony_ci	{
6378c2ecf20Sopenharmony_ci		.name = "blsp2_qup6_spi_apps_clk_src",
6388c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
6398c2ecf20Sopenharmony_ci		.num_parents = 2,
6408c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6418c2ecf20Sopenharmony_ci	},
6428c2ecf20Sopenharmony_ci};
6438c2ecf20Sopenharmony_ci
6448c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = {
6458c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x09cc,
6468c2ecf20Sopenharmony_ci	.mnd_width = 16,
6478c2ecf20Sopenharmony_ci	.hid_width = 5,
6488c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6498c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
6508c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
6518c2ecf20Sopenharmony_ci	{
6528c2ecf20Sopenharmony_ci		.name = "blsp2_uart1_apps_clk_src",
6538c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
6548c2ecf20Sopenharmony_ci		.num_parents = 2,
6558c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6568c2ecf20Sopenharmony_ci	},
6578c2ecf20Sopenharmony_ci};
6588c2ecf20Sopenharmony_ci
6598c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = {
6608c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0a4c,
6618c2ecf20Sopenharmony_ci	.mnd_width = 16,
6628c2ecf20Sopenharmony_ci	.hid_width = 5,
6638c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6648c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
6658c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
6668c2ecf20Sopenharmony_ci	{
6678c2ecf20Sopenharmony_ci		.name = "blsp2_uart2_apps_clk_src",
6688c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
6698c2ecf20Sopenharmony_ci		.num_parents = 2,
6708c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6718c2ecf20Sopenharmony_ci	},
6728c2ecf20Sopenharmony_ci};
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart3_apps_clk_src = {
6758c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0acc,
6768c2ecf20Sopenharmony_ci	.mnd_width = 16,
6778c2ecf20Sopenharmony_ci	.hid_width = 5,
6788c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6798c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
6808c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
6818c2ecf20Sopenharmony_ci	{
6828c2ecf20Sopenharmony_ci		.name = "blsp2_uart3_apps_clk_src",
6838c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
6848c2ecf20Sopenharmony_ci		.num_parents = 2,
6858c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6868c2ecf20Sopenharmony_ci	},
6878c2ecf20Sopenharmony_ci};
6888c2ecf20Sopenharmony_ci
6898c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart4_apps_clk_src = {
6908c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0b4c,
6918c2ecf20Sopenharmony_ci	.mnd_width = 16,
6928c2ecf20Sopenharmony_ci	.hid_width = 5,
6938c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6948c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
6958c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
6968c2ecf20Sopenharmony_ci	{
6978c2ecf20Sopenharmony_ci		.name = "blsp2_uart4_apps_clk_src",
6988c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
6998c2ecf20Sopenharmony_ci		.num_parents = 2,
7008c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7018c2ecf20Sopenharmony_ci	},
7028c2ecf20Sopenharmony_ci};
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart5_apps_clk_src = {
7058c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0bcc,
7068c2ecf20Sopenharmony_ci	.mnd_width = 16,
7078c2ecf20Sopenharmony_ci	.hid_width = 5,
7088c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
7098c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
7108c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
7118c2ecf20Sopenharmony_ci	{
7128c2ecf20Sopenharmony_ci		.name = "blsp2_uart5_apps_clk_src",
7138c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
7148c2ecf20Sopenharmony_ci		.num_parents = 2,
7158c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7168c2ecf20Sopenharmony_ci	},
7178c2ecf20Sopenharmony_ci};
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp2_uart6_apps_clk_src = {
7208c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0c4c,
7218c2ecf20Sopenharmony_ci	.mnd_width = 16,
7228c2ecf20Sopenharmony_ci	.hid_width = 5,
7238c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
7248c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
7258c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
7268c2ecf20Sopenharmony_ci	{
7278c2ecf20Sopenharmony_ci		.name = "blsp2_uart6_apps_clk_src",
7288c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
7298c2ecf20Sopenharmony_ci		.num_parents = 2,
7308c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7318c2ecf20Sopenharmony_ci	},
7328c2ecf20Sopenharmony_ci};
7338c2ecf20Sopenharmony_ci
7348c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_gp1_clk_src[] = {
7358c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
7368c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
7378c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
7388c2ecf20Sopenharmony_ci	{ }
7398c2ecf20Sopenharmony_ci};
7408c2ecf20Sopenharmony_ci
7418c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
7428c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1904,
7438c2ecf20Sopenharmony_ci	.mnd_width = 8,
7448c2ecf20Sopenharmony_ci	.hid_width = 5,
7458c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
7468c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gp1_clk_src,
7478c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
7488c2ecf20Sopenharmony_ci	{
7498c2ecf20Sopenharmony_ci		.name = "gp1_clk_src",
7508c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
7518c2ecf20Sopenharmony_ci		.num_parents = 2,
7528c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7538c2ecf20Sopenharmony_ci	},
7548c2ecf20Sopenharmony_ci};
7558c2ecf20Sopenharmony_ci
7568c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_gp2_clk_src[] = {
7578c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
7588c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
7598c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
7608c2ecf20Sopenharmony_ci	{ }
7618c2ecf20Sopenharmony_ci};
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
7648c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1944,
7658c2ecf20Sopenharmony_ci	.mnd_width = 8,
7668c2ecf20Sopenharmony_ci	.hid_width = 5,
7678c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
7688c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gp2_clk_src,
7698c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
7708c2ecf20Sopenharmony_ci	{
7718c2ecf20Sopenharmony_ci		.name = "gp2_clk_src",
7728c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
7738c2ecf20Sopenharmony_ci		.num_parents = 2,
7748c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7758c2ecf20Sopenharmony_ci	},
7768c2ecf20Sopenharmony_ci};
7778c2ecf20Sopenharmony_ci
7788c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_gp3_clk_src[] = {
7798c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
7808c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
7818c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
7828c2ecf20Sopenharmony_ci	{ }
7838c2ecf20Sopenharmony_ci};
7848c2ecf20Sopenharmony_ci
7858c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
7868c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1984,
7878c2ecf20Sopenharmony_ci	.mnd_width = 8,
7888c2ecf20Sopenharmony_ci	.hid_width = 5,
7898c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
7908c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gp3_clk_src,
7918c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
7928c2ecf20Sopenharmony_ci	{
7938c2ecf20Sopenharmony_ci		.name = "gp3_clk_src",
7948c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
7958c2ecf20Sopenharmony_ci		.num_parents = 2,
7968c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7978c2ecf20Sopenharmony_ci	},
7988c2ecf20Sopenharmony_ci};
7998c2ecf20Sopenharmony_ci
8008c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
8018c2ecf20Sopenharmony_ci	F(1011000, P_XO, 1, 1, 19),
8028c2ecf20Sopenharmony_ci	{ }
8038c2ecf20Sopenharmony_ci};
8048c2ecf20Sopenharmony_ci
8058c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie_0_aux_clk_src = {
8068c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1b00,
8078c2ecf20Sopenharmony_ci	.mnd_width = 8,
8088c2ecf20Sopenharmony_ci	.hid_width = 5,
8098c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_0_aux_clk_src,
8108c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
8118c2ecf20Sopenharmony_ci	{
8128c2ecf20Sopenharmony_ci		.name = "pcie_0_aux_clk_src",
8138c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "xo" },
8148c2ecf20Sopenharmony_ci		.num_parents = 1,
8158c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8168c2ecf20Sopenharmony_ci	},
8178c2ecf20Sopenharmony_ci};
8188c2ecf20Sopenharmony_ci
8198c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
8208c2ecf20Sopenharmony_ci	F(125000000, P_XO, 1, 0, 0),
8218c2ecf20Sopenharmony_ci	{ }
8228c2ecf20Sopenharmony_ci};
8238c2ecf20Sopenharmony_ci
8248c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie_0_pipe_clk_src = {
8258c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1adc,
8268c2ecf20Sopenharmony_ci	.hid_width = 5,
8278c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_pipe_clk_src,
8288c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
8298c2ecf20Sopenharmony_ci	{
8308c2ecf20Sopenharmony_ci		.name = "pcie_0_pipe_clk_src",
8318c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "xo" },
8328c2ecf20Sopenharmony_ci		.num_parents = 1,
8338c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8348c2ecf20Sopenharmony_ci	},
8358c2ecf20Sopenharmony_ci};
8368c2ecf20Sopenharmony_ci
8378c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
8388c2ecf20Sopenharmony_ci	F(1011000, P_XO, 1, 1, 19),
8398c2ecf20Sopenharmony_ci	{ }
8408c2ecf20Sopenharmony_ci};
8418c2ecf20Sopenharmony_ci
8428c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie_1_aux_clk_src = {
8438c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1b80,
8448c2ecf20Sopenharmony_ci	.mnd_width = 8,
8458c2ecf20Sopenharmony_ci	.hid_width = 5,
8468c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_1_aux_clk_src,
8478c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
8488c2ecf20Sopenharmony_ci	{
8498c2ecf20Sopenharmony_ci		.name = "pcie_1_aux_clk_src",
8508c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "xo" },
8518c2ecf20Sopenharmony_ci		.num_parents = 1,
8528c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8538c2ecf20Sopenharmony_ci	},
8548c2ecf20Sopenharmony_ci};
8558c2ecf20Sopenharmony_ci
8568c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie_1_pipe_clk_src = {
8578c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1b5c,
8588c2ecf20Sopenharmony_ci	.hid_width = 5,
8598c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_pipe_clk_src,
8608c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
8618c2ecf20Sopenharmony_ci	{
8628c2ecf20Sopenharmony_ci		.name = "pcie_1_pipe_clk_src",
8638c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "xo" },
8648c2ecf20Sopenharmony_ci		.num_parents = 1,
8658c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8668c2ecf20Sopenharmony_ci	},
8678c2ecf20Sopenharmony_ci};
8688c2ecf20Sopenharmony_ci
8698c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_pdm2_clk_src[] = {
8708c2ecf20Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
8718c2ecf20Sopenharmony_ci	{ }
8728c2ecf20Sopenharmony_ci};
8738c2ecf20Sopenharmony_ci
8748c2ecf20Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
8758c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0cd0,
8768c2ecf20Sopenharmony_ci	.hid_width = 5,
8778c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8788c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pdm2_clk_src,
8798c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
8808c2ecf20Sopenharmony_ci	{
8818c2ecf20Sopenharmony_ci		.name = "pdm2_clk_src",
8828c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
8838c2ecf20Sopenharmony_ci		.num_parents = 2,
8848c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8858c2ecf20Sopenharmony_ci	},
8868c2ecf20Sopenharmony_ci};
8878c2ecf20Sopenharmony_ci
8888c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
8898c2ecf20Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
8908c2ecf20Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
8918c2ecf20Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
8928c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
8938c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
8948c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
8958c2ecf20Sopenharmony_ci	F(192000000, P_GPLL4, 2, 0, 0),
8968c2ecf20Sopenharmony_ci	F(384000000, P_GPLL4, 1, 0, 0),
8978c2ecf20Sopenharmony_ci	{ }
8988c2ecf20Sopenharmony_ci};
8998c2ecf20Sopenharmony_ci
9008c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
9018c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x04d0,
9028c2ecf20Sopenharmony_ci	.mnd_width = 8,
9038c2ecf20Sopenharmony_ci	.hid_width = 5,
9048c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll4_map,
9058c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_sdcc1_apps_clk_src,
9068c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
9078c2ecf20Sopenharmony_ci	{
9088c2ecf20Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
9098c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll4,
9108c2ecf20Sopenharmony_ci		.num_parents = 3,
9118c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
9128c2ecf20Sopenharmony_ci	},
9138c2ecf20Sopenharmony_ci};
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
9168c2ecf20Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
9178c2ecf20Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
9188c2ecf20Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
9198c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
9208c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
9218c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
9228c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
9238c2ecf20Sopenharmony_ci	{ }
9248c2ecf20Sopenharmony_ci};
9258c2ecf20Sopenharmony_ci
9268c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
9278c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0510,
9288c2ecf20Sopenharmony_ci	.mnd_width = 8,
9298c2ecf20Sopenharmony_ci	.hid_width = 5,
9308c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9318c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
9328c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
9338c2ecf20Sopenharmony_ci	{
9348c2ecf20Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
9358c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
9368c2ecf20Sopenharmony_ci		.num_parents = 2,
9378c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
9388c2ecf20Sopenharmony_ci	},
9398c2ecf20Sopenharmony_ci};
9408c2ecf20Sopenharmony_ci
9418c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc3_apps_clk_src = {
9428c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0550,
9438c2ecf20Sopenharmony_ci	.mnd_width = 8,
9448c2ecf20Sopenharmony_ci	.hid_width = 5,
9458c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9468c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
9478c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
9488c2ecf20Sopenharmony_ci	{
9498c2ecf20Sopenharmony_ci		.name = "sdcc3_apps_clk_src",
9508c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
9518c2ecf20Sopenharmony_ci		.num_parents = 2,
9528c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
9538c2ecf20Sopenharmony_ci	},
9548c2ecf20Sopenharmony_ci};
9558c2ecf20Sopenharmony_ci
9568c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc4_apps_clk_src = {
9578c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0590,
9588c2ecf20Sopenharmony_ci	.mnd_width = 8,
9598c2ecf20Sopenharmony_ci	.hid_width = 5,
9608c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9618c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
9628c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
9638c2ecf20Sopenharmony_ci	{
9648c2ecf20Sopenharmony_ci		.name = "sdcc4_apps_clk_src",
9658c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
9668c2ecf20Sopenharmony_ci		.num_parents = 2,
9678c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
9688c2ecf20Sopenharmony_ci	},
9698c2ecf20Sopenharmony_ci};
9708c2ecf20Sopenharmony_ci
9718c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_tsif_ref_clk_src[] = {
9728c2ecf20Sopenharmony_ci	F(105500, P_XO, 1, 1, 182),
9738c2ecf20Sopenharmony_ci	{ }
9748c2ecf20Sopenharmony_ci};
9758c2ecf20Sopenharmony_ci
9768c2ecf20Sopenharmony_cistatic struct clk_rcg2 tsif_ref_clk_src = {
9778c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0d90,
9788c2ecf20Sopenharmony_ci	.mnd_width = 8,
9798c2ecf20Sopenharmony_ci	.hid_width = 5,
9808c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_tsif_ref_clk_src,
9818c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
9828c2ecf20Sopenharmony_ci	{
9838c2ecf20Sopenharmony_ci		.name = "tsif_ref_clk_src",
9848c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "xo" },
9858c2ecf20Sopenharmony_ci		.num_parents = 1,
9868c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9878c2ecf20Sopenharmony_ci	},
9888c2ecf20Sopenharmony_ci};
9898c2ecf20Sopenharmony_ci
9908c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
9918c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
9928c2ecf20Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
9938c2ecf20Sopenharmony_ci	{ }
9948c2ecf20Sopenharmony_ci};
9958c2ecf20Sopenharmony_ci
9968c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = {
9978c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03e8,
9988c2ecf20Sopenharmony_ci	.hid_width = 5,
9998c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
10008c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb30_mock_utmi_clk_src,
10018c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
10028c2ecf20Sopenharmony_ci	{
10038c2ecf20Sopenharmony_ci		.name = "usb30_mock_utmi_clk_src",
10048c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
10058c2ecf20Sopenharmony_ci		.num_parents = 2,
10068c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10078c2ecf20Sopenharmony_ci	},
10088c2ecf20Sopenharmony_ci};
10098c2ecf20Sopenharmony_ci
10108c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
10118c2ecf20Sopenharmony_ci	F(1200000, P_XO, 16, 0, 0),
10128c2ecf20Sopenharmony_ci	{ }
10138c2ecf20Sopenharmony_ci};
10148c2ecf20Sopenharmony_ci
10158c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb3_phy_aux_clk_src = {
10168c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1414,
10178c2ecf20Sopenharmony_ci	.hid_width = 5,
10188c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb3_phy_aux_clk_src,
10198c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
10208c2ecf20Sopenharmony_ci	{
10218c2ecf20Sopenharmony_ci		.name = "usb3_phy_aux_clk_src",
10228c2ecf20Sopenharmony_ci		.parent_names = (const char *[]) { "xo" },
10238c2ecf20Sopenharmony_ci		.num_parents = 1,
10248c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10258c2ecf20Sopenharmony_ci	},
10268c2ecf20Sopenharmony_ci};
10278c2ecf20Sopenharmony_ci
10288c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
10298c2ecf20Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
10308c2ecf20Sopenharmony_ci	{ }
10318c2ecf20Sopenharmony_ci};
10328c2ecf20Sopenharmony_ci
10338c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
10348c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0490,
10358c2ecf20Sopenharmony_ci	.hid_width = 5,
10368c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
10378c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb_hs_system_clk_src,
10388c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
10398c2ecf20Sopenharmony_ci	{
10408c2ecf20Sopenharmony_ci		.name = "usb_hs_system_clk_src",
10418c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0,
10428c2ecf20Sopenharmony_ci		.num_parents = 2,
10438c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10448c2ecf20Sopenharmony_ci	},
10458c2ecf20Sopenharmony_ci};
10468c2ecf20Sopenharmony_ci
10478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
10488c2ecf20Sopenharmony_ci	.halt_reg = 0x05c4,
10498c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
10508c2ecf20Sopenharmony_ci	.clkr = {
10518c2ecf20Sopenharmony_ci		.enable_reg = 0x1484,
10528c2ecf20Sopenharmony_ci		.enable_mask = BIT(17),
10538c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
10548c2ecf20Sopenharmony_ci		{
10558c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
10568c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
10578c2ecf20Sopenharmony_ci		},
10588c2ecf20Sopenharmony_ci	},
10598c2ecf20Sopenharmony_ci};
10608c2ecf20Sopenharmony_ci
10618c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
10628c2ecf20Sopenharmony_ci	.halt_reg = 0x0648,
10638c2ecf20Sopenharmony_ci	.clkr = {
10648c2ecf20Sopenharmony_ci		.enable_reg = 0x0648,
10658c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
10668c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
10678c2ecf20Sopenharmony_ci		{
10688c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
10698c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
10708c2ecf20Sopenharmony_ci				"blsp1_qup1_i2c_apps_clk_src",
10718c2ecf20Sopenharmony_ci			},
10728c2ecf20Sopenharmony_ci			.num_parents = 1,
10738c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
10748c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
10758c2ecf20Sopenharmony_ci		},
10768c2ecf20Sopenharmony_ci	},
10778c2ecf20Sopenharmony_ci};
10788c2ecf20Sopenharmony_ci
10798c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
10808c2ecf20Sopenharmony_ci	.halt_reg = 0x0644,
10818c2ecf20Sopenharmony_ci	.clkr = {
10828c2ecf20Sopenharmony_ci		.enable_reg = 0x0644,
10838c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
10848c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
10858c2ecf20Sopenharmony_ci		{
10868c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
10878c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
10888c2ecf20Sopenharmony_ci				"blsp1_qup1_spi_apps_clk_src",
10898c2ecf20Sopenharmony_ci			},
10908c2ecf20Sopenharmony_ci			.num_parents = 1,
10918c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
10928c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
10938c2ecf20Sopenharmony_ci		},
10948c2ecf20Sopenharmony_ci	},
10958c2ecf20Sopenharmony_ci};
10968c2ecf20Sopenharmony_ci
10978c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
10988c2ecf20Sopenharmony_ci	.halt_reg = 0x06c8,
10998c2ecf20Sopenharmony_ci	.clkr = {
11008c2ecf20Sopenharmony_ci		.enable_reg = 0x06c8,
11018c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
11028c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
11038c2ecf20Sopenharmony_ci		{
11048c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
11058c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
11068c2ecf20Sopenharmony_ci				"blsp1_qup2_i2c_apps_clk_src",
11078c2ecf20Sopenharmony_ci			},
11088c2ecf20Sopenharmony_ci			.num_parents = 1,
11098c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
11108c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
11118c2ecf20Sopenharmony_ci		},
11128c2ecf20Sopenharmony_ci	},
11138c2ecf20Sopenharmony_ci};
11148c2ecf20Sopenharmony_ci
11158c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
11168c2ecf20Sopenharmony_ci	.halt_reg = 0x06c4,
11178c2ecf20Sopenharmony_ci	.clkr = {
11188c2ecf20Sopenharmony_ci		.enable_reg = 0x06c4,
11198c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
11208c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
11218c2ecf20Sopenharmony_ci		{
11228c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
11238c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
11248c2ecf20Sopenharmony_ci				"blsp1_qup2_spi_apps_clk_src",
11258c2ecf20Sopenharmony_ci			},
11268c2ecf20Sopenharmony_ci			.num_parents = 1,
11278c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
11288c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
11298c2ecf20Sopenharmony_ci		},
11308c2ecf20Sopenharmony_ci	},
11318c2ecf20Sopenharmony_ci};
11328c2ecf20Sopenharmony_ci
11338c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
11348c2ecf20Sopenharmony_ci	.halt_reg = 0x0748,
11358c2ecf20Sopenharmony_ci	.clkr = {
11368c2ecf20Sopenharmony_ci		.enable_reg = 0x0748,
11378c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
11388c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
11398c2ecf20Sopenharmony_ci		{
11408c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
11418c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
11428c2ecf20Sopenharmony_ci				"blsp1_qup3_i2c_apps_clk_src",
11438c2ecf20Sopenharmony_ci			},
11448c2ecf20Sopenharmony_ci			.num_parents = 1,
11458c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
11468c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
11478c2ecf20Sopenharmony_ci		},
11488c2ecf20Sopenharmony_ci	},
11498c2ecf20Sopenharmony_ci};
11508c2ecf20Sopenharmony_ci
11518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
11528c2ecf20Sopenharmony_ci	.halt_reg = 0x0744,
11538c2ecf20Sopenharmony_ci	.clkr = {
11548c2ecf20Sopenharmony_ci		.enable_reg = 0x0744,
11558c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
11568c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
11578c2ecf20Sopenharmony_ci		{
11588c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
11598c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
11608c2ecf20Sopenharmony_ci				"blsp1_qup3_spi_apps_clk_src",
11618c2ecf20Sopenharmony_ci			},
11628c2ecf20Sopenharmony_ci			.num_parents = 1,
11638c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
11648c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
11658c2ecf20Sopenharmony_ci		},
11668c2ecf20Sopenharmony_ci	},
11678c2ecf20Sopenharmony_ci};
11688c2ecf20Sopenharmony_ci
11698c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
11708c2ecf20Sopenharmony_ci	.halt_reg = 0x07c8,
11718c2ecf20Sopenharmony_ci	.clkr = {
11728c2ecf20Sopenharmony_ci		.enable_reg = 0x07c8,
11738c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
11748c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
11758c2ecf20Sopenharmony_ci		{
11768c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
11778c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
11788c2ecf20Sopenharmony_ci				"blsp1_qup4_i2c_apps_clk_src",
11798c2ecf20Sopenharmony_ci			},
11808c2ecf20Sopenharmony_ci			.num_parents = 1,
11818c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
11828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
11838c2ecf20Sopenharmony_ci		},
11848c2ecf20Sopenharmony_ci	},
11858c2ecf20Sopenharmony_ci};
11868c2ecf20Sopenharmony_ci
11878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
11888c2ecf20Sopenharmony_ci	.halt_reg = 0x07c4,
11898c2ecf20Sopenharmony_ci	.clkr = {
11908c2ecf20Sopenharmony_ci		.enable_reg = 0x07c4,
11918c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
11928c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
11938c2ecf20Sopenharmony_ci		{
11948c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
11958c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
11968c2ecf20Sopenharmony_ci				"blsp1_qup4_spi_apps_clk_src",
11978c2ecf20Sopenharmony_ci			},
11988c2ecf20Sopenharmony_ci			.num_parents = 1,
11998c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
12008c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
12018c2ecf20Sopenharmony_ci		},
12028c2ecf20Sopenharmony_ci	},
12038c2ecf20Sopenharmony_ci};
12048c2ecf20Sopenharmony_ci
12058c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
12068c2ecf20Sopenharmony_ci	.halt_reg = 0x0848,
12078c2ecf20Sopenharmony_ci	.clkr = {
12088c2ecf20Sopenharmony_ci		.enable_reg = 0x0848,
12098c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
12108c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
12118c2ecf20Sopenharmony_ci		{
12128c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
12138c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
12148c2ecf20Sopenharmony_ci				"blsp1_qup5_i2c_apps_clk_src",
12158c2ecf20Sopenharmony_ci			},
12168c2ecf20Sopenharmony_ci			.num_parents = 1,
12178c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
12188c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
12198c2ecf20Sopenharmony_ci		},
12208c2ecf20Sopenharmony_ci	},
12218c2ecf20Sopenharmony_ci};
12228c2ecf20Sopenharmony_ci
12238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
12248c2ecf20Sopenharmony_ci	.halt_reg = 0x0844,
12258c2ecf20Sopenharmony_ci	.clkr = {
12268c2ecf20Sopenharmony_ci		.enable_reg = 0x0844,
12278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
12288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
12298c2ecf20Sopenharmony_ci		{
12308c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
12318c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
12328c2ecf20Sopenharmony_ci				"blsp1_qup5_spi_apps_clk_src",
12338c2ecf20Sopenharmony_ci			},
12348c2ecf20Sopenharmony_ci			.num_parents = 1,
12358c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
12368c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
12378c2ecf20Sopenharmony_ci		},
12388c2ecf20Sopenharmony_ci	},
12398c2ecf20Sopenharmony_ci};
12408c2ecf20Sopenharmony_ci
12418c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
12428c2ecf20Sopenharmony_ci	.halt_reg = 0x08c8,
12438c2ecf20Sopenharmony_ci	.clkr = {
12448c2ecf20Sopenharmony_ci		.enable_reg = 0x08c8,
12458c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
12468c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
12478c2ecf20Sopenharmony_ci		{
12488c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
12498c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
12508c2ecf20Sopenharmony_ci				"blsp1_qup6_i2c_apps_clk_src",
12518c2ecf20Sopenharmony_ci			},
12528c2ecf20Sopenharmony_ci			.num_parents = 1,
12538c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
12548c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
12558c2ecf20Sopenharmony_ci		},
12568c2ecf20Sopenharmony_ci	},
12578c2ecf20Sopenharmony_ci};
12588c2ecf20Sopenharmony_ci
12598c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
12608c2ecf20Sopenharmony_ci	.halt_reg = 0x08c4,
12618c2ecf20Sopenharmony_ci	.clkr = {
12628c2ecf20Sopenharmony_ci		.enable_reg = 0x08c4,
12638c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
12648c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
12658c2ecf20Sopenharmony_ci		{
12668c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
12678c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
12688c2ecf20Sopenharmony_ci				"blsp1_qup6_spi_apps_clk_src",
12698c2ecf20Sopenharmony_ci			},
12708c2ecf20Sopenharmony_ci			.num_parents = 1,
12718c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
12728c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
12738c2ecf20Sopenharmony_ci		},
12748c2ecf20Sopenharmony_ci	},
12758c2ecf20Sopenharmony_ci};
12768c2ecf20Sopenharmony_ci
12778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
12788c2ecf20Sopenharmony_ci	.halt_reg = 0x0684,
12798c2ecf20Sopenharmony_ci	.clkr = {
12808c2ecf20Sopenharmony_ci		.enable_reg = 0x0684,
12818c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
12828c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
12838c2ecf20Sopenharmony_ci		{
12848c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
12858c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
12868c2ecf20Sopenharmony_ci				"blsp1_uart1_apps_clk_src",
12878c2ecf20Sopenharmony_ci			},
12888c2ecf20Sopenharmony_ci			.num_parents = 1,
12898c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
12908c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
12918c2ecf20Sopenharmony_ci		},
12928c2ecf20Sopenharmony_ci	},
12938c2ecf20Sopenharmony_ci};
12948c2ecf20Sopenharmony_ci
12958c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
12968c2ecf20Sopenharmony_ci	.halt_reg = 0x0704,
12978c2ecf20Sopenharmony_ci	.clkr = {
12988c2ecf20Sopenharmony_ci		.enable_reg = 0x0704,
12998c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
13008c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
13018c2ecf20Sopenharmony_ci		{
13028c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
13038c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
13048c2ecf20Sopenharmony_ci				"blsp1_uart2_apps_clk_src",
13058c2ecf20Sopenharmony_ci			},
13068c2ecf20Sopenharmony_ci			.num_parents = 1,
13078c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
13088c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
13098c2ecf20Sopenharmony_ci		},
13108c2ecf20Sopenharmony_ci	},
13118c2ecf20Sopenharmony_ci};
13128c2ecf20Sopenharmony_ci
13138c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = {
13148c2ecf20Sopenharmony_ci	.halt_reg = 0x0784,
13158c2ecf20Sopenharmony_ci	.clkr = {
13168c2ecf20Sopenharmony_ci		.enable_reg = 0x0784,
13178c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
13188c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
13198c2ecf20Sopenharmony_ci		{
13208c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart3_apps_clk",
13218c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
13228c2ecf20Sopenharmony_ci				"blsp1_uart3_apps_clk_src",
13238c2ecf20Sopenharmony_ci			},
13248c2ecf20Sopenharmony_ci			.num_parents = 1,
13258c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
13268c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
13278c2ecf20Sopenharmony_ci		},
13288c2ecf20Sopenharmony_ci	},
13298c2ecf20Sopenharmony_ci};
13308c2ecf20Sopenharmony_ci
13318c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart4_apps_clk = {
13328c2ecf20Sopenharmony_ci	.halt_reg = 0x0804,
13338c2ecf20Sopenharmony_ci	.clkr = {
13348c2ecf20Sopenharmony_ci		.enable_reg = 0x0804,
13358c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
13368c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
13378c2ecf20Sopenharmony_ci		{
13388c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart4_apps_clk",
13398c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
13408c2ecf20Sopenharmony_ci				"blsp1_uart4_apps_clk_src",
13418c2ecf20Sopenharmony_ci			},
13428c2ecf20Sopenharmony_ci			.num_parents = 1,
13438c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
13448c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
13458c2ecf20Sopenharmony_ci		},
13468c2ecf20Sopenharmony_ci	},
13478c2ecf20Sopenharmony_ci};
13488c2ecf20Sopenharmony_ci
13498c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart5_apps_clk = {
13508c2ecf20Sopenharmony_ci	.halt_reg = 0x0884,
13518c2ecf20Sopenharmony_ci	.clkr = {
13528c2ecf20Sopenharmony_ci		.enable_reg = 0x0884,
13538c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
13548c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
13558c2ecf20Sopenharmony_ci		{
13568c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart5_apps_clk",
13578c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
13588c2ecf20Sopenharmony_ci				"blsp1_uart5_apps_clk_src",
13598c2ecf20Sopenharmony_ci			},
13608c2ecf20Sopenharmony_ci			.num_parents = 1,
13618c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
13628c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
13638c2ecf20Sopenharmony_ci		},
13648c2ecf20Sopenharmony_ci	},
13658c2ecf20Sopenharmony_ci};
13668c2ecf20Sopenharmony_ci
13678c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart6_apps_clk = {
13688c2ecf20Sopenharmony_ci	.halt_reg = 0x0904,
13698c2ecf20Sopenharmony_ci	.clkr = {
13708c2ecf20Sopenharmony_ci		.enable_reg = 0x0904,
13718c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
13728c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
13738c2ecf20Sopenharmony_ci		{
13748c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart6_apps_clk",
13758c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
13768c2ecf20Sopenharmony_ci				"blsp1_uart6_apps_clk_src",
13778c2ecf20Sopenharmony_ci			},
13788c2ecf20Sopenharmony_ci			.num_parents = 1,
13798c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
13808c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
13818c2ecf20Sopenharmony_ci		},
13828c2ecf20Sopenharmony_ci	},
13838c2ecf20Sopenharmony_ci};
13848c2ecf20Sopenharmony_ci
13858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = {
13868c2ecf20Sopenharmony_ci	.halt_reg = 0x0944,
13878c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
13888c2ecf20Sopenharmony_ci	.clkr = {
13898c2ecf20Sopenharmony_ci		.enable_reg = 0x1484,
13908c2ecf20Sopenharmony_ci		.enable_mask = BIT(15),
13918c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
13928c2ecf20Sopenharmony_ci		{
13938c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_ahb_clk",
13948c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
13958c2ecf20Sopenharmony_ci		},
13968c2ecf20Sopenharmony_ci	},
13978c2ecf20Sopenharmony_ci};
13988c2ecf20Sopenharmony_ci
13998c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
14008c2ecf20Sopenharmony_ci	.halt_reg = 0x0988,
14018c2ecf20Sopenharmony_ci	.clkr = {
14028c2ecf20Sopenharmony_ci		.enable_reg = 0x0988,
14038c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
14048c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
14058c2ecf20Sopenharmony_ci		{
14068c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup1_i2c_apps_clk",
14078c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
14088c2ecf20Sopenharmony_ci				"blsp2_qup1_i2c_apps_clk_src",
14098c2ecf20Sopenharmony_ci			},
14108c2ecf20Sopenharmony_ci			.num_parents = 1,
14118c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
14128c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
14138c2ecf20Sopenharmony_ci		},
14148c2ecf20Sopenharmony_ci	},
14158c2ecf20Sopenharmony_ci};
14168c2ecf20Sopenharmony_ci
14178c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
14188c2ecf20Sopenharmony_ci	.halt_reg = 0x0984,
14198c2ecf20Sopenharmony_ci	.clkr = {
14208c2ecf20Sopenharmony_ci		.enable_reg = 0x0984,
14218c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
14228c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
14238c2ecf20Sopenharmony_ci		{
14248c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup1_spi_apps_clk",
14258c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
14268c2ecf20Sopenharmony_ci				"blsp2_qup1_spi_apps_clk_src",
14278c2ecf20Sopenharmony_ci			},
14288c2ecf20Sopenharmony_ci			.num_parents = 1,
14298c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
14308c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
14318c2ecf20Sopenharmony_ci		},
14328c2ecf20Sopenharmony_ci	},
14338c2ecf20Sopenharmony_ci};
14348c2ecf20Sopenharmony_ci
14358c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
14368c2ecf20Sopenharmony_ci	.halt_reg = 0x0a08,
14378c2ecf20Sopenharmony_ci	.clkr = {
14388c2ecf20Sopenharmony_ci		.enable_reg = 0x0a08,
14398c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
14408c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
14418c2ecf20Sopenharmony_ci		{
14428c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup2_i2c_apps_clk",
14438c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
14448c2ecf20Sopenharmony_ci				"blsp2_qup2_i2c_apps_clk_src",
14458c2ecf20Sopenharmony_ci			},
14468c2ecf20Sopenharmony_ci			.num_parents = 1,
14478c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
14488c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
14498c2ecf20Sopenharmony_ci		},
14508c2ecf20Sopenharmony_ci	},
14518c2ecf20Sopenharmony_ci};
14528c2ecf20Sopenharmony_ci
14538c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
14548c2ecf20Sopenharmony_ci	.halt_reg = 0x0a04,
14558c2ecf20Sopenharmony_ci	.clkr = {
14568c2ecf20Sopenharmony_ci		.enable_reg = 0x0a04,
14578c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
14588c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
14598c2ecf20Sopenharmony_ci		{
14608c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup2_spi_apps_clk",
14618c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
14628c2ecf20Sopenharmony_ci				"blsp2_qup2_spi_apps_clk_src",
14638c2ecf20Sopenharmony_ci			},
14648c2ecf20Sopenharmony_ci			.num_parents = 1,
14658c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
14668c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
14678c2ecf20Sopenharmony_ci		},
14688c2ecf20Sopenharmony_ci	},
14698c2ecf20Sopenharmony_ci};
14708c2ecf20Sopenharmony_ci
14718c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
14728c2ecf20Sopenharmony_ci	.halt_reg = 0x0a88,
14738c2ecf20Sopenharmony_ci	.clkr = {
14748c2ecf20Sopenharmony_ci		.enable_reg = 0x0a88,
14758c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
14768c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
14778c2ecf20Sopenharmony_ci		{
14788c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup3_i2c_apps_clk",
14798c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
14808c2ecf20Sopenharmony_ci				"blsp2_qup3_i2c_apps_clk_src",
14818c2ecf20Sopenharmony_ci			},
14828c2ecf20Sopenharmony_ci			.num_parents = 1,
14838c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
14848c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
14858c2ecf20Sopenharmony_ci		},
14868c2ecf20Sopenharmony_ci	},
14878c2ecf20Sopenharmony_ci};
14888c2ecf20Sopenharmony_ci
14898c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
14908c2ecf20Sopenharmony_ci	.halt_reg = 0x0a84,
14918c2ecf20Sopenharmony_ci	.clkr = {
14928c2ecf20Sopenharmony_ci		.enable_reg = 0x0a84,
14938c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
14948c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
14958c2ecf20Sopenharmony_ci		{
14968c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup3_spi_apps_clk",
14978c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
14988c2ecf20Sopenharmony_ci				"blsp2_qup3_spi_apps_clk_src",
14998c2ecf20Sopenharmony_ci			},
15008c2ecf20Sopenharmony_ci			.num_parents = 1,
15018c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15028c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15038c2ecf20Sopenharmony_ci		},
15048c2ecf20Sopenharmony_ci	},
15058c2ecf20Sopenharmony_ci};
15068c2ecf20Sopenharmony_ci
15078c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
15088c2ecf20Sopenharmony_ci	.halt_reg = 0x0b08,
15098c2ecf20Sopenharmony_ci	.clkr = {
15108c2ecf20Sopenharmony_ci		.enable_reg = 0x0b08,
15118c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
15128c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
15138c2ecf20Sopenharmony_ci		{
15148c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup4_i2c_apps_clk",
15158c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
15168c2ecf20Sopenharmony_ci				"blsp2_qup4_i2c_apps_clk_src",
15178c2ecf20Sopenharmony_ci			},
15188c2ecf20Sopenharmony_ci			.num_parents = 1,
15198c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15208c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15218c2ecf20Sopenharmony_ci		},
15228c2ecf20Sopenharmony_ci	},
15238c2ecf20Sopenharmony_ci};
15248c2ecf20Sopenharmony_ci
15258c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
15268c2ecf20Sopenharmony_ci	.halt_reg = 0x0b04,
15278c2ecf20Sopenharmony_ci	.clkr = {
15288c2ecf20Sopenharmony_ci		.enable_reg = 0x0b04,
15298c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
15308c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
15318c2ecf20Sopenharmony_ci		{
15328c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup4_spi_apps_clk",
15338c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
15348c2ecf20Sopenharmony_ci				"blsp2_qup4_spi_apps_clk_src",
15358c2ecf20Sopenharmony_ci			},
15368c2ecf20Sopenharmony_ci			.num_parents = 1,
15378c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15388c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15398c2ecf20Sopenharmony_ci		},
15408c2ecf20Sopenharmony_ci	},
15418c2ecf20Sopenharmony_ci};
15428c2ecf20Sopenharmony_ci
15438c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
15448c2ecf20Sopenharmony_ci	.halt_reg = 0x0b88,
15458c2ecf20Sopenharmony_ci	.clkr = {
15468c2ecf20Sopenharmony_ci		.enable_reg = 0x0b88,
15478c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
15488c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
15498c2ecf20Sopenharmony_ci		{
15508c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup5_i2c_apps_clk",
15518c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
15528c2ecf20Sopenharmony_ci				"blsp2_qup5_i2c_apps_clk_src",
15538c2ecf20Sopenharmony_ci			},
15548c2ecf20Sopenharmony_ci			.num_parents = 1,
15558c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15568c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15578c2ecf20Sopenharmony_ci		},
15588c2ecf20Sopenharmony_ci	},
15598c2ecf20Sopenharmony_ci};
15608c2ecf20Sopenharmony_ci
15618c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
15628c2ecf20Sopenharmony_ci	.halt_reg = 0x0b84,
15638c2ecf20Sopenharmony_ci	.clkr = {
15648c2ecf20Sopenharmony_ci		.enable_reg = 0x0b84,
15658c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
15668c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
15678c2ecf20Sopenharmony_ci		{
15688c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup5_spi_apps_clk",
15698c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
15708c2ecf20Sopenharmony_ci				"blsp2_qup5_spi_apps_clk_src",
15718c2ecf20Sopenharmony_ci			},
15728c2ecf20Sopenharmony_ci			.num_parents = 1,
15738c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15748c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15758c2ecf20Sopenharmony_ci		},
15768c2ecf20Sopenharmony_ci	},
15778c2ecf20Sopenharmony_ci};
15788c2ecf20Sopenharmony_ci
15798c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
15808c2ecf20Sopenharmony_ci	.halt_reg = 0x0c08,
15818c2ecf20Sopenharmony_ci	.clkr = {
15828c2ecf20Sopenharmony_ci		.enable_reg = 0x0c08,
15838c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
15848c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
15858c2ecf20Sopenharmony_ci		{
15868c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup6_i2c_apps_clk",
15878c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
15888c2ecf20Sopenharmony_ci				"blsp2_qup6_i2c_apps_clk_src",
15898c2ecf20Sopenharmony_ci			},
15908c2ecf20Sopenharmony_ci			.num_parents = 1,
15918c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15928c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15938c2ecf20Sopenharmony_ci		},
15948c2ecf20Sopenharmony_ci	},
15958c2ecf20Sopenharmony_ci};
15968c2ecf20Sopenharmony_ci
15978c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
15988c2ecf20Sopenharmony_ci	.halt_reg = 0x0c04,
15998c2ecf20Sopenharmony_ci	.clkr = {
16008c2ecf20Sopenharmony_ci		.enable_reg = 0x0c04,
16018c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16028c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
16038c2ecf20Sopenharmony_ci		{
16048c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_qup6_spi_apps_clk",
16058c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
16068c2ecf20Sopenharmony_ci				"blsp2_qup6_spi_apps_clk_src",
16078c2ecf20Sopenharmony_ci			},
16088c2ecf20Sopenharmony_ci			.num_parents = 1,
16098c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16108c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16118c2ecf20Sopenharmony_ci		},
16128c2ecf20Sopenharmony_ci	},
16138c2ecf20Sopenharmony_ci};
16148c2ecf20Sopenharmony_ci
16158c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = {
16168c2ecf20Sopenharmony_ci	.halt_reg = 0x09c4,
16178c2ecf20Sopenharmony_ci	.clkr = {
16188c2ecf20Sopenharmony_ci		.enable_reg = 0x09c4,
16198c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16208c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
16218c2ecf20Sopenharmony_ci		{
16228c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_uart1_apps_clk",
16238c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
16248c2ecf20Sopenharmony_ci				"blsp2_uart1_apps_clk_src",
16258c2ecf20Sopenharmony_ci			},
16268c2ecf20Sopenharmony_ci			.num_parents = 1,
16278c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16288c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16298c2ecf20Sopenharmony_ci		},
16308c2ecf20Sopenharmony_ci	},
16318c2ecf20Sopenharmony_ci};
16328c2ecf20Sopenharmony_ci
16338c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = {
16348c2ecf20Sopenharmony_ci	.halt_reg = 0x0a44,
16358c2ecf20Sopenharmony_ci	.clkr = {
16368c2ecf20Sopenharmony_ci		.enable_reg = 0x0a44,
16378c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16388c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
16398c2ecf20Sopenharmony_ci		{
16408c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_uart2_apps_clk",
16418c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
16428c2ecf20Sopenharmony_ci				"blsp2_uart2_apps_clk_src",
16438c2ecf20Sopenharmony_ci			},
16448c2ecf20Sopenharmony_ci			.num_parents = 1,
16458c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16468c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16478c2ecf20Sopenharmony_ci		},
16488c2ecf20Sopenharmony_ci	},
16498c2ecf20Sopenharmony_ci};
16508c2ecf20Sopenharmony_ci
16518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart3_apps_clk = {
16528c2ecf20Sopenharmony_ci	.halt_reg = 0x0ac4,
16538c2ecf20Sopenharmony_ci	.clkr = {
16548c2ecf20Sopenharmony_ci		.enable_reg = 0x0ac4,
16558c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16568c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
16578c2ecf20Sopenharmony_ci		{
16588c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_uart3_apps_clk",
16598c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
16608c2ecf20Sopenharmony_ci				"blsp2_uart3_apps_clk_src",
16618c2ecf20Sopenharmony_ci			},
16628c2ecf20Sopenharmony_ci			.num_parents = 1,
16638c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16648c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16658c2ecf20Sopenharmony_ci		},
16668c2ecf20Sopenharmony_ci	},
16678c2ecf20Sopenharmony_ci};
16688c2ecf20Sopenharmony_ci
16698c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart4_apps_clk = {
16708c2ecf20Sopenharmony_ci	.halt_reg = 0x0b44,
16718c2ecf20Sopenharmony_ci	.clkr = {
16728c2ecf20Sopenharmony_ci		.enable_reg = 0x0b44,
16738c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16748c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
16758c2ecf20Sopenharmony_ci		{
16768c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_uart4_apps_clk",
16778c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
16788c2ecf20Sopenharmony_ci				"blsp2_uart4_apps_clk_src",
16798c2ecf20Sopenharmony_ci			},
16808c2ecf20Sopenharmony_ci			.num_parents = 1,
16818c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16838c2ecf20Sopenharmony_ci		},
16848c2ecf20Sopenharmony_ci	},
16858c2ecf20Sopenharmony_ci};
16868c2ecf20Sopenharmony_ci
16878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart5_apps_clk = {
16888c2ecf20Sopenharmony_ci	.halt_reg = 0x0bc4,
16898c2ecf20Sopenharmony_ci	.clkr = {
16908c2ecf20Sopenharmony_ci		.enable_reg = 0x0bc4,
16918c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16928c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
16938c2ecf20Sopenharmony_ci		{
16948c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_uart5_apps_clk",
16958c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
16968c2ecf20Sopenharmony_ci				"blsp2_uart5_apps_clk_src",
16978c2ecf20Sopenharmony_ci			},
16988c2ecf20Sopenharmony_ci			.num_parents = 1,
16998c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17008c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17018c2ecf20Sopenharmony_ci		},
17028c2ecf20Sopenharmony_ci	},
17038c2ecf20Sopenharmony_ci};
17048c2ecf20Sopenharmony_ci
17058c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart6_apps_clk = {
17068c2ecf20Sopenharmony_ci	.halt_reg = 0x0c44,
17078c2ecf20Sopenharmony_ci	.clkr = {
17088c2ecf20Sopenharmony_ci		.enable_reg = 0x0c44,
17098c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17108c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
17118c2ecf20Sopenharmony_ci		{
17128c2ecf20Sopenharmony_ci			.name = "gcc_blsp2_uart6_apps_clk",
17138c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
17148c2ecf20Sopenharmony_ci				"blsp2_uart6_apps_clk_src",
17158c2ecf20Sopenharmony_ci			},
17168c2ecf20Sopenharmony_ci			.num_parents = 1,
17178c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17188c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17198c2ecf20Sopenharmony_ci		},
17208c2ecf20Sopenharmony_ci	},
17218c2ecf20Sopenharmony_ci};
17228c2ecf20Sopenharmony_ci
17238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
17248c2ecf20Sopenharmony_ci	.halt_reg = 0x1900,
17258c2ecf20Sopenharmony_ci	.clkr = {
17268c2ecf20Sopenharmony_ci		.enable_reg = 0x1900,
17278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
17298c2ecf20Sopenharmony_ci		{
17308c2ecf20Sopenharmony_ci			.name = "gcc_gp1_clk",
17318c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
17328c2ecf20Sopenharmony_ci				"gp1_clk_src",
17338c2ecf20Sopenharmony_ci			},
17348c2ecf20Sopenharmony_ci			.num_parents = 1,
17358c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17368c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17378c2ecf20Sopenharmony_ci		},
17388c2ecf20Sopenharmony_ci	},
17398c2ecf20Sopenharmony_ci};
17408c2ecf20Sopenharmony_ci
17418c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
17428c2ecf20Sopenharmony_ci	.halt_reg = 0x1940,
17438c2ecf20Sopenharmony_ci	.clkr = {
17448c2ecf20Sopenharmony_ci		.enable_reg = 0x1940,
17458c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17468c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
17478c2ecf20Sopenharmony_ci		{
17488c2ecf20Sopenharmony_ci			.name = "gcc_gp2_clk",
17498c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
17508c2ecf20Sopenharmony_ci				"gp2_clk_src",
17518c2ecf20Sopenharmony_ci			},
17528c2ecf20Sopenharmony_ci			.num_parents = 1,
17538c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17548c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17558c2ecf20Sopenharmony_ci		},
17568c2ecf20Sopenharmony_ci	},
17578c2ecf20Sopenharmony_ci};
17588c2ecf20Sopenharmony_ci
17598c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
17608c2ecf20Sopenharmony_ci	.halt_reg = 0x1980,
17618c2ecf20Sopenharmony_ci	.clkr = {
17628c2ecf20Sopenharmony_ci		.enable_reg = 0x1980,
17638c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17648c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
17658c2ecf20Sopenharmony_ci		{
17668c2ecf20Sopenharmony_ci			.name = "gcc_gp3_clk",
17678c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
17688c2ecf20Sopenharmony_ci				"gp3_clk_src",
17698c2ecf20Sopenharmony_ci			},
17708c2ecf20Sopenharmony_ci			.num_parents = 1,
17718c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17728c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17738c2ecf20Sopenharmony_ci		},
17748c2ecf20Sopenharmony_ci	},
17758c2ecf20Sopenharmony_ci};
17768c2ecf20Sopenharmony_ci
17778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_lpass_q6_axi_clk = {
17788c2ecf20Sopenharmony_ci	.halt_reg = 0x0280,
17798c2ecf20Sopenharmony_ci	.clkr = {
17808c2ecf20Sopenharmony_ci		.enable_reg = 0x0280,
17818c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17828c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
17838c2ecf20Sopenharmony_ci		{
17848c2ecf20Sopenharmony_ci			.name = "gcc_lpass_q6_axi_clk",
17858c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17868c2ecf20Sopenharmony_ci		},
17878c2ecf20Sopenharmony_ci	},
17888c2ecf20Sopenharmony_ci};
17898c2ecf20Sopenharmony_ci
17908c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
17918c2ecf20Sopenharmony_ci	.halt_reg = 0x0284,
17928c2ecf20Sopenharmony_ci	.clkr = {
17938c2ecf20Sopenharmony_ci		.enable_reg = 0x0284,
17948c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17958c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
17968c2ecf20Sopenharmony_ci		{
17978c2ecf20Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
17988c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17998c2ecf20Sopenharmony_ci		},
18008c2ecf20Sopenharmony_ci	},
18018c2ecf20Sopenharmony_ci};
18028c2ecf20Sopenharmony_ci
18038c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
18048c2ecf20Sopenharmony_ci	.halt_reg = 0x1ad4,
18058c2ecf20Sopenharmony_ci	.clkr = {
18068c2ecf20Sopenharmony_ci		.enable_reg = 0x1ad4,
18078c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18088c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
18098c2ecf20Sopenharmony_ci		{
18108c2ecf20Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
18118c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
18128c2ecf20Sopenharmony_ci				"pcie_0_aux_clk_src",
18138c2ecf20Sopenharmony_ci			},
18148c2ecf20Sopenharmony_ci			.num_parents = 1,
18158c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
18168c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18178c2ecf20Sopenharmony_ci		},
18188c2ecf20Sopenharmony_ci	},
18198c2ecf20Sopenharmony_ci};
18208c2ecf20Sopenharmony_ci
18218c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
18228c2ecf20Sopenharmony_ci	.halt_reg = 0x1ad0,
18238c2ecf20Sopenharmony_ci	.clkr = {
18248c2ecf20Sopenharmony_ci		.enable_reg = 0x1ad0,
18258c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18268c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
18278c2ecf20Sopenharmony_ci		{
18288c2ecf20Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
18298c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18308c2ecf20Sopenharmony_ci		},
18318c2ecf20Sopenharmony_ci	},
18328c2ecf20Sopenharmony_ci};
18338c2ecf20Sopenharmony_ci
18348c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
18358c2ecf20Sopenharmony_ci	.halt_reg = 0x1acc,
18368c2ecf20Sopenharmony_ci	.clkr = {
18378c2ecf20Sopenharmony_ci		.enable_reg = 0x1acc,
18388c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18398c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
18408c2ecf20Sopenharmony_ci		{
18418c2ecf20Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
18428c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18438c2ecf20Sopenharmony_ci		},
18448c2ecf20Sopenharmony_ci	},
18458c2ecf20Sopenharmony_ci};
18468c2ecf20Sopenharmony_ci
18478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
18488c2ecf20Sopenharmony_ci	.halt_reg = 0x1ad8,
18498c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
18508c2ecf20Sopenharmony_ci	.clkr = {
18518c2ecf20Sopenharmony_ci		.enable_reg = 0x1ad8,
18528c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18538c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
18548c2ecf20Sopenharmony_ci		{
18558c2ecf20Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
18568c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
18578c2ecf20Sopenharmony_ci				"pcie_0_pipe_clk_src",
18588c2ecf20Sopenharmony_ci			},
18598c2ecf20Sopenharmony_ci			.num_parents = 1,
18608c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
18618c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18628c2ecf20Sopenharmony_ci		},
18638c2ecf20Sopenharmony_ci	},
18648c2ecf20Sopenharmony_ci};
18658c2ecf20Sopenharmony_ci
18668c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
18678c2ecf20Sopenharmony_ci	.halt_reg = 0x1ac8,
18688c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
18698c2ecf20Sopenharmony_ci	.clkr = {
18708c2ecf20Sopenharmony_ci		.enable_reg = 0x1ac8,
18718c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18728c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
18738c2ecf20Sopenharmony_ci		{
18748c2ecf20Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
18758c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18768c2ecf20Sopenharmony_ci		},
18778c2ecf20Sopenharmony_ci	},
18788c2ecf20Sopenharmony_ci};
18798c2ecf20Sopenharmony_ci
18808c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
18818c2ecf20Sopenharmony_ci	.halt_reg = 0x1b54,
18828c2ecf20Sopenharmony_ci	.clkr = {
18838c2ecf20Sopenharmony_ci		.enable_reg = 0x1b54,
18848c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18858c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
18868c2ecf20Sopenharmony_ci		{
18878c2ecf20Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
18888c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
18898c2ecf20Sopenharmony_ci				"pcie_1_aux_clk_src",
18908c2ecf20Sopenharmony_ci			},
18918c2ecf20Sopenharmony_ci			.num_parents = 1,
18928c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
18938c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18948c2ecf20Sopenharmony_ci		},
18958c2ecf20Sopenharmony_ci	},
18968c2ecf20Sopenharmony_ci};
18978c2ecf20Sopenharmony_ci
18988c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
18998c2ecf20Sopenharmony_ci	.halt_reg = 0x1b54,
19008c2ecf20Sopenharmony_ci	.clkr = {
19018c2ecf20Sopenharmony_ci		.enable_reg = 0x1b54,
19028c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19038c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
19048c2ecf20Sopenharmony_ci		{
19058c2ecf20Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
19068c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19078c2ecf20Sopenharmony_ci		},
19088c2ecf20Sopenharmony_ci	},
19098c2ecf20Sopenharmony_ci};
19108c2ecf20Sopenharmony_ci
19118c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
19128c2ecf20Sopenharmony_ci	.halt_reg = 0x1b50,
19138c2ecf20Sopenharmony_ci	.clkr = {
19148c2ecf20Sopenharmony_ci		.enable_reg = 0x1b50,
19158c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19168c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
19178c2ecf20Sopenharmony_ci		{
19188c2ecf20Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
19198c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19208c2ecf20Sopenharmony_ci		},
19218c2ecf20Sopenharmony_ci	},
19228c2ecf20Sopenharmony_ci};
19238c2ecf20Sopenharmony_ci
19248c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
19258c2ecf20Sopenharmony_ci	.halt_reg = 0x1b58,
19268c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
19278c2ecf20Sopenharmony_ci	.clkr = {
19288c2ecf20Sopenharmony_ci		.enable_reg = 0x1b58,
19298c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19308c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
19318c2ecf20Sopenharmony_ci		{
19328c2ecf20Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
19338c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
19348c2ecf20Sopenharmony_ci				"pcie_1_pipe_clk_src",
19358c2ecf20Sopenharmony_ci			},
19368c2ecf20Sopenharmony_ci			.num_parents = 1,
19378c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19388c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19398c2ecf20Sopenharmony_ci		},
19408c2ecf20Sopenharmony_ci	},
19418c2ecf20Sopenharmony_ci};
19428c2ecf20Sopenharmony_ci
19438c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
19448c2ecf20Sopenharmony_ci	.halt_reg = 0x1b48,
19458c2ecf20Sopenharmony_ci	.clkr = {
19468c2ecf20Sopenharmony_ci		.enable_reg = 0x1b48,
19478c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19488c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
19498c2ecf20Sopenharmony_ci		{
19508c2ecf20Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
19518c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19528c2ecf20Sopenharmony_ci		},
19538c2ecf20Sopenharmony_ci	},
19548c2ecf20Sopenharmony_ci};
19558c2ecf20Sopenharmony_ci
19568c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
19578c2ecf20Sopenharmony_ci	.halt_reg = 0x0ccc,
19588c2ecf20Sopenharmony_ci	.clkr = {
19598c2ecf20Sopenharmony_ci		.enable_reg = 0x0ccc,
19608c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19618c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
19628c2ecf20Sopenharmony_ci		{
19638c2ecf20Sopenharmony_ci			.name = "gcc_pdm2_clk",
19648c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
19658c2ecf20Sopenharmony_ci				"pdm2_clk_src",
19668c2ecf20Sopenharmony_ci			},
19678c2ecf20Sopenharmony_ci			.num_parents = 1,
19688c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19698c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19708c2ecf20Sopenharmony_ci		},
19718c2ecf20Sopenharmony_ci	},
19728c2ecf20Sopenharmony_ci};
19738c2ecf20Sopenharmony_ci
19748c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
19758c2ecf20Sopenharmony_ci	.halt_reg = 0x0cc4,
19768c2ecf20Sopenharmony_ci	.clkr = {
19778c2ecf20Sopenharmony_ci		.enable_reg = 0x0cc4,
19788c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19798c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
19808c2ecf20Sopenharmony_ci		{
19818c2ecf20Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
19828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19838c2ecf20Sopenharmony_ci		},
19848c2ecf20Sopenharmony_ci	},
19858c2ecf20Sopenharmony_ci};
19868c2ecf20Sopenharmony_ci
19878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
19888c2ecf20Sopenharmony_ci	.halt_reg = 0x04c4,
19898c2ecf20Sopenharmony_ci	.clkr = {
19908c2ecf20Sopenharmony_ci		.enable_reg = 0x04c4,
19918c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19928c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
19938c2ecf20Sopenharmony_ci		{
19948c2ecf20Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
19958c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
19968c2ecf20Sopenharmony_ci				"sdcc1_apps_clk_src",
19978c2ecf20Sopenharmony_ci			},
19988c2ecf20Sopenharmony_ci			.num_parents = 1,
19998c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20008c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20018c2ecf20Sopenharmony_ci		},
20028c2ecf20Sopenharmony_ci	},
20038c2ecf20Sopenharmony_ci};
20048c2ecf20Sopenharmony_ci
20058c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
20068c2ecf20Sopenharmony_ci	.halt_reg = 0x04c8,
20078c2ecf20Sopenharmony_ci	.clkr = {
20088c2ecf20Sopenharmony_ci		.enable_reg = 0x04c8,
20098c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20108c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
20118c2ecf20Sopenharmony_ci		{
20128c2ecf20Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
20138c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20148c2ecf20Sopenharmony_ci				"periph_noc_clk_src",
20158c2ecf20Sopenharmony_ci			},
20168c2ecf20Sopenharmony_ci			.num_parents = 1,
20178c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20188c2ecf20Sopenharmony_ci		},
20198c2ecf20Sopenharmony_ci	},
20208c2ecf20Sopenharmony_ci};
20218c2ecf20Sopenharmony_ci
20228c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
20238c2ecf20Sopenharmony_ci	.halt_reg = 0x0508,
20248c2ecf20Sopenharmony_ci	.clkr = {
20258c2ecf20Sopenharmony_ci		.enable_reg = 0x0508,
20268c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20278c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
20288c2ecf20Sopenharmony_ci		{
20298c2ecf20Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
20308c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20318c2ecf20Sopenharmony_ci				"periph_noc_clk_src",
20328c2ecf20Sopenharmony_ci			},
20338c2ecf20Sopenharmony_ci			.num_parents = 1,
20348c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20358c2ecf20Sopenharmony_ci		},
20368c2ecf20Sopenharmony_ci	},
20378c2ecf20Sopenharmony_ci};
20388c2ecf20Sopenharmony_ci
20398c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
20408c2ecf20Sopenharmony_ci	.halt_reg = 0x0504,
20418c2ecf20Sopenharmony_ci	.clkr = {
20428c2ecf20Sopenharmony_ci		.enable_reg = 0x0504,
20438c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20448c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
20458c2ecf20Sopenharmony_ci		{
20468c2ecf20Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
20478c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
20488c2ecf20Sopenharmony_ci				"sdcc2_apps_clk_src",
20498c2ecf20Sopenharmony_ci			},
20508c2ecf20Sopenharmony_ci			.num_parents = 1,
20518c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20528c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20538c2ecf20Sopenharmony_ci		},
20548c2ecf20Sopenharmony_ci	},
20558c2ecf20Sopenharmony_ci};
20568c2ecf20Sopenharmony_ci
20578c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc3_ahb_clk = {
20588c2ecf20Sopenharmony_ci	.halt_reg = 0x0548,
20598c2ecf20Sopenharmony_ci	.clkr = {
20608c2ecf20Sopenharmony_ci		.enable_reg = 0x0548,
20618c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20628c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
20638c2ecf20Sopenharmony_ci		{
20648c2ecf20Sopenharmony_ci			.name = "gcc_sdcc3_ahb_clk",
20658c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20668c2ecf20Sopenharmony_ci				"periph_noc_clk_src",
20678c2ecf20Sopenharmony_ci			},
20688c2ecf20Sopenharmony_ci			.num_parents = 1,
20698c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20708c2ecf20Sopenharmony_ci		},
20718c2ecf20Sopenharmony_ci	},
20728c2ecf20Sopenharmony_ci};
20738c2ecf20Sopenharmony_ci
20748c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc3_apps_clk = {
20758c2ecf20Sopenharmony_ci	.halt_reg = 0x0544,
20768c2ecf20Sopenharmony_ci	.clkr = {
20778c2ecf20Sopenharmony_ci		.enable_reg = 0x0544,
20788c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20798c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
20808c2ecf20Sopenharmony_ci		{
20818c2ecf20Sopenharmony_ci			.name = "gcc_sdcc3_apps_clk",
20828c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
20838c2ecf20Sopenharmony_ci				"sdcc3_apps_clk_src",
20848c2ecf20Sopenharmony_ci			},
20858c2ecf20Sopenharmony_ci			.num_parents = 1,
20868c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20878c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20888c2ecf20Sopenharmony_ci		},
20898c2ecf20Sopenharmony_ci	},
20908c2ecf20Sopenharmony_ci};
20918c2ecf20Sopenharmony_ci
20928c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
20938c2ecf20Sopenharmony_ci	.halt_reg = 0x0588,
20948c2ecf20Sopenharmony_ci	.clkr = {
20958c2ecf20Sopenharmony_ci		.enable_reg = 0x0588,
20968c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20978c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
20988c2ecf20Sopenharmony_ci		{
20998c2ecf20Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
21008c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
21018c2ecf20Sopenharmony_ci				"periph_noc_clk_src",
21028c2ecf20Sopenharmony_ci			},
21038c2ecf20Sopenharmony_ci			.num_parents = 1,
21048c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21058c2ecf20Sopenharmony_ci		},
21068c2ecf20Sopenharmony_ci	},
21078c2ecf20Sopenharmony_ci};
21088c2ecf20Sopenharmony_ci
21098c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
21108c2ecf20Sopenharmony_ci	.halt_reg = 0x0584,
21118c2ecf20Sopenharmony_ci	.clkr = {
21128c2ecf20Sopenharmony_ci		.enable_reg = 0x0584,
21138c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21148c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
21158c2ecf20Sopenharmony_ci		{
21168c2ecf20Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
21178c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
21188c2ecf20Sopenharmony_ci				"sdcc4_apps_clk_src",
21198c2ecf20Sopenharmony_ci			},
21208c2ecf20Sopenharmony_ci			.num_parents = 1,
21218c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21228c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21238c2ecf20Sopenharmony_ci		},
21248c2ecf20Sopenharmony_ci	},
21258c2ecf20Sopenharmony_ci};
21268c2ecf20Sopenharmony_ci
21278c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sys_noc_ufs_axi_clk = {
21288c2ecf20Sopenharmony_ci	.halt_reg = 0x1d7c,
21298c2ecf20Sopenharmony_ci	.clkr = {
21308c2ecf20Sopenharmony_ci		.enable_reg = 0x1d7c,
21318c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21328c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
21338c2ecf20Sopenharmony_ci		{
21348c2ecf20Sopenharmony_ci			.name = "gcc_sys_noc_ufs_axi_clk",
21358c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
21368c2ecf20Sopenharmony_ci				"ufs_axi_clk_src",
21378c2ecf20Sopenharmony_ci			},
21388c2ecf20Sopenharmony_ci			.num_parents = 1,
21398c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21408c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21418c2ecf20Sopenharmony_ci		},
21428c2ecf20Sopenharmony_ci	},
21438c2ecf20Sopenharmony_ci};
21448c2ecf20Sopenharmony_ci
21458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_axi_clk = {
21468c2ecf20Sopenharmony_ci	.halt_reg = 0x03fc,
21478c2ecf20Sopenharmony_ci	.clkr = {
21488c2ecf20Sopenharmony_ci		.enable_reg = 0x03fc,
21498c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21508c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
21518c2ecf20Sopenharmony_ci		{
21528c2ecf20Sopenharmony_ci			.name = "gcc_sys_noc_usb3_axi_clk",
21538c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
21548c2ecf20Sopenharmony_ci				"usb30_master_clk_src",
21558c2ecf20Sopenharmony_ci			},
21568c2ecf20Sopenharmony_ci			.num_parents = 1,
21578c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21588c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21598c2ecf20Sopenharmony_ci		},
21608c2ecf20Sopenharmony_ci	},
21618c2ecf20Sopenharmony_ci};
21628c2ecf20Sopenharmony_ci
21638c2ecf20Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = {
21648c2ecf20Sopenharmony_ci	.halt_reg = 0x0d84,
21658c2ecf20Sopenharmony_ci	.clkr = {
21668c2ecf20Sopenharmony_ci		.enable_reg = 0x0d84,
21678c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21688c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
21698c2ecf20Sopenharmony_ci		{
21708c2ecf20Sopenharmony_ci			.name = "gcc_tsif_ahb_clk",
21718c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21728c2ecf20Sopenharmony_ci		},
21738c2ecf20Sopenharmony_ci	},
21748c2ecf20Sopenharmony_ci};
21758c2ecf20Sopenharmony_ci
21768c2ecf20Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = {
21778c2ecf20Sopenharmony_ci	.halt_reg = 0x0d88,
21788c2ecf20Sopenharmony_ci	.clkr = {
21798c2ecf20Sopenharmony_ci		.enable_reg = 0x0d88,
21808c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21818c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
21828c2ecf20Sopenharmony_ci		{
21838c2ecf20Sopenharmony_ci			.name = "gcc_tsif_ref_clk",
21848c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
21858c2ecf20Sopenharmony_ci				"tsif_ref_clk_src",
21868c2ecf20Sopenharmony_ci			},
21878c2ecf20Sopenharmony_ci			.num_parents = 1,
21888c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21898c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21908c2ecf20Sopenharmony_ci		},
21918c2ecf20Sopenharmony_ci	},
21928c2ecf20Sopenharmony_ci};
21938c2ecf20Sopenharmony_ci
21948c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_ahb_clk = {
21958c2ecf20Sopenharmony_ci	.halt_reg = 0x1d4c,
21968c2ecf20Sopenharmony_ci	.clkr = {
21978c2ecf20Sopenharmony_ci		.enable_reg = 0x1d4c,
21988c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21998c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
22008c2ecf20Sopenharmony_ci		{
22018c2ecf20Sopenharmony_ci			.name = "gcc_ufs_ahb_clk",
22028c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22038c2ecf20Sopenharmony_ci		},
22048c2ecf20Sopenharmony_ci	},
22058c2ecf20Sopenharmony_ci};
22068c2ecf20Sopenharmony_ci
22078c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_axi_clk = {
22088c2ecf20Sopenharmony_ci	.halt_reg = 0x1d48,
22098c2ecf20Sopenharmony_ci	.clkr = {
22108c2ecf20Sopenharmony_ci		.enable_reg = 0x1d48,
22118c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22128c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
22138c2ecf20Sopenharmony_ci		{
22148c2ecf20Sopenharmony_ci			.name = "gcc_ufs_axi_clk",
22158c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
22168c2ecf20Sopenharmony_ci				"ufs_axi_clk_src",
22178c2ecf20Sopenharmony_ci			},
22188c2ecf20Sopenharmony_ci			.num_parents = 1,
22198c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22208c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22218c2ecf20Sopenharmony_ci		},
22228c2ecf20Sopenharmony_ci	},
22238c2ecf20Sopenharmony_ci};
22248c2ecf20Sopenharmony_ci
22258c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_cfg_clk = {
22268c2ecf20Sopenharmony_ci	.halt_reg = 0x1d54,
22278c2ecf20Sopenharmony_ci	.clkr = {
22288c2ecf20Sopenharmony_ci		.enable_reg = 0x1d54,
22298c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22308c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
22318c2ecf20Sopenharmony_ci		{
22328c2ecf20Sopenharmony_ci			.name = "gcc_ufs_rx_cfg_clk",
22338c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
22348c2ecf20Sopenharmony_ci				"ufs_axi_clk_src",
22358c2ecf20Sopenharmony_ci			},
22368c2ecf20Sopenharmony_ci			.num_parents = 1,
22378c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22388c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22398c2ecf20Sopenharmony_ci		},
22408c2ecf20Sopenharmony_ci	},
22418c2ecf20Sopenharmony_ci};
22428c2ecf20Sopenharmony_ci
22438c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_0_clk = {
22448c2ecf20Sopenharmony_ci	.halt_reg = 0x1d60,
22458c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
22468c2ecf20Sopenharmony_ci	.clkr = {
22478c2ecf20Sopenharmony_ci		.enable_reg = 0x1d60,
22488c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22498c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
22508c2ecf20Sopenharmony_ci		{
22518c2ecf20Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_0_clk",
22528c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22538c2ecf20Sopenharmony_ci		},
22548c2ecf20Sopenharmony_ci	},
22558c2ecf20Sopenharmony_ci};
22568c2ecf20Sopenharmony_ci
22578c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_1_clk = {
22588c2ecf20Sopenharmony_ci	.halt_reg = 0x1d64,
22598c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
22608c2ecf20Sopenharmony_ci	.clkr = {
22618c2ecf20Sopenharmony_ci		.enable_reg = 0x1d64,
22628c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22638c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
22648c2ecf20Sopenharmony_ci		{
22658c2ecf20Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_1_clk",
22668c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22678c2ecf20Sopenharmony_ci		},
22688c2ecf20Sopenharmony_ci	},
22698c2ecf20Sopenharmony_ci};
22708c2ecf20Sopenharmony_ci
22718c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_cfg_clk = {
22728c2ecf20Sopenharmony_ci	.halt_reg = 0x1d50,
22738c2ecf20Sopenharmony_ci	.clkr = {
22748c2ecf20Sopenharmony_ci		.enable_reg = 0x1d50,
22758c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22768c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
22778c2ecf20Sopenharmony_ci		{
22788c2ecf20Sopenharmony_ci			.name = "gcc_ufs_tx_cfg_clk",
22798c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
22808c2ecf20Sopenharmony_ci				"ufs_axi_clk_src",
22818c2ecf20Sopenharmony_ci			},
22828c2ecf20Sopenharmony_ci			.num_parents = 1,
22838c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22848c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22858c2ecf20Sopenharmony_ci		},
22868c2ecf20Sopenharmony_ci	},
22878c2ecf20Sopenharmony_ci};
22888c2ecf20Sopenharmony_ci
22898c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_0_clk = {
22908c2ecf20Sopenharmony_ci	.halt_reg = 0x1d58,
22918c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
22928c2ecf20Sopenharmony_ci	.clkr = {
22938c2ecf20Sopenharmony_ci		.enable_reg = 0x1d58,
22948c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22958c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
22968c2ecf20Sopenharmony_ci		{
22978c2ecf20Sopenharmony_ci			.name = "gcc_ufs_tx_symbol_0_clk",
22988c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22998c2ecf20Sopenharmony_ci		},
23008c2ecf20Sopenharmony_ci	},
23018c2ecf20Sopenharmony_ci};
23028c2ecf20Sopenharmony_ci
23038c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_1_clk = {
23048c2ecf20Sopenharmony_ci	.halt_reg = 0x1d5c,
23058c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
23068c2ecf20Sopenharmony_ci	.clkr = {
23078c2ecf20Sopenharmony_ci		.enable_reg = 0x1d5c,
23088c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23098c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
23108c2ecf20Sopenharmony_ci		{
23118c2ecf20Sopenharmony_ci			.name = "gcc_ufs_tx_symbol_1_clk",
23128c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23138c2ecf20Sopenharmony_ci		},
23148c2ecf20Sopenharmony_ci	},
23158c2ecf20Sopenharmony_ci};
23168c2ecf20Sopenharmony_ci
23178c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb2_hs_phy_sleep_clk = {
23188c2ecf20Sopenharmony_ci	.halt_reg = 0x04ac,
23198c2ecf20Sopenharmony_ci	.clkr = {
23208c2ecf20Sopenharmony_ci		.enable_reg = 0x04ac,
23218c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23228c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
23238c2ecf20Sopenharmony_ci		{
23248c2ecf20Sopenharmony_ci			.name = "gcc_usb2_hs_phy_sleep_clk",
23258c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23268c2ecf20Sopenharmony_ci		},
23278c2ecf20Sopenharmony_ci	},
23288c2ecf20Sopenharmony_ci};
23298c2ecf20Sopenharmony_ci
23308c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = {
23318c2ecf20Sopenharmony_ci	.halt_reg = 0x03c8,
23328c2ecf20Sopenharmony_ci	.clkr = {
23338c2ecf20Sopenharmony_ci		.enable_reg = 0x03c8,
23348c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23358c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
23368c2ecf20Sopenharmony_ci		{
23378c2ecf20Sopenharmony_ci			.name = "gcc_usb30_master_clk",
23388c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
23398c2ecf20Sopenharmony_ci				"usb30_master_clk_src",
23408c2ecf20Sopenharmony_ci			},
23418c2ecf20Sopenharmony_ci			.num_parents = 1,
23428c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23438c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23448c2ecf20Sopenharmony_ci		},
23458c2ecf20Sopenharmony_ci	},
23468c2ecf20Sopenharmony_ci};
23478c2ecf20Sopenharmony_ci
23488c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = {
23498c2ecf20Sopenharmony_ci	.halt_reg = 0x03d0,
23508c2ecf20Sopenharmony_ci	.clkr = {
23518c2ecf20Sopenharmony_ci		.enable_reg = 0x03d0,
23528c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23538c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
23548c2ecf20Sopenharmony_ci		{
23558c2ecf20Sopenharmony_ci			.name = "gcc_usb30_mock_utmi_clk",
23568c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
23578c2ecf20Sopenharmony_ci				"usb30_mock_utmi_clk_src",
23588c2ecf20Sopenharmony_ci			},
23598c2ecf20Sopenharmony_ci			.num_parents = 1,
23608c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23618c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23628c2ecf20Sopenharmony_ci		},
23638c2ecf20Sopenharmony_ci	},
23648c2ecf20Sopenharmony_ci};
23658c2ecf20Sopenharmony_ci
23668c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = {
23678c2ecf20Sopenharmony_ci	.halt_reg = 0x03cc,
23688c2ecf20Sopenharmony_ci	.clkr = {
23698c2ecf20Sopenharmony_ci		.enable_reg = 0x03cc,
23708c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23718c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
23728c2ecf20Sopenharmony_ci		{
23738c2ecf20Sopenharmony_ci			.name = "gcc_usb30_sleep_clk",
23748c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23758c2ecf20Sopenharmony_ci		},
23768c2ecf20Sopenharmony_ci	},
23778c2ecf20Sopenharmony_ci};
23788c2ecf20Sopenharmony_ci
23798c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_aux_clk = {
23808c2ecf20Sopenharmony_ci	.halt_reg = 0x1408,
23818c2ecf20Sopenharmony_ci	.clkr = {
23828c2ecf20Sopenharmony_ci		.enable_reg = 0x1408,
23838c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23848c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
23858c2ecf20Sopenharmony_ci		{
23868c2ecf20Sopenharmony_ci			.name = "gcc_usb3_phy_aux_clk",
23878c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
23888c2ecf20Sopenharmony_ci				"usb3_phy_aux_clk_src",
23898c2ecf20Sopenharmony_ci			},
23908c2ecf20Sopenharmony_ci			.num_parents = 1,
23918c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23928c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23938c2ecf20Sopenharmony_ci		},
23948c2ecf20Sopenharmony_ci	},
23958c2ecf20Sopenharmony_ci};
23968c2ecf20Sopenharmony_ci
23978c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
23988c2ecf20Sopenharmony_ci	.halt_reg = 0x0488,
23998c2ecf20Sopenharmony_ci	.clkr = {
24008c2ecf20Sopenharmony_ci		.enable_reg = 0x0488,
24018c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24028c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
24038c2ecf20Sopenharmony_ci		{
24048c2ecf20Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
24058c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24068c2ecf20Sopenharmony_ci		},
24078c2ecf20Sopenharmony_ci	},
24088c2ecf20Sopenharmony_ci};
24098c2ecf20Sopenharmony_ci
24108c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
24118c2ecf20Sopenharmony_ci	.halt_reg = 0x0484,
24128c2ecf20Sopenharmony_ci	.clkr = {
24138c2ecf20Sopenharmony_ci		.enable_reg = 0x0484,
24148c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24158c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
24168c2ecf20Sopenharmony_ci		{
24178c2ecf20Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
24188c2ecf20Sopenharmony_ci			.parent_names = (const char *[]) {
24198c2ecf20Sopenharmony_ci				"usb_hs_system_clk_src",
24208c2ecf20Sopenharmony_ci			},
24218c2ecf20Sopenharmony_ci			.num_parents = 1,
24228c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24238c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24248c2ecf20Sopenharmony_ci		},
24258c2ecf20Sopenharmony_ci	},
24268c2ecf20Sopenharmony_ci};
24278c2ecf20Sopenharmony_ci
24288c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
24298c2ecf20Sopenharmony_ci	.halt_reg = 0x1a84,
24308c2ecf20Sopenharmony_ci	.clkr = {
24318c2ecf20Sopenharmony_ci		.enable_reg = 0x1a84,
24328c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24338c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data)
24348c2ecf20Sopenharmony_ci		{
24358c2ecf20Sopenharmony_ci			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
24368c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24378c2ecf20Sopenharmony_ci		},
24388c2ecf20Sopenharmony_ci	},
24398c2ecf20Sopenharmony_ci};
24408c2ecf20Sopenharmony_ci
24418c2ecf20Sopenharmony_cistatic struct gdsc pcie_gdsc = {
24428c2ecf20Sopenharmony_ci		.gdscr = 0x1e18,
24438c2ecf20Sopenharmony_ci		.pd = {
24448c2ecf20Sopenharmony_ci			.name = "pcie",
24458c2ecf20Sopenharmony_ci		},
24468c2ecf20Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
24478c2ecf20Sopenharmony_ci};
24488c2ecf20Sopenharmony_ci
24498c2ecf20Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
24508c2ecf20Sopenharmony_ci		.gdscr = 0x1ac4,
24518c2ecf20Sopenharmony_ci		.pd = {
24528c2ecf20Sopenharmony_ci			.name = "pcie_0",
24538c2ecf20Sopenharmony_ci		},
24548c2ecf20Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
24558c2ecf20Sopenharmony_ci};
24568c2ecf20Sopenharmony_ci
24578c2ecf20Sopenharmony_cistatic struct gdsc pcie_1_gdsc = {
24588c2ecf20Sopenharmony_ci		.gdscr = 0x1b44,
24598c2ecf20Sopenharmony_ci		.pd = {
24608c2ecf20Sopenharmony_ci			.name = "pcie_1",
24618c2ecf20Sopenharmony_ci		},
24628c2ecf20Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
24638c2ecf20Sopenharmony_ci};
24648c2ecf20Sopenharmony_ci
24658c2ecf20Sopenharmony_cistatic struct gdsc usb30_gdsc = {
24668c2ecf20Sopenharmony_ci		.gdscr = 0x3c4,
24678c2ecf20Sopenharmony_ci		.pd = {
24688c2ecf20Sopenharmony_ci			.name = "usb30",
24698c2ecf20Sopenharmony_ci		},
24708c2ecf20Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
24718c2ecf20Sopenharmony_ci};
24728c2ecf20Sopenharmony_ci
24738c2ecf20Sopenharmony_cistatic struct gdsc ufs_gdsc = {
24748c2ecf20Sopenharmony_ci		.gdscr = 0x1d44,
24758c2ecf20Sopenharmony_ci		.pd = {
24768c2ecf20Sopenharmony_ci			.name = "ufs",
24778c2ecf20Sopenharmony_ci		},
24788c2ecf20Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
24798c2ecf20Sopenharmony_ci};
24808c2ecf20Sopenharmony_ci
24818c2ecf20Sopenharmony_cistatic struct clk_regmap *gcc_msm8994_clocks[] = {
24828c2ecf20Sopenharmony_ci	[GPLL0_EARLY] = &gpll0_early.clkr,
24838c2ecf20Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
24848c2ecf20Sopenharmony_ci	[GPLL4_EARLY] = &gpll4_early.clkr,
24858c2ecf20Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
24868c2ecf20Sopenharmony_ci	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
24878c2ecf20Sopenharmony_ci	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
24888c2ecf20Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
24898c2ecf20Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
24908c2ecf20Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
24918c2ecf20Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
24928c2ecf20Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
24938c2ecf20Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
24948c2ecf20Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
24958c2ecf20Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
24968c2ecf20Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
24978c2ecf20Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
24988c2ecf20Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
24998c2ecf20Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
25008c2ecf20Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
25018c2ecf20Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
25028c2ecf20Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
25038c2ecf20Sopenharmony_ci	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
25048c2ecf20Sopenharmony_ci	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
25058c2ecf20Sopenharmony_ci	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
25068c2ecf20Sopenharmony_ci	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
25078c2ecf20Sopenharmony_ci	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
25088c2ecf20Sopenharmony_ci	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
25098c2ecf20Sopenharmony_ci	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
25108c2ecf20Sopenharmony_ci	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
25118c2ecf20Sopenharmony_ci	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
25128c2ecf20Sopenharmony_ci	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
25138c2ecf20Sopenharmony_ci	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
25148c2ecf20Sopenharmony_ci	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
25158c2ecf20Sopenharmony_ci	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
25168c2ecf20Sopenharmony_ci	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
25178c2ecf20Sopenharmony_ci	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
25188c2ecf20Sopenharmony_ci	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
25198c2ecf20Sopenharmony_ci	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
25208c2ecf20Sopenharmony_ci	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
25218c2ecf20Sopenharmony_ci	[BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
25228c2ecf20Sopenharmony_ci	[BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
25238c2ecf20Sopenharmony_ci	[BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
25248c2ecf20Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
25258c2ecf20Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
25268c2ecf20Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
25278c2ecf20Sopenharmony_ci	[PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
25288c2ecf20Sopenharmony_ci	[PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
25298c2ecf20Sopenharmony_ci	[PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
25308c2ecf20Sopenharmony_ci	[PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
25318c2ecf20Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
25328c2ecf20Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
25338c2ecf20Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
25348c2ecf20Sopenharmony_ci	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
25358c2ecf20Sopenharmony_ci	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
25368c2ecf20Sopenharmony_ci	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
25378c2ecf20Sopenharmony_ci	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
25388c2ecf20Sopenharmony_ci	[USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
25398c2ecf20Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
25408c2ecf20Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
25418c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
25428c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
25438c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
25448c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
25458c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
25468c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
25478c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
25488c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
25498c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
25508c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
25518c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
25528c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
25538c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
25548c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
25558c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
25568c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
25578c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
25588c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
25598c2ecf20Sopenharmony_ci	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
25608c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
25618c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
25628c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
25638c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
25648c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
25658c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
25668c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
25678c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
25688c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
25698c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
25708c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
25718c2ecf20Sopenharmony_ci	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
25728c2ecf20Sopenharmony_ci	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
25738c2ecf20Sopenharmony_ci	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
25748c2ecf20Sopenharmony_ci	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
25758c2ecf20Sopenharmony_ci	[GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
25768c2ecf20Sopenharmony_ci	[GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
25778c2ecf20Sopenharmony_ci	[GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
25788c2ecf20Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
25798c2ecf20Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
25808c2ecf20Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
25818c2ecf20Sopenharmony_ci	[GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
25828c2ecf20Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
25838c2ecf20Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
25848c2ecf20Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
25858c2ecf20Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
25868c2ecf20Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
25878c2ecf20Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
25888c2ecf20Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
25898c2ecf20Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
25908c2ecf20Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
25918c2ecf20Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
25928c2ecf20Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
25938c2ecf20Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
25948c2ecf20Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
25958c2ecf20Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
25968c2ecf20Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
25978c2ecf20Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
25988c2ecf20Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
25998c2ecf20Sopenharmony_ci	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
26008c2ecf20Sopenharmony_ci	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
26018c2ecf20Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
26028c2ecf20Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
26038c2ecf20Sopenharmony_ci	[GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
26048c2ecf20Sopenharmony_ci	[GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
26058c2ecf20Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
26068c2ecf20Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
26078c2ecf20Sopenharmony_ci	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
26088c2ecf20Sopenharmony_ci	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
26098c2ecf20Sopenharmony_ci	[GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
26108c2ecf20Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
26118c2ecf20Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
26128c2ecf20Sopenharmony_ci	[GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
26138c2ecf20Sopenharmony_ci	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
26148c2ecf20Sopenharmony_ci	[GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
26158c2ecf20Sopenharmony_ci	[GCC_USB2_HS_PHY_SLEEP_CLK] = &gcc_usb2_hs_phy_sleep_clk.clkr,
26168c2ecf20Sopenharmony_ci	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
26178c2ecf20Sopenharmony_ci	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
26188c2ecf20Sopenharmony_ci	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
26198c2ecf20Sopenharmony_ci	[GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
26208c2ecf20Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
26218c2ecf20Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
26228c2ecf20Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
26238c2ecf20Sopenharmony_ci};
26248c2ecf20Sopenharmony_ci
26258c2ecf20Sopenharmony_cistatic struct gdsc *gcc_msm8994_gdscs[] = {
26268c2ecf20Sopenharmony_ci	[PCIE_GDSC] = &pcie_gdsc,
26278c2ecf20Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
26288c2ecf20Sopenharmony_ci	[PCIE_1_GDSC] = &pcie_1_gdsc,
26298c2ecf20Sopenharmony_ci	[USB30_GDSC] = &usb30_gdsc,
26308c2ecf20Sopenharmony_ci	[UFS_GDSC] = &ufs_gdsc,
26318c2ecf20Sopenharmony_ci};
26328c2ecf20Sopenharmony_ci
26338c2ecf20Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8994_resets[] = {
26348c2ecf20Sopenharmony_ci	[USB3_PHY_RESET] = { 0x1400 },
26358c2ecf20Sopenharmony_ci	[USB3PHY_PHY_RESET] = { 0x1404 },
26368c2ecf20Sopenharmony_ci	[PCIE_PHY_0_RESET] = { 0x1b18 },
26378c2ecf20Sopenharmony_ci	[PCIE_PHY_1_RESET] = { 0x1b98 },
26388c2ecf20Sopenharmony_ci	[QUSB2_PHY_RESET] = { 0x04b8 },
26398c2ecf20Sopenharmony_ci};
26408c2ecf20Sopenharmony_ci
26418c2ecf20Sopenharmony_cistatic const struct regmap_config gcc_msm8994_regmap_config = {
26428c2ecf20Sopenharmony_ci	.reg_bits	= 32,
26438c2ecf20Sopenharmony_ci	.reg_stride	= 4,
26448c2ecf20Sopenharmony_ci	.val_bits	= 32,
26458c2ecf20Sopenharmony_ci	.max_register	= 0x2000,
26468c2ecf20Sopenharmony_ci	.fast_io	= true,
26478c2ecf20Sopenharmony_ci};
26488c2ecf20Sopenharmony_ci
26498c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8994_desc = {
26508c2ecf20Sopenharmony_ci	.config = &gcc_msm8994_regmap_config,
26518c2ecf20Sopenharmony_ci	.clks = gcc_msm8994_clocks,
26528c2ecf20Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
26538c2ecf20Sopenharmony_ci	.resets = gcc_msm8994_resets,
26548c2ecf20Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8994_resets),
26558c2ecf20Sopenharmony_ci	.gdscs = gcc_msm8994_gdscs,
26568c2ecf20Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8994_gdscs),
26578c2ecf20Sopenharmony_ci};
26588c2ecf20Sopenharmony_ci
26598c2ecf20Sopenharmony_cistatic const struct of_device_id gcc_msm8994_match_table[] = {
26608c2ecf20Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8994" },
26618c2ecf20Sopenharmony_ci	{}
26628c2ecf20Sopenharmony_ci};
26638c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
26648c2ecf20Sopenharmony_ci
26658c2ecf20Sopenharmony_cistatic int gcc_msm8994_probe(struct platform_device *pdev)
26668c2ecf20Sopenharmony_ci{
26678c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
26688c2ecf20Sopenharmony_ci	struct clk *clk;
26698c2ecf20Sopenharmony_ci
26708c2ecf20Sopenharmony_ci	clk = devm_clk_register(dev, &xo.hw);
26718c2ecf20Sopenharmony_ci	if (IS_ERR(clk))
26728c2ecf20Sopenharmony_ci		return PTR_ERR(clk);
26738c2ecf20Sopenharmony_ci
26748c2ecf20Sopenharmony_ci	return qcom_cc_probe(pdev, &gcc_msm8994_desc);
26758c2ecf20Sopenharmony_ci}
26768c2ecf20Sopenharmony_ci
26778c2ecf20Sopenharmony_cistatic struct platform_driver gcc_msm8994_driver = {
26788c2ecf20Sopenharmony_ci	.probe		= gcc_msm8994_probe,
26798c2ecf20Sopenharmony_ci	.driver		= {
26808c2ecf20Sopenharmony_ci		.name	= "gcc-msm8994",
26818c2ecf20Sopenharmony_ci		.of_match_table = gcc_msm8994_match_table,
26828c2ecf20Sopenharmony_ci	},
26838c2ecf20Sopenharmony_ci};
26848c2ecf20Sopenharmony_ci
26858c2ecf20Sopenharmony_cistatic int __init gcc_msm8994_init(void)
26868c2ecf20Sopenharmony_ci{
26878c2ecf20Sopenharmony_ci	return platform_driver_register(&gcc_msm8994_driver);
26888c2ecf20Sopenharmony_ci}
26898c2ecf20Sopenharmony_cicore_initcall(gcc_msm8994_init);
26908c2ecf20Sopenharmony_ci
26918c2ecf20Sopenharmony_cistatic void __exit gcc_msm8994_exit(void)
26928c2ecf20Sopenharmony_ci{
26938c2ecf20Sopenharmony_ci	platform_driver_unregister(&gcc_msm8994_driver);
26948c2ecf20Sopenharmony_ci}
26958c2ecf20Sopenharmony_cimodule_exit(gcc_msm8994_exit);
26968c2ecf20Sopenharmony_ci
26978c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
26988c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
26998c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8994");
2700