18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/kernel.h> 78c2ecf20Sopenharmony_ci#include <linux/bitops.h> 88c2ecf20Sopenharmony_ci#include <linux/err.h> 98c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/of_device.h> 138c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 148c2ecf20Sopenharmony_ci#include <linux/regmap.h> 158c2ecf20Sopenharmony_ci#include <linux/reset-controller.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8960.h> 188c2ecf20Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-msm8960.h> 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#include "common.h" 218c2ecf20Sopenharmony_ci#include "clk-regmap.h" 228c2ecf20Sopenharmony_ci#include "clk-pll.h" 238c2ecf20Sopenharmony_ci#include "clk-rcg.h" 248c2ecf20Sopenharmony_ci#include "clk-branch.h" 258c2ecf20Sopenharmony_ci#include "clk-hfpll.h" 268c2ecf20Sopenharmony_ci#include "reset.h" 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_cistatic struct clk_pll pll3 = { 298c2ecf20Sopenharmony_ci .l_reg = 0x3164, 308c2ecf20Sopenharmony_ci .m_reg = 0x3168, 318c2ecf20Sopenharmony_ci .n_reg = 0x316c, 328c2ecf20Sopenharmony_ci .config_reg = 0x3174, 338c2ecf20Sopenharmony_ci .mode_reg = 0x3160, 348c2ecf20Sopenharmony_ci .status_reg = 0x3178, 358c2ecf20Sopenharmony_ci .status_bit = 16, 368c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 378c2ecf20Sopenharmony_ci .name = "pll3", 388c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 398c2ecf20Sopenharmony_ci .num_parents = 1, 408c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 418c2ecf20Sopenharmony_ci }, 428c2ecf20Sopenharmony_ci}; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_cistatic struct clk_regmap pll4_vote = { 458c2ecf20Sopenharmony_ci .enable_reg = 0x34c0, 468c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 478c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 488c2ecf20Sopenharmony_ci .name = "pll4_vote", 498c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll4" }, 508c2ecf20Sopenharmony_ci .num_parents = 1, 518c2ecf20Sopenharmony_ci .ops = &clk_pll_vote_ops, 528c2ecf20Sopenharmony_ci }, 538c2ecf20Sopenharmony_ci}; 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_cistatic struct clk_pll pll8 = { 568c2ecf20Sopenharmony_ci .l_reg = 0x3144, 578c2ecf20Sopenharmony_ci .m_reg = 0x3148, 588c2ecf20Sopenharmony_ci .n_reg = 0x314c, 598c2ecf20Sopenharmony_ci .config_reg = 0x3154, 608c2ecf20Sopenharmony_ci .mode_reg = 0x3140, 618c2ecf20Sopenharmony_ci .status_reg = 0x3158, 628c2ecf20Sopenharmony_ci .status_bit = 16, 638c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 648c2ecf20Sopenharmony_ci .name = "pll8", 658c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 668c2ecf20Sopenharmony_ci .num_parents = 1, 678c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 688c2ecf20Sopenharmony_ci }, 698c2ecf20Sopenharmony_ci}; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_cistatic struct clk_regmap pll8_vote = { 728c2ecf20Sopenharmony_ci .enable_reg = 0x34c0, 738c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 748c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 758c2ecf20Sopenharmony_ci .name = "pll8_vote", 768c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll8" }, 778c2ecf20Sopenharmony_ci .num_parents = 1, 788c2ecf20Sopenharmony_ci .ops = &clk_pll_vote_ops, 798c2ecf20Sopenharmony_ci }, 808c2ecf20Sopenharmony_ci}; 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll0_data = { 838c2ecf20Sopenharmony_ci .mode_reg = 0x3200, 848c2ecf20Sopenharmony_ci .l_reg = 0x3208, 858c2ecf20Sopenharmony_ci .m_reg = 0x320c, 868c2ecf20Sopenharmony_ci .n_reg = 0x3210, 878c2ecf20Sopenharmony_ci .config_reg = 0x3204, 888c2ecf20Sopenharmony_ci .status_reg = 0x321c, 898c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 908c2ecf20Sopenharmony_ci .droop_reg = 0x3214, 918c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 928c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 938c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 948c2ecf20Sopenharmony_ci}; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll0 = { 978c2ecf20Sopenharmony_ci .d = &hfpll0_data, 988c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 998c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1008c2ecf20Sopenharmony_ci .num_parents = 1, 1018c2ecf20Sopenharmony_ci .name = "hfpll0", 1028c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 1038c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 1048c2ecf20Sopenharmony_ci }, 1058c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock), 1068c2ecf20Sopenharmony_ci}; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll1_8064_data = { 1098c2ecf20Sopenharmony_ci .mode_reg = 0x3240, 1108c2ecf20Sopenharmony_ci .l_reg = 0x3248, 1118c2ecf20Sopenharmony_ci .m_reg = 0x324c, 1128c2ecf20Sopenharmony_ci .n_reg = 0x3250, 1138c2ecf20Sopenharmony_ci .config_reg = 0x3244, 1148c2ecf20Sopenharmony_ci .status_reg = 0x325c, 1158c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 1168c2ecf20Sopenharmony_ci .droop_reg = 0x3254, 1178c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 1188c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 1198c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 1208c2ecf20Sopenharmony_ci}; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll1_data = { 1238c2ecf20Sopenharmony_ci .mode_reg = 0x3300, 1248c2ecf20Sopenharmony_ci .l_reg = 0x3308, 1258c2ecf20Sopenharmony_ci .m_reg = 0x330c, 1268c2ecf20Sopenharmony_ci .n_reg = 0x3310, 1278c2ecf20Sopenharmony_ci .config_reg = 0x3304, 1288c2ecf20Sopenharmony_ci .status_reg = 0x331c, 1298c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 1308c2ecf20Sopenharmony_ci .droop_reg = 0x3314, 1318c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 1328c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 1338c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 1348c2ecf20Sopenharmony_ci}; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll1 = { 1378c2ecf20Sopenharmony_ci .d = &hfpll1_data, 1388c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1398c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1408c2ecf20Sopenharmony_ci .num_parents = 1, 1418c2ecf20Sopenharmony_ci .name = "hfpll1", 1428c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 1438c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 1448c2ecf20Sopenharmony_ci }, 1458c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock), 1468c2ecf20Sopenharmony_ci}; 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll2_data = { 1498c2ecf20Sopenharmony_ci .mode_reg = 0x3280, 1508c2ecf20Sopenharmony_ci .l_reg = 0x3288, 1518c2ecf20Sopenharmony_ci .m_reg = 0x328c, 1528c2ecf20Sopenharmony_ci .n_reg = 0x3290, 1538c2ecf20Sopenharmony_ci .config_reg = 0x3284, 1548c2ecf20Sopenharmony_ci .status_reg = 0x329c, 1558c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 1568c2ecf20Sopenharmony_ci .droop_reg = 0x3294, 1578c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 1588c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 1598c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 1608c2ecf20Sopenharmony_ci}; 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll2 = { 1638c2ecf20Sopenharmony_ci .d = &hfpll2_data, 1648c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1658c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1668c2ecf20Sopenharmony_ci .num_parents = 1, 1678c2ecf20Sopenharmony_ci .name = "hfpll2", 1688c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 1698c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 1708c2ecf20Sopenharmony_ci }, 1718c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll2.lock), 1728c2ecf20Sopenharmony_ci}; 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll3_data = { 1758c2ecf20Sopenharmony_ci .mode_reg = 0x32c0, 1768c2ecf20Sopenharmony_ci .l_reg = 0x32c8, 1778c2ecf20Sopenharmony_ci .m_reg = 0x32cc, 1788c2ecf20Sopenharmony_ci .n_reg = 0x32d0, 1798c2ecf20Sopenharmony_ci .config_reg = 0x32c4, 1808c2ecf20Sopenharmony_ci .status_reg = 0x32dc, 1818c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 1828c2ecf20Sopenharmony_ci .droop_reg = 0x32d4, 1838c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 1848c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 1858c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 1868c2ecf20Sopenharmony_ci}; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll3 = { 1898c2ecf20Sopenharmony_ci .d = &hfpll3_data, 1908c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1918c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1928c2ecf20Sopenharmony_ci .num_parents = 1, 1938c2ecf20Sopenharmony_ci .name = "hfpll3", 1948c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 1958c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 1968c2ecf20Sopenharmony_ci }, 1978c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll3.lock), 1988c2ecf20Sopenharmony_ci}; 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll_l2_8064_data = { 2018c2ecf20Sopenharmony_ci .mode_reg = 0x3300, 2028c2ecf20Sopenharmony_ci .l_reg = 0x3308, 2038c2ecf20Sopenharmony_ci .m_reg = 0x330c, 2048c2ecf20Sopenharmony_ci .n_reg = 0x3310, 2058c2ecf20Sopenharmony_ci .config_reg = 0x3304, 2068c2ecf20Sopenharmony_ci .status_reg = 0x331c, 2078c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 2088c2ecf20Sopenharmony_ci .droop_reg = 0x3314, 2098c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 2108c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 2118c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 2128c2ecf20Sopenharmony_ci}; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll_l2_data = { 2158c2ecf20Sopenharmony_ci .mode_reg = 0x3400, 2168c2ecf20Sopenharmony_ci .l_reg = 0x3408, 2178c2ecf20Sopenharmony_ci .m_reg = 0x340c, 2188c2ecf20Sopenharmony_ci .n_reg = 0x3410, 2198c2ecf20Sopenharmony_ci .config_reg = 0x3404, 2208c2ecf20Sopenharmony_ci .status_reg = 0x341c, 2218c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 2228c2ecf20Sopenharmony_ci .droop_reg = 0x3414, 2238c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 2248c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 2258c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 2268c2ecf20Sopenharmony_ci}; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll_l2 = { 2298c2ecf20Sopenharmony_ci .d = &hfpll_l2_data, 2308c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2318c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 2328c2ecf20Sopenharmony_ci .num_parents = 1, 2338c2ecf20Sopenharmony_ci .name = "hfpll_l2", 2348c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 2358c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 2368c2ecf20Sopenharmony_ci }, 2378c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock), 2388c2ecf20Sopenharmony_ci}; 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_cistatic struct clk_pll pll14 = { 2418c2ecf20Sopenharmony_ci .l_reg = 0x31c4, 2428c2ecf20Sopenharmony_ci .m_reg = 0x31c8, 2438c2ecf20Sopenharmony_ci .n_reg = 0x31cc, 2448c2ecf20Sopenharmony_ci .config_reg = 0x31d4, 2458c2ecf20Sopenharmony_ci .mode_reg = 0x31c0, 2468c2ecf20Sopenharmony_ci .status_reg = 0x31d8, 2478c2ecf20Sopenharmony_ci .status_bit = 16, 2488c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2498c2ecf20Sopenharmony_ci .name = "pll14", 2508c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 2518c2ecf20Sopenharmony_ci .num_parents = 1, 2528c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 2538c2ecf20Sopenharmony_ci }, 2548c2ecf20Sopenharmony_ci}; 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_cistatic struct clk_regmap pll14_vote = { 2578c2ecf20Sopenharmony_ci .enable_reg = 0x34c0, 2588c2ecf20Sopenharmony_ci .enable_mask = BIT(14), 2598c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2608c2ecf20Sopenharmony_ci .name = "pll14_vote", 2618c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll14" }, 2628c2ecf20Sopenharmony_ci .num_parents = 1, 2638c2ecf20Sopenharmony_ci .ops = &clk_pll_vote_ops, 2648c2ecf20Sopenharmony_ci }, 2658c2ecf20Sopenharmony_ci}; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_cienum { 2688c2ecf20Sopenharmony_ci P_PXO, 2698c2ecf20Sopenharmony_ci P_PLL8, 2708c2ecf20Sopenharmony_ci P_PLL3, 2718c2ecf20Sopenharmony_ci P_CXO, 2728c2ecf20Sopenharmony_ci}; 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_map[] = { 2758c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2768c2ecf20Sopenharmony_ci { P_PLL8, 3 } 2778c2ecf20Sopenharmony_ci}; 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll8[] = { 2808c2ecf20Sopenharmony_ci "pxo", 2818c2ecf20Sopenharmony_ci "pll8_vote", 2828c2ecf20Sopenharmony_ci}; 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_cxo_map[] = { 2858c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2868c2ecf20Sopenharmony_ci { P_PLL8, 3 }, 2878c2ecf20Sopenharmony_ci { P_CXO, 5 } 2888c2ecf20Sopenharmony_ci}; 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll8_cxo[] = { 2918c2ecf20Sopenharmony_ci "pxo", 2928c2ecf20Sopenharmony_ci "pll8_vote", 2938c2ecf20Sopenharmony_ci "cxo", 2948c2ecf20Sopenharmony_ci}; 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_pll3_map[] = { 2978c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2988c2ecf20Sopenharmony_ci { P_PLL8, 3 }, 2998c2ecf20Sopenharmony_ci { P_PLL3, 6 } 3008c2ecf20Sopenharmony_ci}; 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll8_pll3[] = { 3038c2ecf20Sopenharmony_ci "pxo", 3048c2ecf20Sopenharmony_ci "pll8_vote", 3058c2ecf20Sopenharmony_ci "pll3", 3068c2ecf20Sopenharmony_ci}; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_uart[] = { 3098c2ecf20Sopenharmony_ci { 1843200, P_PLL8, 2, 6, 625 }, 3108c2ecf20Sopenharmony_ci { 3686400, P_PLL8, 2, 12, 625 }, 3118c2ecf20Sopenharmony_ci { 7372800, P_PLL8, 2, 24, 625 }, 3128c2ecf20Sopenharmony_ci { 14745600, P_PLL8, 2, 48, 625 }, 3138c2ecf20Sopenharmony_ci { 16000000, P_PLL8, 4, 1, 6 }, 3148c2ecf20Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 3158c2ecf20Sopenharmony_ci { 32000000, P_PLL8, 4, 1, 3 }, 3168c2ecf20Sopenharmony_ci { 40000000, P_PLL8, 1, 5, 48 }, 3178c2ecf20Sopenharmony_ci { 46400000, P_PLL8, 1, 29, 240 }, 3188c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 3198c2ecf20Sopenharmony_ci { 51200000, P_PLL8, 1, 2, 15 }, 3208c2ecf20Sopenharmony_ci { 56000000, P_PLL8, 1, 7, 48 }, 3218c2ecf20Sopenharmony_ci { 58982400, P_PLL8, 1, 96, 625 }, 3228c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 2, 1, 3 }, 3238c2ecf20Sopenharmony_ci { } 3248c2ecf20Sopenharmony_ci}; 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi1_uart_src = { 3278c2ecf20Sopenharmony_ci .ns_reg = 0x29d4, 3288c2ecf20Sopenharmony_ci .md_reg = 0x29d0, 3298c2ecf20Sopenharmony_ci .mn = { 3308c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 3318c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 3328c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 3338c2ecf20Sopenharmony_ci .n_val_shift = 16, 3348c2ecf20Sopenharmony_ci .m_val_shift = 16, 3358c2ecf20Sopenharmony_ci .width = 16, 3368c2ecf20Sopenharmony_ci }, 3378c2ecf20Sopenharmony_ci .p = { 3388c2ecf20Sopenharmony_ci .pre_div_shift = 3, 3398c2ecf20Sopenharmony_ci .pre_div_width = 2, 3408c2ecf20Sopenharmony_ci }, 3418c2ecf20Sopenharmony_ci .s = { 3428c2ecf20Sopenharmony_ci .src_sel_shift = 0, 3438c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 3448c2ecf20Sopenharmony_ci }, 3458c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 3468c2ecf20Sopenharmony_ci .clkr = { 3478c2ecf20Sopenharmony_ci .enable_reg = 0x29d4, 3488c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 3498c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3508c2ecf20Sopenharmony_ci .name = "gsbi1_uart_src", 3518c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 3528c2ecf20Sopenharmony_ci .num_parents = 2, 3538c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 3548c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 3558c2ecf20Sopenharmony_ci }, 3568c2ecf20Sopenharmony_ci }, 3578c2ecf20Sopenharmony_ci}; 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_cistatic struct clk_branch gsbi1_uart_clk = { 3608c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 3618c2ecf20Sopenharmony_ci .halt_bit = 10, 3628c2ecf20Sopenharmony_ci .clkr = { 3638c2ecf20Sopenharmony_ci .enable_reg = 0x29d4, 3648c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 3658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3668c2ecf20Sopenharmony_ci .name = "gsbi1_uart_clk", 3678c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 3688c2ecf20Sopenharmony_ci "gsbi1_uart_src", 3698c2ecf20Sopenharmony_ci }, 3708c2ecf20Sopenharmony_ci .num_parents = 1, 3718c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 3728c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 3738c2ecf20Sopenharmony_ci }, 3748c2ecf20Sopenharmony_ci }, 3758c2ecf20Sopenharmony_ci}; 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi2_uart_src = { 3788c2ecf20Sopenharmony_ci .ns_reg = 0x29f4, 3798c2ecf20Sopenharmony_ci .md_reg = 0x29f0, 3808c2ecf20Sopenharmony_ci .mn = { 3818c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 3828c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 3838c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 3848c2ecf20Sopenharmony_ci .n_val_shift = 16, 3858c2ecf20Sopenharmony_ci .m_val_shift = 16, 3868c2ecf20Sopenharmony_ci .width = 16, 3878c2ecf20Sopenharmony_ci }, 3888c2ecf20Sopenharmony_ci .p = { 3898c2ecf20Sopenharmony_ci .pre_div_shift = 3, 3908c2ecf20Sopenharmony_ci .pre_div_width = 2, 3918c2ecf20Sopenharmony_ci }, 3928c2ecf20Sopenharmony_ci .s = { 3938c2ecf20Sopenharmony_ci .src_sel_shift = 0, 3948c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 3958c2ecf20Sopenharmony_ci }, 3968c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 3978c2ecf20Sopenharmony_ci .clkr = { 3988c2ecf20Sopenharmony_ci .enable_reg = 0x29f4, 3998c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 4008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4018c2ecf20Sopenharmony_ci .name = "gsbi2_uart_src", 4028c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 4038c2ecf20Sopenharmony_ci .num_parents = 2, 4048c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 4058c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 4068c2ecf20Sopenharmony_ci }, 4078c2ecf20Sopenharmony_ci }, 4088c2ecf20Sopenharmony_ci}; 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_cistatic struct clk_branch gsbi2_uart_clk = { 4118c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 4128c2ecf20Sopenharmony_ci .halt_bit = 6, 4138c2ecf20Sopenharmony_ci .clkr = { 4148c2ecf20Sopenharmony_ci .enable_reg = 0x29f4, 4158c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 4168c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4178c2ecf20Sopenharmony_ci .name = "gsbi2_uart_clk", 4188c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 4198c2ecf20Sopenharmony_ci "gsbi2_uart_src", 4208c2ecf20Sopenharmony_ci }, 4218c2ecf20Sopenharmony_ci .num_parents = 1, 4228c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 4238c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 4248c2ecf20Sopenharmony_ci }, 4258c2ecf20Sopenharmony_ci }, 4268c2ecf20Sopenharmony_ci}; 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi3_uart_src = { 4298c2ecf20Sopenharmony_ci .ns_reg = 0x2a14, 4308c2ecf20Sopenharmony_ci .md_reg = 0x2a10, 4318c2ecf20Sopenharmony_ci .mn = { 4328c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 4338c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 4348c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 4358c2ecf20Sopenharmony_ci .n_val_shift = 16, 4368c2ecf20Sopenharmony_ci .m_val_shift = 16, 4378c2ecf20Sopenharmony_ci .width = 16, 4388c2ecf20Sopenharmony_ci }, 4398c2ecf20Sopenharmony_ci .p = { 4408c2ecf20Sopenharmony_ci .pre_div_shift = 3, 4418c2ecf20Sopenharmony_ci .pre_div_width = 2, 4428c2ecf20Sopenharmony_ci }, 4438c2ecf20Sopenharmony_ci .s = { 4448c2ecf20Sopenharmony_ci .src_sel_shift = 0, 4458c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 4468c2ecf20Sopenharmony_ci }, 4478c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 4488c2ecf20Sopenharmony_ci .clkr = { 4498c2ecf20Sopenharmony_ci .enable_reg = 0x2a14, 4508c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 4518c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4528c2ecf20Sopenharmony_ci .name = "gsbi3_uart_src", 4538c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 4548c2ecf20Sopenharmony_ci .num_parents = 2, 4558c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 4568c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 4578c2ecf20Sopenharmony_ci }, 4588c2ecf20Sopenharmony_ci }, 4598c2ecf20Sopenharmony_ci}; 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_cistatic struct clk_branch gsbi3_uart_clk = { 4628c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 4638c2ecf20Sopenharmony_ci .halt_bit = 2, 4648c2ecf20Sopenharmony_ci .clkr = { 4658c2ecf20Sopenharmony_ci .enable_reg = 0x2a14, 4668c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 4678c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4688c2ecf20Sopenharmony_ci .name = "gsbi3_uart_clk", 4698c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 4708c2ecf20Sopenharmony_ci "gsbi3_uart_src", 4718c2ecf20Sopenharmony_ci }, 4728c2ecf20Sopenharmony_ci .num_parents = 1, 4738c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 4748c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 4758c2ecf20Sopenharmony_ci }, 4768c2ecf20Sopenharmony_ci }, 4778c2ecf20Sopenharmony_ci}; 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi4_uart_src = { 4808c2ecf20Sopenharmony_ci .ns_reg = 0x2a34, 4818c2ecf20Sopenharmony_ci .md_reg = 0x2a30, 4828c2ecf20Sopenharmony_ci .mn = { 4838c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 4848c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 4858c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 4868c2ecf20Sopenharmony_ci .n_val_shift = 16, 4878c2ecf20Sopenharmony_ci .m_val_shift = 16, 4888c2ecf20Sopenharmony_ci .width = 16, 4898c2ecf20Sopenharmony_ci }, 4908c2ecf20Sopenharmony_ci .p = { 4918c2ecf20Sopenharmony_ci .pre_div_shift = 3, 4928c2ecf20Sopenharmony_ci .pre_div_width = 2, 4938c2ecf20Sopenharmony_ci }, 4948c2ecf20Sopenharmony_ci .s = { 4958c2ecf20Sopenharmony_ci .src_sel_shift = 0, 4968c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 4978c2ecf20Sopenharmony_ci }, 4988c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 4998c2ecf20Sopenharmony_ci .clkr = { 5008c2ecf20Sopenharmony_ci .enable_reg = 0x2a34, 5018c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 5028c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5038c2ecf20Sopenharmony_ci .name = "gsbi4_uart_src", 5048c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 5058c2ecf20Sopenharmony_ci .num_parents = 2, 5068c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 5078c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 5088c2ecf20Sopenharmony_ci }, 5098c2ecf20Sopenharmony_ci }, 5108c2ecf20Sopenharmony_ci}; 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_cistatic struct clk_branch gsbi4_uart_clk = { 5138c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 5148c2ecf20Sopenharmony_ci .halt_bit = 26, 5158c2ecf20Sopenharmony_ci .clkr = { 5168c2ecf20Sopenharmony_ci .enable_reg = 0x2a34, 5178c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 5188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5198c2ecf20Sopenharmony_ci .name = "gsbi4_uart_clk", 5208c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 5218c2ecf20Sopenharmony_ci "gsbi4_uart_src", 5228c2ecf20Sopenharmony_ci }, 5238c2ecf20Sopenharmony_ci .num_parents = 1, 5248c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 5258c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 5268c2ecf20Sopenharmony_ci }, 5278c2ecf20Sopenharmony_ci }, 5288c2ecf20Sopenharmony_ci}; 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi5_uart_src = { 5318c2ecf20Sopenharmony_ci .ns_reg = 0x2a54, 5328c2ecf20Sopenharmony_ci .md_reg = 0x2a50, 5338c2ecf20Sopenharmony_ci .mn = { 5348c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 5358c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 5368c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 5378c2ecf20Sopenharmony_ci .n_val_shift = 16, 5388c2ecf20Sopenharmony_ci .m_val_shift = 16, 5398c2ecf20Sopenharmony_ci .width = 16, 5408c2ecf20Sopenharmony_ci }, 5418c2ecf20Sopenharmony_ci .p = { 5428c2ecf20Sopenharmony_ci .pre_div_shift = 3, 5438c2ecf20Sopenharmony_ci .pre_div_width = 2, 5448c2ecf20Sopenharmony_ci }, 5458c2ecf20Sopenharmony_ci .s = { 5468c2ecf20Sopenharmony_ci .src_sel_shift = 0, 5478c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 5488c2ecf20Sopenharmony_ci }, 5498c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 5508c2ecf20Sopenharmony_ci .clkr = { 5518c2ecf20Sopenharmony_ci .enable_reg = 0x2a54, 5528c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 5538c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5548c2ecf20Sopenharmony_ci .name = "gsbi5_uart_src", 5558c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 5568c2ecf20Sopenharmony_ci .num_parents = 2, 5578c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 5588c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 5598c2ecf20Sopenharmony_ci }, 5608c2ecf20Sopenharmony_ci }, 5618c2ecf20Sopenharmony_ci}; 5628c2ecf20Sopenharmony_ci 5638c2ecf20Sopenharmony_cistatic struct clk_branch gsbi5_uart_clk = { 5648c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 5658c2ecf20Sopenharmony_ci .halt_bit = 22, 5668c2ecf20Sopenharmony_ci .clkr = { 5678c2ecf20Sopenharmony_ci .enable_reg = 0x2a54, 5688c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 5698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5708c2ecf20Sopenharmony_ci .name = "gsbi5_uart_clk", 5718c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 5728c2ecf20Sopenharmony_ci "gsbi5_uart_src", 5738c2ecf20Sopenharmony_ci }, 5748c2ecf20Sopenharmony_ci .num_parents = 1, 5758c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 5768c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 5778c2ecf20Sopenharmony_ci }, 5788c2ecf20Sopenharmony_ci }, 5798c2ecf20Sopenharmony_ci}; 5808c2ecf20Sopenharmony_ci 5818c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi6_uart_src = { 5828c2ecf20Sopenharmony_ci .ns_reg = 0x2a74, 5838c2ecf20Sopenharmony_ci .md_reg = 0x2a70, 5848c2ecf20Sopenharmony_ci .mn = { 5858c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 5868c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 5878c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 5888c2ecf20Sopenharmony_ci .n_val_shift = 16, 5898c2ecf20Sopenharmony_ci .m_val_shift = 16, 5908c2ecf20Sopenharmony_ci .width = 16, 5918c2ecf20Sopenharmony_ci }, 5928c2ecf20Sopenharmony_ci .p = { 5938c2ecf20Sopenharmony_ci .pre_div_shift = 3, 5948c2ecf20Sopenharmony_ci .pre_div_width = 2, 5958c2ecf20Sopenharmony_ci }, 5968c2ecf20Sopenharmony_ci .s = { 5978c2ecf20Sopenharmony_ci .src_sel_shift = 0, 5988c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 5998c2ecf20Sopenharmony_ci }, 6008c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 6018c2ecf20Sopenharmony_ci .clkr = { 6028c2ecf20Sopenharmony_ci .enable_reg = 0x2a74, 6038c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 6048c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6058c2ecf20Sopenharmony_ci .name = "gsbi6_uart_src", 6068c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 6078c2ecf20Sopenharmony_ci .num_parents = 2, 6088c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 6098c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 6108c2ecf20Sopenharmony_ci }, 6118c2ecf20Sopenharmony_ci }, 6128c2ecf20Sopenharmony_ci}; 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_cistatic struct clk_branch gsbi6_uart_clk = { 6158c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 6168c2ecf20Sopenharmony_ci .halt_bit = 18, 6178c2ecf20Sopenharmony_ci .clkr = { 6188c2ecf20Sopenharmony_ci .enable_reg = 0x2a74, 6198c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 6208c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6218c2ecf20Sopenharmony_ci .name = "gsbi6_uart_clk", 6228c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 6238c2ecf20Sopenharmony_ci "gsbi6_uart_src", 6248c2ecf20Sopenharmony_ci }, 6258c2ecf20Sopenharmony_ci .num_parents = 1, 6268c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 6278c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 6288c2ecf20Sopenharmony_ci }, 6298c2ecf20Sopenharmony_ci }, 6308c2ecf20Sopenharmony_ci}; 6318c2ecf20Sopenharmony_ci 6328c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi7_uart_src = { 6338c2ecf20Sopenharmony_ci .ns_reg = 0x2a94, 6348c2ecf20Sopenharmony_ci .md_reg = 0x2a90, 6358c2ecf20Sopenharmony_ci .mn = { 6368c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 6378c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 6388c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 6398c2ecf20Sopenharmony_ci .n_val_shift = 16, 6408c2ecf20Sopenharmony_ci .m_val_shift = 16, 6418c2ecf20Sopenharmony_ci .width = 16, 6428c2ecf20Sopenharmony_ci }, 6438c2ecf20Sopenharmony_ci .p = { 6448c2ecf20Sopenharmony_ci .pre_div_shift = 3, 6458c2ecf20Sopenharmony_ci .pre_div_width = 2, 6468c2ecf20Sopenharmony_ci }, 6478c2ecf20Sopenharmony_ci .s = { 6488c2ecf20Sopenharmony_ci .src_sel_shift = 0, 6498c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 6508c2ecf20Sopenharmony_ci }, 6518c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 6528c2ecf20Sopenharmony_ci .clkr = { 6538c2ecf20Sopenharmony_ci .enable_reg = 0x2a94, 6548c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 6558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6568c2ecf20Sopenharmony_ci .name = "gsbi7_uart_src", 6578c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 6588c2ecf20Sopenharmony_ci .num_parents = 2, 6598c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 6608c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 6618c2ecf20Sopenharmony_ci }, 6628c2ecf20Sopenharmony_ci }, 6638c2ecf20Sopenharmony_ci}; 6648c2ecf20Sopenharmony_ci 6658c2ecf20Sopenharmony_cistatic struct clk_branch gsbi7_uart_clk = { 6668c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 6678c2ecf20Sopenharmony_ci .halt_bit = 14, 6688c2ecf20Sopenharmony_ci .clkr = { 6698c2ecf20Sopenharmony_ci .enable_reg = 0x2a94, 6708c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 6718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6728c2ecf20Sopenharmony_ci .name = "gsbi7_uart_clk", 6738c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 6748c2ecf20Sopenharmony_ci "gsbi7_uart_src", 6758c2ecf20Sopenharmony_ci }, 6768c2ecf20Sopenharmony_ci .num_parents = 1, 6778c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 6788c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 6798c2ecf20Sopenharmony_ci }, 6808c2ecf20Sopenharmony_ci }, 6818c2ecf20Sopenharmony_ci}; 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi8_uart_src = { 6848c2ecf20Sopenharmony_ci .ns_reg = 0x2ab4, 6858c2ecf20Sopenharmony_ci .md_reg = 0x2ab0, 6868c2ecf20Sopenharmony_ci .mn = { 6878c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 6888c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 6898c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 6908c2ecf20Sopenharmony_ci .n_val_shift = 16, 6918c2ecf20Sopenharmony_ci .m_val_shift = 16, 6928c2ecf20Sopenharmony_ci .width = 16, 6938c2ecf20Sopenharmony_ci }, 6948c2ecf20Sopenharmony_ci .p = { 6958c2ecf20Sopenharmony_ci .pre_div_shift = 3, 6968c2ecf20Sopenharmony_ci .pre_div_width = 2, 6978c2ecf20Sopenharmony_ci }, 6988c2ecf20Sopenharmony_ci .s = { 6998c2ecf20Sopenharmony_ci .src_sel_shift = 0, 7008c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 7018c2ecf20Sopenharmony_ci }, 7028c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 7038c2ecf20Sopenharmony_ci .clkr = { 7048c2ecf20Sopenharmony_ci .enable_reg = 0x2ab4, 7058c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 7068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7078c2ecf20Sopenharmony_ci .name = "gsbi8_uart_src", 7088c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 7098c2ecf20Sopenharmony_ci .num_parents = 2, 7108c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 7118c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 7128c2ecf20Sopenharmony_ci }, 7138c2ecf20Sopenharmony_ci }, 7148c2ecf20Sopenharmony_ci}; 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_cistatic struct clk_branch gsbi8_uart_clk = { 7178c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 7188c2ecf20Sopenharmony_ci .halt_bit = 10, 7198c2ecf20Sopenharmony_ci .clkr = { 7208c2ecf20Sopenharmony_ci .enable_reg = 0x2ab4, 7218c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 7228c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7238c2ecf20Sopenharmony_ci .name = "gsbi8_uart_clk", 7248c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi8_uart_src" }, 7258c2ecf20Sopenharmony_ci .num_parents = 1, 7268c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 7278c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7288c2ecf20Sopenharmony_ci }, 7298c2ecf20Sopenharmony_ci }, 7308c2ecf20Sopenharmony_ci}; 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi9_uart_src = { 7338c2ecf20Sopenharmony_ci .ns_reg = 0x2ad4, 7348c2ecf20Sopenharmony_ci .md_reg = 0x2ad0, 7358c2ecf20Sopenharmony_ci .mn = { 7368c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 7378c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 7388c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 7398c2ecf20Sopenharmony_ci .n_val_shift = 16, 7408c2ecf20Sopenharmony_ci .m_val_shift = 16, 7418c2ecf20Sopenharmony_ci .width = 16, 7428c2ecf20Sopenharmony_ci }, 7438c2ecf20Sopenharmony_ci .p = { 7448c2ecf20Sopenharmony_ci .pre_div_shift = 3, 7458c2ecf20Sopenharmony_ci .pre_div_width = 2, 7468c2ecf20Sopenharmony_ci }, 7478c2ecf20Sopenharmony_ci .s = { 7488c2ecf20Sopenharmony_ci .src_sel_shift = 0, 7498c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 7508c2ecf20Sopenharmony_ci }, 7518c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 7528c2ecf20Sopenharmony_ci .clkr = { 7538c2ecf20Sopenharmony_ci .enable_reg = 0x2ad4, 7548c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 7558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7568c2ecf20Sopenharmony_ci .name = "gsbi9_uart_src", 7578c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 7588c2ecf20Sopenharmony_ci .num_parents = 2, 7598c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 7608c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 7618c2ecf20Sopenharmony_ci }, 7628c2ecf20Sopenharmony_ci }, 7638c2ecf20Sopenharmony_ci}; 7648c2ecf20Sopenharmony_ci 7658c2ecf20Sopenharmony_cistatic struct clk_branch gsbi9_uart_clk = { 7668c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 7678c2ecf20Sopenharmony_ci .halt_bit = 6, 7688c2ecf20Sopenharmony_ci .clkr = { 7698c2ecf20Sopenharmony_ci .enable_reg = 0x2ad4, 7708c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 7718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7728c2ecf20Sopenharmony_ci .name = "gsbi9_uart_clk", 7738c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi9_uart_src" }, 7748c2ecf20Sopenharmony_ci .num_parents = 1, 7758c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 7768c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7778c2ecf20Sopenharmony_ci }, 7788c2ecf20Sopenharmony_ci }, 7798c2ecf20Sopenharmony_ci}; 7808c2ecf20Sopenharmony_ci 7818c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi10_uart_src = { 7828c2ecf20Sopenharmony_ci .ns_reg = 0x2af4, 7838c2ecf20Sopenharmony_ci .md_reg = 0x2af0, 7848c2ecf20Sopenharmony_ci .mn = { 7858c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 7868c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 7878c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 7888c2ecf20Sopenharmony_ci .n_val_shift = 16, 7898c2ecf20Sopenharmony_ci .m_val_shift = 16, 7908c2ecf20Sopenharmony_ci .width = 16, 7918c2ecf20Sopenharmony_ci }, 7928c2ecf20Sopenharmony_ci .p = { 7938c2ecf20Sopenharmony_ci .pre_div_shift = 3, 7948c2ecf20Sopenharmony_ci .pre_div_width = 2, 7958c2ecf20Sopenharmony_ci }, 7968c2ecf20Sopenharmony_ci .s = { 7978c2ecf20Sopenharmony_ci .src_sel_shift = 0, 7988c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 7998c2ecf20Sopenharmony_ci }, 8008c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 8018c2ecf20Sopenharmony_ci .clkr = { 8028c2ecf20Sopenharmony_ci .enable_reg = 0x2af4, 8038c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 8048c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8058c2ecf20Sopenharmony_ci .name = "gsbi10_uart_src", 8068c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 8078c2ecf20Sopenharmony_ci .num_parents = 2, 8088c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 8098c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 8108c2ecf20Sopenharmony_ci }, 8118c2ecf20Sopenharmony_ci }, 8128c2ecf20Sopenharmony_ci}; 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_cistatic struct clk_branch gsbi10_uart_clk = { 8158c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 8168c2ecf20Sopenharmony_ci .halt_bit = 2, 8178c2ecf20Sopenharmony_ci .clkr = { 8188c2ecf20Sopenharmony_ci .enable_reg = 0x2af4, 8198c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 8208c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8218c2ecf20Sopenharmony_ci .name = "gsbi10_uart_clk", 8228c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi10_uart_src" }, 8238c2ecf20Sopenharmony_ci .num_parents = 1, 8248c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 8258c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 8268c2ecf20Sopenharmony_ci }, 8278c2ecf20Sopenharmony_ci }, 8288c2ecf20Sopenharmony_ci}; 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi11_uart_src = { 8318c2ecf20Sopenharmony_ci .ns_reg = 0x2b14, 8328c2ecf20Sopenharmony_ci .md_reg = 0x2b10, 8338c2ecf20Sopenharmony_ci .mn = { 8348c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 8358c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 8368c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 8378c2ecf20Sopenharmony_ci .n_val_shift = 16, 8388c2ecf20Sopenharmony_ci .m_val_shift = 16, 8398c2ecf20Sopenharmony_ci .width = 16, 8408c2ecf20Sopenharmony_ci }, 8418c2ecf20Sopenharmony_ci .p = { 8428c2ecf20Sopenharmony_ci .pre_div_shift = 3, 8438c2ecf20Sopenharmony_ci .pre_div_width = 2, 8448c2ecf20Sopenharmony_ci }, 8458c2ecf20Sopenharmony_ci .s = { 8468c2ecf20Sopenharmony_ci .src_sel_shift = 0, 8478c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 8488c2ecf20Sopenharmony_ci }, 8498c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 8508c2ecf20Sopenharmony_ci .clkr = { 8518c2ecf20Sopenharmony_ci .enable_reg = 0x2b14, 8528c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 8538c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8548c2ecf20Sopenharmony_ci .name = "gsbi11_uart_src", 8558c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 8568c2ecf20Sopenharmony_ci .num_parents = 2, 8578c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 8588c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 8598c2ecf20Sopenharmony_ci }, 8608c2ecf20Sopenharmony_ci }, 8618c2ecf20Sopenharmony_ci}; 8628c2ecf20Sopenharmony_ci 8638c2ecf20Sopenharmony_cistatic struct clk_branch gsbi11_uart_clk = { 8648c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 8658c2ecf20Sopenharmony_ci .halt_bit = 17, 8668c2ecf20Sopenharmony_ci .clkr = { 8678c2ecf20Sopenharmony_ci .enable_reg = 0x2b14, 8688c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 8698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8708c2ecf20Sopenharmony_ci .name = "gsbi11_uart_clk", 8718c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi11_uart_src" }, 8728c2ecf20Sopenharmony_ci .num_parents = 1, 8738c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 8748c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 8758c2ecf20Sopenharmony_ci }, 8768c2ecf20Sopenharmony_ci }, 8778c2ecf20Sopenharmony_ci}; 8788c2ecf20Sopenharmony_ci 8798c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi12_uart_src = { 8808c2ecf20Sopenharmony_ci .ns_reg = 0x2b34, 8818c2ecf20Sopenharmony_ci .md_reg = 0x2b30, 8828c2ecf20Sopenharmony_ci .mn = { 8838c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 8848c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 8858c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 8868c2ecf20Sopenharmony_ci .n_val_shift = 16, 8878c2ecf20Sopenharmony_ci .m_val_shift = 16, 8888c2ecf20Sopenharmony_ci .width = 16, 8898c2ecf20Sopenharmony_ci }, 8908c2ecf20Sopenharmony_ci .p = { 8918c2ecf20Sopenharmony_ci .pre_div_shift = 3, 8928c2ecf20Sopenharmony_ci .pre_div_width = 2, 8938c2ecf20Sopenharmony_ci }, 8948c2ecf20Sopenharmony_ci .s = { 8958c2ecf20Sopenharmony_ci .src_sel_shift = 0, 8968c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 8978c2ecf20Sopenharmony_ci }, 8988c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 8998c2ecf20Sopenharmony_ci .clkr = { 9008c2ecf20Sopenharmony_ci .enable_reg = 0x2b34, 9018c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 9028c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9038c2ecf20Sopenharmony_ci .name = "gsbi12_uart_src", 9048c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 9058c2ecf20Sopenharmony_ci .num_parents = 2, 9068c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 9078c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 9088c2ecf20Sopenharmony_ci }, 9098c2ecf20Sopenharmony_ci }, 9108c2ecf20Sopenharmony_ci}; 9118c2ecf20Sopenharmony_ci 9128c2ecf20Sopenharmony_cistatic struct clk_branch gsbi12_uart_clk = { 9138c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 9148c2ecf20Sopenharmony_ci .halt_bit = 13, 9158c2ecf20Sopenharmony_ci .clkr = { 9168c2ecf20Sopenharmony_ci .enable_reg = 0x2b34, 9178c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 9188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9198c2ecf20Sopenharmony_ci .name = "gsbi12_uart_clk", 9208c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi12_uart_src" }, 9218c2ecf20Sopenharmony_ci .num_parents = 1, 9228c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 9238c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 9248c2ecf20Sopenharmony_ci }, 9258c2ecf20Sopenharmony_ci }, 9268c2ecf20Sopenharmony_ci}; 9278c2ecf20Sopenharmony_ci 9288c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_qup[] = { 9298c2ecf20Sopenharmony_ci { 1100000, P_PXO, 1, 2, 49 }, 9308c2ecf20Sopenharmony_ci { 5400000, P_PXO, 1, 1, 5 }, 9318c2ecf20Sopenharmony_ci { 10800000, P_PXO, 1, 2, 5 }, 9328c2ecf20Sopenharmony_ci { 15060000, P_PLL8, 1, 2, 51 }, 9338c2ecf20Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 9348c2ecf20Sopenharmony_ci { 25600000, P_PLL8, 1, 1, 15 }, 9358c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 9368c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 9378c2ecf20Sopenharmony_ci { 51200000, P_PLL8, 1, 2, 15 }, 9388c2ecf20Sopenharmony_ci { } 9398c2ecf20Sopenharmony_ci}; 9408c2ecf20Sopenharmony_ci 9418c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi1_qup_src = { 9428c2ecf20Sopenharmony_ci .ns_reg = 0x29cc, 9438c2ecf20Sopenharmony_ci .md_reg = 0x29c8, 9448c2ecf20Sopenharmony_ci .mn = { 9458c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 9468c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 9478c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 9488c2ecf20Sopenharmony_ci .n_val_shift = 16, 9498c2ecf20Sopenharmony_ci .m_val_shift = 16, 9508c2ecf20Sopenharmony_ci .width = 8, 9518c2ecf20Sopenharmony_ci }, 9528c2ecf20Sopenharmony_ci .p = { 9538c2ecf20Sopenharmony_ci .pre_div_shift = 3, 9548c2ecf20Sopenharmony_ci .pre_div_width = 2, 9558c2ecf20Sopenharmony_ci }, 9568c2ecf20Sopenharmony_ci .s = { 9578c2ecf20Sopenharmony_ci .src_sel_shift = 0, 9588c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 9598c2ecf20Sopenharmony_ci }, 9608c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 9618c2ecf20Sopenharmony_ci .clkr = { 9628c2ecf20Sopenharmony_ci .enable_reg = 0x29cc, 9638c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 9648c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9658c2ecf20Sopenharmony_ci .name = "gsbi1_qup_src", 9668c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 9678c2ecf20Sopenharmony_ci .num_parents = 2, 9688c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 9698c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 9708c2ecf20Sopenharmony_ci }, 9718c2ecf20Sopenharmony_ci }, 9728c2ecf20Sopenharmony_ci}; 9738c2ecf20Sopenharmony_ci 9748c2ecf20Sopenharmony_cistatic struct clk_branch gsbi1_qup_clk = { 9758c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 9768c2ecf20Sopenharmony_ci .halt_bit = 9, 9778c2ecf20Sopenharmony_ci .clkr = { 9788c2ecf20Sopenharmony_ci .enable_reg = 0x29cc, 9798c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 9808c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9818c2ecf20Sopenharmony_ci .name = "gsbi1_qup_clk", 9828c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi1_qup_src" }, 9838c2ecf20Sopenharmony_ci .num_parents = 1, 9848c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 9858c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 9868c2ecf20Sopenharmony_ci }, 9878c2ecf20Sopenharmony_ci }, 9888c2ecf20Sopenharmony_ci}; 9898c2ecf20Sopenharmony_ci 9908c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi2_qup_src = { 9918c2ecf20Sopenharmony_ci .ns_reg = 0x29ec, 9928c2ecf20Sopenharmony_ci .md_reg = 0x29e8, 9938c2ecf20Sopenharmony_ci .mn = { 9948c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 9958c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 9968c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 9978c2ecf20Sopenharmony_ci .n_val_shift = 16, 9988c2ecf20Sopenharmony_ci .m_val_shift = 16, 9998c2ecf20Sopenharmony_ci .width = 8, 10008c2ecf20Sopenharmony_ci }, 10018c2ecf20Sopenharmony_ci .p = { 10028c2ecf20Sopenharmony_ci .pre_div_shift = 3, 10038c2ecf20Sopenharmony_ci .pre_div_width = 2, 10048c2ecf20Sopenharmony_ci }, 10058c2ecf20Sopenharmony_ci .s = { 10068c2ecf20Sopenharmony_ci .src_sel_shift = 0, 10078c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 10088c2ecf20Sopenharmony_ci }, 10098c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 10108c2ecf20Sopenharmony_ci .clkr = { 10118c2ecf20Sopenharmony_ci .enable_reg = 0x29ec, 10128c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 10138c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10148c2ecf20Sopenharmony_ci .name = "gsbi2_qup_src", 10158c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 10168c2ecf20Sopenharmony_ci .num_parents = 2, 10178c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 10188c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 10198c2ecf20Sopenharmony_ci }, 10208c2ecf20Sopenharmony_ci }, 10218c2ecf20Sopenharmony_ci}; 10228c2ecf20Sopenharmony_ci 10238c2ecf20Sopenharmony_cistatic struct clk_branch gsbi2_qup_clk = { 10248c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 10258c2ecf20Sopenharmony_ci .halt_bit = 4, 10268c2ecf20Sopenharmony_ci .clkr = { 10278c2ecf20Sopenharmony_ci .enable_reg = 0x29ec, 10288c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 10298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10308c2ecf20Sopenharmony_ci .name = "gsbi2_qup_clk", 10318c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi2_qup_src" }, 10328c2ecf20Sopenharmony_ci .num_parents = 1, 10338c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10348c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 10358c2ecf20Sopenharmony_ci }, 10368c2ecf20Sopenharmony_ci }, 10378c2ecf20Sopenharmony_ci}; 10388c2ecf20Sopenharmony_ci 10398c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi3_qup_src = { 10408c2ecf20Sopenharmony_ci .ns_reg = 0x2a0c, 10418c2ecf20Sopenharmony_ci .md_reg = 0x2a08, 10428c2ecf20Sopenharmony_ci .mn = { 10438c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 10448c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 10458c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 10468c2ecf20Sopenharmony_ci .n_val_shift = 16, 10478c2ecf20Sopenharmony_ci .m_val_shift = 16, 10488c2ecf20Sopenharmony_ci .width = 8, 10498c2ecf20Sopenharmony_ci }, 10508c2ecf20Sopenharmony_ci .p = { 10518c2ecf20Sopenharmony_ci .pre_div_shift = 3, 10528c2ecf20Sopenharmony_ci .pre_div_width = 2, 10538c2ecf20Sopenharmony_ci }, 10548c2ecf20Sopenharmony_ci .s = { 10558c2ecf20Sopenharmony_ci .src_sel_shift = 0, 10568c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 10578c2ecf20Sopenharmony_ci }, 10588c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 10598c2ecf20Sopenharmony_ci .clkr = { 10608c2ecf20Sopenharmony_ci .enable_reg = 0x2a0c, 10618c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 10628c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10638c2ecf20Sopenharmony_ci .name = "gsbi3_qup_src", 10648c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 10658c2ecf20Sopenharmony_ci .num_parents = 2, 10668c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 10678c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 10688c2ecf20Sopenharmony_ci }, 10698c2ecf20Sopenharmony_ci }, 10708c2ecf20Sopenharmony_ci}; 10718c2ecf20Sopenharmony_ci 10728c2ecf20Sopenharmony_cistatic struct clk_branch gsbi3_qup_clk = { 10738c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 10748c2ecf20Sopenharmony_ci .halt_bit = 0, 10758c2ecf20Sopenharmony_ci .clkr = { 10768c2ecf20Sopenharmony_ci .enable_reg = 0x2a0c, 10778c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 10788c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10798c2ecf20Sopenharmony_ci .name = "gsbi3_qup_clk", 10808c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi3_qup_src" }, 10818c2ecf20Sopenharmony_ci .num_parents = 1, 10828c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10838c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 10848c2ecf20Sopenharmony_ci }, 10858c2ecf20Sopenharmony_ci }, 10868c2ecf20Sopenharmony_ci}; 10878c2ecf20Sopenharmony_ci 10888c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi4_qup_src = { 10898c2ecf20Sopenharmony_ci .ns_reg = 0x2a2c, 10908c2ecf20Sopenharmony_ci .md_reg = 0x2a28, 10918c2ecf20Sopenharmony_ci .mn = { 10928c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 10938c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 10948c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 10958c2ecf20Sopenharmony_ci .n_val_shift = 16, 10968c2ecf20Sopenharmony_ci .m_val_shift = 16, 10978c2ecf20Sopenharmony_ci .width = 8, 10988c2ecf20Sopenharmony_ci }, 10998c2ecf20Sopenharmony_ci .p = { 11008c2ecf20Sopenharmony_ci .pre_div_shift = 3, 11018c2ecf20Sopenharmony_ci .pre_div_width = 2, 11028c2ecf20Sopenharmony_ci }, 11038c2ecf20Sopenharmony_ci .s = { 11048c2ecf20Sopenharmony_ci .src_sel_shift = 0, 11058c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 11068c2ecf20Sopenharmony_ci }, 11078c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 11088c2ecf20Sopenharmony_ci .clkr = { 11098c2ecf20Sopenharmony_ci .enable_reg = 0x2a2c, 11108c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 11118c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11128c2ecf20Sopenharmony_ci .name = "gsbi4_qup_src", 11138c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 11148c2ecf20Sopenharmony_ci .num_parents = 2, 11158c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 11168c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 11178c2ecf20Sopenharmony_ci }, 11188c2ecf20Sopenharmony_ci }, 11198c2ecf20Sopenharmony_ci}; 11208c2ecf20Sopenharmony_ci 11218c2ecf20Sopenharmony_cistatic struct clk_branch gsbi4_qup_clk = { 11228c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 11238c2ecf20Sopenharmony_ci .halt_bit = 24, 11248c2ecf20Sopenharmony_ci .clkr = { 11258c2ecf20Sopenharmony_ci .enable_reg = 0x2a2c, 11268c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 11278c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11288c2ecf20Sopenharmony_ci .name = "gsbi4_qup_clk", 11298c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi4_qup_src" }, 11308c2ecf20Sopenharmony_ci .num_parents = 1, 11318c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 11328c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 11338c2ecf20Sopenharmony_ci }, 11348c2ecf20Sopenharmony_ci }, 11358c2ecf20Sopenharmony_ci}; 11368c2ecf20Sopenharmony_ci 11378c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi5_qup_src = { 11388c2ecf20Sopenharmony_ci .ns_reg = 0x2a4c, 11398c2ecf20Sopenharmony_ci .md_reg = 0x2a48, 11408c2ecf20Sopenharmony_ci .mn = { 11418c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 11428c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 11438c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 11448c2ecf20Sopenharmony_ci .n_val_shift = 16, 11458c2ecf20Sopenharmony_ci .m_val_shift = 16, 11468c2ecf20Sopenharmony_ci .width = 8, 11478c2ecf20Sopenharmony_ci }, 11488c2ecf20Sopenharmony_ci .p = { 11498c2ecf20Sopenharmony_ci .pre_div_shift = 3, 11508c2ecf20Sopenharmony_ci .pre_div_width = 2, 11518c2ecf20Sopenharmony_ci }, 11528c2ecf20Sopenharmony_ci .s = { 11538c2ecf20Sopenharmony_ci .src_sel_shift = 0, 11548c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 11558c2ecf20Sopenharmony_ci }, 11568c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 11578c2ecf20Sopenharmony_ci .clkr = { 11588c2ecf20Sopenharmony_ci .enable_reg = 0x2a4c, 11598c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 11608c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11618c2ecf20Sopenharmony_ci .name = "gsbi5_qup_src", 11628c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 11638c2ecf20Sopenharmony_ci .num_parents = 2, 11648c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 11658c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 11668c2ecf20Sopenharmony_ci }, 11678c2ecf20Sopenharmony_ci }, 11688c2ecf20Sopenharmony_ci}; 11698c2ecf20Sopenharmony_ci 11708c2ecf20Sopenharmony_cistatic struct clk_branch gsbi5_qup_clk = { 11718c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 11728c2ecf20Sopenharmony_ci .halt_bit = 20, 11738c2ecf20Sopenharmony_ci .clkr = { 11748c2ecf20Sopenharmony_ci .enable_reg = 0x2a4c, 11758c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 11768c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11778c2ecf20Sopenharmony_ci .name = "gsbi5_qup_clk", 11788c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi5_qup_src" }, 11798c2ecf20Sopenharmony_ci .num_parents = 1, 11808c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 11818c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 11828c2ecf20Sopenharmony_ci }, 11838c2ecf20Sopenharmony_ci }, 11848c2ecf20Sopenharmony_ci}; 11858c2ecf20Sopenharmony_ci 11868c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi6_qup_src = { 11878c2ecf20Sopenharmony_ci .ns_reg = 0x2a6c, 11888c2ecf20Sopenharmony_ci .md_reg = 0x2a68, 11898c2ecf20Sopenharmony_ci .mn = { 11908c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 11918c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 11928c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 11938c2ecf20Sopenharmony_ci .n_val_shift = 16, 11948c2ecf20Sopenharmony_ci .m_val_shift = 16, 11958c2ecf20Sopenharmony_ci .width = 8, 11968c2ecf20Sopenharmony_ci }, 11978c2ecf20Sopenharmony_ci .p = { 11988c2ecf20Sopenharmony_ci .pre_div_shift = 3, 11998c2ecf20Sopenharmony_ci .pre_div_width = 2, 12008c2ecf20Sopenharmony_ci }, 12018c2ecf20Sopenharmony_ci .s = { 12028c2ecf20Sopenharmony_ci .src_sel_shift = 0, 12038c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 12048c2ecf20Sopenharmony_ci }, 12058c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 12068c2ecf20Sopenharmony_ci .clkr = { 12078c2ecf20Sopenharmony_ci .enable_reg = 0x2a6c, 12088c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 12098c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12108c2ecf20Sopenharmony_ci .name = "gsbi6_qup_src", 12118c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 12128c2ecf20Sopenharmony_ci .num_parents = 2, 12138c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 12148c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 12158c2ecf20Sopenharmony_ci }, 12168c2ecf20Sopenharmony_ci }, 12178c2ecf20Sopenharmony_ci}; 12188c2ecf20Sopenharmony_ci 12198c2ecf20Sopenharmony_cistatic struct clk_branch gsbi6_qup_clk = { 12208c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 12218c2ecf20Sopenharmony_ci .halt_bit = 16, 12228c2ecf20Sopenharmony_ci .clkr = { 12238c2ecf20Sopenharmony_ci .enable_reg = 0x2a6c, 12248c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 12258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12268c2ecf20Sopenharmony_ci .name = "gsbi6_qup_clk", 12278c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi6_qup_src" }, 12288c2ecf20Sopenharmony_ci .num_parents = 1, 12298c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 12308c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 12318c2ecf20Sopenharmony_ci }, 12328c2ecf20Sopenharmony_ci }, 12338c2ecf20Sopenharmony_ci}; 12348c2ecf20Sopenharmony_ci 12358c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi7_qup_src = { 12368c2ecf20Sopenharmony_ci .ns_reg = 0x2a8c, 12378c2ecf20Sopenharmony_ci .md_reg = 0x2a88, 12388c2ecf20Sopenharmony_ci .mn = { 12398c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 12408c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 12418c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 12428c2ecf20Sopenharmony_ci .n_val_shift = 16, 12438c2ecf20Sopenharmony_ci .m_val_shift = 16, 12448c2ecf20Sopenharmony_ci .width = 8, 12458c2ecf20Sopenharmony_ci }, 12468c2ecf20Sopenharmony_ci .p = { 12478c2ecf20Sopenharmony_ci .pre_div_shift = 3, 12488c2ecf20Sopenharmony_ci .pre_div_width = 2, 12498c2ecf20Sopenharmony_ci }, 12508c2ecf20Sopenharmony_ci .s = { 12518c2ecf20Sopenharmony_ci .src_sel_shift = 0, 12528c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 12538c2ecf20Sopenharmony_ci }, 12548c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 12558c2ecf20Sopenharmony_ci .clkr = { 12568c2ecf20Sopenharmony_ci .enable_reg = 0x2a8c, 12578c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 12588c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12598c2ecf20Sopenharmony_ci .name = "gsbi7_qup_src", 12608c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 12618c2ecf20Sopenharmony_ci .num_parents = 2, 12628c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 12638c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 12648c2ecf20Sopenharmony_ci }, 12658c2ecf20Sopenharmony_ci }, 12668c2ecf20Sopenharmony_ci}; 12678c2ecf20Sopenharmony_ci 12688c2ecf20Sopenharmony_cistatic struct clk_branch gsbi7_qup_clk = { 12698c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 12708c2ecf20Sopenharmony_ci .halt_bit = 12, 12718c2ecf20Sopenharmony_ci .clkr = { 12728c2ecf20Sopenharmony_ci .enable_reg = 0x2a8c, 12738c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 12748c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12758c2ecf20Sopenharmony_ci .name = "gsbi7_qup_clk", 12768c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi7_qup_src" }, 12778c2ecf20Sopenharmony_ci .num_parents = 1, 12788c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 12798c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 12808c2ecf20Sopenharmony_ci }, 12818c2ecf20Sopenharmony_ci }, 12828c2ecf20Sopenharmony_ci}; 12838c2ecf20Sopenharmony_ci 12848c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi8_qup_src = { 12858c2ecf20Sopenharmony_ci .ns_reg = 0x2aac, 12868c2ecf20Sopenharmony_ci .md_reg = 0x2aa8, 12878c2ecf20Sopenharmony_ci .mn = { 12888c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 12898c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 12908c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 12918c2ecf20Sopenharmony_ci .n_val_shift = 16, 12928c2ecf20Sopenharmony_ci .m_val_shift = 16, 12938c2ecf20Sopenharmony_ci .width = 8, 12948c2ecf20Sopenharmony_ci }, 12958c2ecf20Sopenharmony_ci .p = { 12968c2ecf20Sopenharmony_ci .pre_div_shift = 3, 12978c2ecf20Sopenharmony_ci .pre_div_width = 2, 12988c2ecf20Sopenharmony_ci }, 12998c2ecf20Sopenharmony_ci .s = { 13008c2ecf20Sopenharmony_ci .src_sel_shift = 0, 13018c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 13028c2ecf20Sopenharmony_ci }, 13038c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 13048c2ecf20Sopenharmony_ci .clkr = { 13058c2ecf20Sopenharmony_ci .enable_reg = 0x2aac, 13068c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 13078c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13088c2ecf20Sopenharmony_ci .name = "gsbi8_qup_src", 13098c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 13108c2ecf20Sopenharmony_ci .num_parents = 2, 13118c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 13128c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 13138c2ecf20Sopenharmony_ci }, 13148c2ecf20Sopenharmony_ci }, 13158c2ecf20Sopenharmony_ci}; 13168c2ecf20Sopenharmony_ci 13178c2ecf20Sopenharmony_cistatic struct clk_branch gsbi8_qup_clk = { 13188c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 13198c2ecf20Sopenharmony_ci .halt_bit = 8, 13208c2ecf20Sopenharmony_ci .clkr = { 13218c2ecf20Sopenharmony_ci .enable_reg = 0x2aac, 13228c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 13238c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13248c2ecf20Sopenharmony_ci .name = "gsbi8_qup_clk", 13258c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi8_qup_src" }, 13268c2ecf20Sopenharmony_ci .num_parents = 1, 13278c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13288c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 13298c2ecf20Sopenharmony_ci }, 13308c2ecf20Sopenharmony_ci }, 13318c2ecf20Sopenharmony_ci}; 13328c2ecf20Sopenharmony_ci 13338c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi9_qup_src = { 13348c2ecf20Sopenharmony_ci .ns_reg = 0x2acc, 13358c2ecf20Sopenharmony_ci .md_reg = 0x2ac8, 13368c2ecf20Sopenharmony_ci .mn = { 13378c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 13388c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 13398c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 13408c2ecf20Sopenharmony_ci .n_val_shift = 16, 13418c2ecf20Sopenharmony_ci .m_val_shift = 16, 13428c2ecf20Sopenharmony_ci .width = 8, 13438c2ecf20Sopenharmony_ci }, 13448c2ecf20Sopenharmony_ci .p = { 13458c2ecf20Sopenharmony_ci .pre_div_shift = 3, 13468c2ecf20Sopenharmony_ci .pre_div_width = 2, 13478c2ecf20Sopenharmony_ci }, 13488c2ecf20Sopenharmony_ci .s = { 13498c2ecf20Sopenharmony_ci .src_sel_shift = 0, 13508c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 13518c2ecf20Sopenharmony_ci }, 13528c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 13538c2ecf20Sopenharmony_ci .clkr = { 13548c2ecf20Sopenharmony_ci .enable_reg = 0x2acc, 13558c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 13568c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13578c2ecf20Sopenharmony_ci .name = "gsbi9_qup_src", 13588c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 13598c2ecf20Sopenharmony_ci .num_parents = 2, 13608c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 13618c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 13628c2ecf20Sopenharmony_ci }, 13638c2ecf20Sopenharmony_ci }, 13648c2ecf20Sopenharmony_ci}; 13658c2ecf20Sopenharmony_ci 13668c2ecf20Sopenharmony_cistatic struct clk_branch gsbi9_qup_clk = { 13678c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 13688c2ecf20Sopenharmony_ci .halt_bit = 4, 13698c2ecf20Sopenharmony_ci .clkr = { 13708c2ecf20Sopenharmony_ci .enable_reg = 0x2acc, 13718c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 13728c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13738c2ecf20Sopenharmony_ci .name = "gsbi9_qup_clk", 13748c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi9_qup_src" }, 13758c2ecf20Sopenharmony_ci .num_parents = 1, 13768c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13778c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 13788c2ecf20Sopenharmony_ci }, 13798c2ecf20Sopenharmony_ci }, 13808c2ecf20Sopenharmony_ci}; 13818c2ecf20Sopenharmony_ci 13828c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi10_qup_src = { 13838c2ecf20Sopenharmony_ci .ns_reg = 0x2aec, 13848c2ecf20Sopenharmony_ci .md_reg = 0x2ae8, 13858c2ecf20Sopenharmony_ci .mn = { 13868c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 13878c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 13888c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 13898c2ecf20Sopenharmony_ci .n_val_shift = 16, 13908c2ecf20Sopenharmony_ci .m_val_shift = 16, 13918c2ecf20Sopenharmony_ci .width = 8, 13928c2ecf20Sopenharmony_ci }, 13938c2ecf20Sopenharmony_ci .p = { 13948c2ecf20Sopenharmony_ci .pre_div_shift = 3, 13958c2ecf20Sopenharmony_ci .pre_div_width = 2, 13968c2ecf20Sopenharmony_ci }, 13978c2ecf20Sopenharmony_ci .s = { 13988c2ecf20Sopenharmony_ci .src_sel_shift = 0, 13998c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 14008c2ecf20Sopenharmony_ci }, 14018c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 14028c2ecf20Sopenharmony_ci .clkr = { 14038c2ecf20Sopenharmony_ci .enable_reg = 0x2aec, 14048c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 14058c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14068c2ecf20Sopenharmony_ci .name = "gsbi10_qup_src", 14078c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 14088c2ecf20Sopenharmony_ci .num_parents = 2, 14098c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 14108c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 14118c2ecf20Sopenharmony_ci }, 14128c2ecf20Sopenharmony_ci }, 14138c2ecf20Sopenharmony_ci}; 14148c2ecf20Sopenharmony_ci 14158c2ecf20Sopenharmony_cistatic struct clk_branch gsbi10_qup_clk = { 14168c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 14178c2ecf20Sopenharmony_ci .halt_bit = 0, 14188c2ecf20Sopenharmony_ci .clkr = { 14198c2ecf20Sopenharmony_ci .enable_reg = 0x2aec, 14208c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 14218c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14228c2ecf20Sopenharmony_ci .name = "gsbi10_qup_clk", 14238c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi10_qup_src" }, 14248c2ecf20Sopenharmony_ci .num_parents = 1, 14258c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14268c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14278c2ecf20Sopenharmony_ci }, 14288c2ecf20Sopenharmony_ci }, 14298c2ecf20Sopenharmony_ci}; 14308c2ecf20Sopenharmony_ci 14318c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi11_qup_src = { 14328c2ecf20Sopenharmony_ci .ns_reg = 0x2b0c, 14338c2ecf20Sopenharmony_ci .md_reg = 0x2b08, 14348c2ecf20Sopenharmony_ci .mn = { 14358c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 14368c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 14378c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 14388c2ecf20Sopenharmony_ci .n_val_shift = 16, 14398c2ecf20Sopenharmony_ci .m_val_shift = 16, 14408c2ecf20Sopenharmony_ci .width = 8, 14418c2ecf20Sopenharmony_ci }, 14428c2ecf20Sopenharmony_ci .p = { 14438c2ecf20Sopenharmony_ci .pre_div_shift = 3, 14448c2ecf20Sopenharmony_ci .pre_div_width = 2, 14458c2ecf20Sopenharmony_ci }, 14468c2ecf20Sopenharmony_ci .s = { 14478c2ecf20Sopenharmony_ci .src_sel_shift = 0, 14488c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 14498c2ecf20Sopenharmony_ci }, 14508c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 14518c2ecf20Sopenharmony_ci .clkr = { 14528c2ecf20Sopenharmony_ci .enable_reg = 0x2b0c, 14538c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 14548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14558c2ecf20Sopenharmony_ci .name = "gsbi11_qup_src", 14568c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 14578c2ecf20Sopenharmony_ci .num_parents = 2, 14588c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 14598c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 14608c2ecf20Sopenharmony_ci }, 14618c2ecf20Sopenharmony_ci }, 14628c2ecf20Sopenharmony_ci}; 14638c2ecf20Sopenharmony_ci 14648c2ecf20Sopenharmony_cistatic struct clk_branch gsbi11_qup_clk = { 14658c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 14668c2ecf20Sopenharmony_ci .halt_bit = 15, 14678c2ecf20Sopenharmony_ci .clkr = { 14688c2ecf20Sopenharmony_ci .enable_reg = 0x2b0c, 14698c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 14708c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14718c2ecf20Sopenharmony_ci .name = "gsbi11_qup_clk", 14728c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi11_qup_src" }, 14738c2ecf20Sopenharmony_ci .num_parents = 1, 14748c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14758c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14768c2ecf20Sopenharmony_ci }, 14778c2ecf20Sopenharmony_ci }, 14788c2ecf20Sopenharmony_ci}; 14798c2ecf20Sopenharmony_ci 14808c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi12_qup_src = { 14818c2ecf20Sopenharmony_ci .ns_reg = 0x2b2c, 14828c2ecf20Sopenharmony_ci .md_reg = 0x2b28, 14838c2ecf20Sopenharmony_ci .mn = { 14848c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 14858c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 14868c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 14878c2ecf20Sopenharmony_ci .n_val_shift = 16, 14888c2ecf20Sopenharmony_ci .m_val_shift = 16, 14898c2ecf20Sopenharmony_ci .width = 8, 14908c2ecf20Sopenharmony_ci }, 14918c2ecf20Sopenharmony_ci .p = { 14928c2ecf20Sopenharmony_ci .pre_div_shift = 3, 14938c2ecf20Sopenharmony_ci .pre_div_width = 2, 14948c2ecf20Sopenharmony_ci }, 14958c2ecf20Sopenharmony_ci .s = { 14968c2ecf20Sopenharmony_ci .src_sel_shift = 0, 14978c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 14988c2ecf20Sopenharmony_ci }, 14998c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 15008c2ecf20Sopenharmony_ci .clkr = { 15018c2ecf20Sopenharmony_ci .enable_reg = 0x2b2c, 15028c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 15038c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15048c2ecf20Sopenharmony_ci .name = "gsbi12_qup_src", 15058c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 15068c2ecf20Sopenharmony_ci .num_parents = 2, 15078c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 15088c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 15098c2ecf20Sopenharmony_ci }, 15108c2ecf20Sopenharmony_ci }, 15118c2ecf20Sopenharmony_ci}; 15128c2ecf20Sopenharmony_ci 15138c2ecf20Sopenharmony_cistatic struct clk_branch gsbi12_qup_clk = { 15148c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 15158c2ecf20Sopenharmony_ci .halt_bit = 11, 15168c2ecf20Sopenharmony_ci .clkr = { 15178c2ecf20Sopenharmony_ci .enable_reg = 0x2b2c, 15188c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 15198c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15208c2ecf20Sopenharmony_ci .name = "gsbi12_qup_clk", 15218c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi12_qup_src" }, 15228c2ecf20Sopenharmony_ci .num_parents = 1, 15238c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15248c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15258c2ecf20Sopenharmony_ci }, 15268c2ecf20Sopenharmony_ci }, 15278c2ecf20Sopenharmony_ci}; 15288c2ecf20Sopenharmony_ci 15298c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_gp[] = { 15308c2ecf20Sopenharmony_ci { 9600000, P_CXO, 2, 0, 0 }, 15318c2ecf20Sopenharmony_ci { 13500000, P_PXO, 2, 0, 0 }, 15328c2ecf20Sopenharmony_ci { 19200000, P_CXO, 1, 0, 0 }, 15338c2ecf20Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 15348c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 2, 1, 3 }, 15358c2ecf20Sopenharmony_ci { 76800000, P_PLL8, 1, 1, 5 }, 15368c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 15378c2ecf20Sopenharmony_ci { 128000000, P_PLL8, 3, 0, 0 }, 15388c2ecf20Sopenharmony_ci { 192000000, P_PLL8, 2, 0, 0 }, 15398c2ecf20Sopenharmony_ci { } 15408c2ecf20Sopenharmony_ci}; 15418c2ecf20Sopenharmony_ci 15428c2ecf20Sopenharmony_cistatic struct clk_rcg gp0_src = { 15438c2ecf20Sopenharmony_ci .ns_reg = 0x2d24, 15448c2ecf20Sopenharmony_ci .md_reg = 0x2d00, 15458c2ecf20Sopenharmony_ci .mn = { 15468c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 15478c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 15488c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 15498c2ecf20Sopenharmony_ci .n_val_shift = 16, 15508c2ecf20Sopenharmony_ci .m_val_shift = 16, 15518c2ecf20Sopenharmony_ci .width = 8, 15528c2ecf20Sopenharmony_ci }, 15538c2ecf20Sopenharmony_ci .p = { 15548c2ecf20Sopenharmony_ci .pre_div_shift = 3, 15558c2ecf20Sopenharmony_ci .pre_div_width = 2, 15568c2ecf20Sopenharmony_ci }, 15578c2ecf20Sopenharmony_ci .s = { 15588c2ecf20Sopenharmony_ci .src_sel_shift = 0, 15598c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_cxo_map, 15608c2ecf20Sopenharmony_ci }, 15618c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gp, 15628c2ecf20Sopenharmony_ci .clkr = { 15638c2ecf20Sopenharmony_ci .enable_reg = 0x2d24, 15648c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 15658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15668c2ecf20Sopenharmony_ci .name = "gp0_src", 15678c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_cxo, 15688c2ecf20Sopenharmony_ci .num_parents = 3, 15698c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 15708c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 15718c2ecf20Sopenharmony_ci }, 15728c2ecf20Sopenharmony_ci } 15738c2ecf20Sopenharmony_ci}; 15748c2ecf20Sopenharmony_ci 15758c2ecf20Sopenharmony_cistatic struct clk_branch gp0_clk = { 15768c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 15778c2ecf20Sopenharmony_ci .halt_bit = 7, 15788c2ecf20Sopenharmony_ci .clkr = { 15798c2ecf20Sopenharmony_ci .enable_reg = 0x2d24, 15808c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 15818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15828c2ecf20Sopenharmony_ci .name = "gp0_clk", 15838c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gp0_src" }, 15848c2ecf20Sopenharmony_ci .num_parents = 1, 15858c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15868c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15878c2ecf20Sopenharmony_ci }, 15888c2ecf20Sopenharmony_ci }, 15898c2ecf20Sopenharmony_ci}; 15908c2ecf20Sopenharmony_ci 15918c2ecf20Sopenharmony_cistatic struct clk_rcg gp1_src = { 15928c2ecf20Sopenharmony_ci .ns_reg = 0x2d44, 15938c2ecf20Sopenharmony_ci .md_reg = 0x2d40, 15948c2ecf20Sopenharmony_ci .mn = { 15958c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 15968c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 15978c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 15988c2ecf20Sopenharmony_ci .n_val_shift = 16, 15998c2ecf20Sopenharmony_ci .m_val_shift = 16, 16008c2ecf20Sopenharmony_ci .width = 8, 16018c2ecf20Sopenharmony_ci }, 16028c2ecf20Sopenharmony_ci .p = { 16038c2ecf20Sopenharmony_ci .pre_div_shift = 3, 16048c2ecf20Sopenharmony_ci .pre_div_width = 2, 16058c2ecf20Sopenharmony_ci }, 16068c2ecf20Sopenharmony_ci .s = { 16078c2ecf20Sopenharmony_ci .src_sel_shift = 0, 16088c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_cxo_map, 16098c2ecf20Sopenharmony_ci }, 16108c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gp, 16118c2ecf20Sopenharmony_ci .clkr = { 16128c2ecf20Sopenharmony_ci .enable_reg = 0x2d44, 16138c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 16148c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16158c2ecf20Sopenharmony_ci .name = "gp1_src", 16168c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_cxo, 16178c2ecf20Sopenharmony_ci .num_parents = 3, 16188c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 16198c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 16208c2ecf20Sopenharmony_ci }, 16218c2ecf20Sopenharmony_ci } 16228c2ecf20Sopenharmony_ci}; 16238c2ecf20Sopenharmony_ci 16248c2ecf20Sopenharmony_cistatic struct clk_branch gp1_clk = { 16258c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 16268c2ecf20Sopenharmony_ci .halt_bit = 6, 16278c2ecf20Sopenharmony_ci .clkr = { 16288c2ecf20Sopenharmony_ci .enable_reg = 0x2d44, 16298c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 16308c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16318c2ecf20Sopenharmony_ci .name = "gp1_clk", 16328c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gp1_src" }, 16338c2ecf20Sopenharmony_ci .num_parents = 1, 16348c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16358c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16368c2ecf20Sopenharmony_ci }, 16378c2ecf20Sopenharmony_ci }, 16388c2ecf20Sopenharmony_ci}; 16398c2ecf20Sopenharmony_ci 16408c2ecf20Sopenharmony_cistatic struct clk_rcg gp2_src = { 16418c2ecf20Sopenharmony_ci .ns_reg = 0x2d64, 16428c2ecf20Sopenharmony_ci .md_reg = 0x2d60, 16438c2ecf20Sopenharmony_ci .mn = { 16448c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 16458c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 16468c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 16478c2ecf20Sopenharmony_ci .n_val_shift = 16, 16488c2ecf20Sopenharmony_ci .m_val_shift = 16, 16498c2ecf20Sopenharmony_ci .width = 8, 16508c2ecf20Sopenharmony_ci }, 16518c2ecf20Sopenharmony_ci .p = { 16528c2ecf20Sopenharmony_ci .pre_div_shift = 3, 16538c2ecf20Sopenharmony_ci .pre_div_width = 2, 16548c2ecf20Sopenharmony_ci }, 16558c2ecf20Sopenharmony_ci .s = { 16568c2ecf20Sopenharmony_ci .src_sel_shift = 0, 16578c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_cxo_map, 16588c2ecf20Sopenharmony_ci }, 16598c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gp, 16608c2ecf20Sopenharmony_ci .clkr = { 16618c2ecf20Sopenharmony_ci .enable_reg = 0x2d64, 16628c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 16638c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16648c2ecf20Sopenharmony_ci .name = "gp2_src", 16658c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_cxo, 16668c2ecf20Sopenharmony_ci .num_parents = 3, 16678c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 16688c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 16698c2ecf20Sopenharmony_ci }, 16708c2ecf20Sopenharmony_ci } 16718c2ecf20Sopenharmony_ci}; 16728c2ecf20Sopenharmony_ci 16738c2ecf20Sopenharmony_cistatic struct clk_branch gp2_clk = { 16748c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 16758c2ecf20Sopenharmony_ci .halt_bit = 5, 16768c2ecf20Sopenharmony_ci .clkr = { 16778c2ecf20Sopenharmony_ci .enable_reg = 0x2d64, 16788c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 16798c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16808c2ecf20Sopenharmony_ci .name = "gp2_clk", 16818c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gp2_src" }, 16828c2ecf20Sopenharmony_ci .num_parents = 1, 16838c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16848c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16858c2ecf20Sopenharmony_ci }, 16868c2ecf20Sopenharmony_ci }, 16878c2ecf20Sopenharmony_ci}; 16888c2ecf20Sopenharmony_ci 16898c2ecf20Sopenharmony_cistatic struct clk_branch pmem_clk = { 16908c2ecf20Sopenharmony_ci .hwcg_reg = 0x25a0, 16918c2ecf20Sopenharmony_ci .hwcg_bit = 6, 16928c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 16938c2ecf20Sopenharmony_ci .halt_bit = 20, 16948c2ecf20Sopenharmony_ci .clkr = { 16958c2ecf20Sopenharmony_ci .enable_reg = 0x25a0, 16968c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 16978c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16988c2ecf20Sopenharmony_ci .name = "pmem_clk", 16998c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17008c2ecf20Sopenharmony_ci }, 17018c2ecf20Sopenharmony_ci }, 17028c2ecf20Sopenharmony_ci}; 17038c2ecf20Sopenharmony_ci 17048c2ecf20Sopenharmony_cistatic struct clk_rcg prng_src = { 17058c2ecf20Sopenharmony_ci .ns_reg = 0x2e80, 17068c2ecf20Sopenharmony_ci .p = { 17078c2ecf20Sopenharmony_ci .pre_div_shift = 3, 17088c2ecf20Sopenharmony_ci .pre_div_width = 4, 17098c2ecf20Sopenharmony_ci }, 17108c2ecf20Sopenharmony_ci .s = { 17118c2ecf20Sopenharmony_ci .src_sel_shift = 0, 17128c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 17138c2ecf20Sopenharmony_ci }, 17148c2ecf20Sopenharmony_ci .clkr = { 17158c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17168c2ecf20Sopenharmony_ci .name = "prng_src", 17178c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 17188c2ecf20Sopenharmony_ci .num_parents = 2, 17198c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 17208c2ecf20Sopenharmony_ci }, 17218c2ecf20Sopenharmony_ci }, 17228c2ecf20Sopenharmony_ci}; 17238c2ecf20Sopenharmony_ci 17248c2ecf20Sopenharmony_cistatic struct clk_branch prng_clk = { 17258c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 17268c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 17278c2ecf20Sopenharmony_ci .halt_bit = 10, 17288c2ecf20Sopenharmony_ci .clkr = { 17298c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 17308c2ecf20Sopenharmony_ci .enable_mask = BIT(10), 17318c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17328c2ecf20Sopenharmony_ci .name = "prng_clk", 17338c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "prng_src" }, 17348c2ecf20Sopenharmony_ci .num_parents = 1, 17358c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17368c2ecf20Sopenharmony_ci }, 17378c2ecf20Sopenharmony_ci }, 17388c2ecf20Sopenharmony_ci}; 17398c2ecf20Sopenharmony_ci 17408c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_sdc[] = { 17418c2ecf20Sopenharmony_ci { 144000, P_PXO, 3, 2, 125 }, 17428c2ecf20Sopenharmony_ci { 400000, P_PLL8, 4, 1, 240 }, 17438c2ecf20Sopenharmony_ci { 16000000, P_PLL8, 4, 1, 6 }, 17448c2ecf20Sopenharmony_ci { 17070000, P_PLL8, 1, 2, 45 }, 17458c2ecf20Sopenharmony_ci { 20210000, P_PLL8, 1, 1, 19 }, 17468c2ecf20Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 17478c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 17488c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 3, 1, 2 }, 17498c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 17508c2ecf20Sopenharmony_ci { 192000000, P_PLL8, 2, 0, 0 }, 17518c2ecf20Sopenharmony_ci { } 17528c2ecf20Sopenharmony_ci}; 17538c2ecf20Sopenharmony_ci 17548c2ecf20Sopenharmony_cistatic struct clk_rcg sdc1_src = { 17558c2ecf20Sopenharmony_ci .ns_reg = 0x282c, 17568c2ecf20Sopenharmony_ci .md_reg = 0x2828, 17578c2ecf20Sopenharmony_ci .mn = { 17588c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 17598c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 17608c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 17618c2ecf20Sopenharmony_ci .n_val_shift = 16, 17628c2ecf20Sopenharmony_ci .m_val_shift = 16, 17638c2ecf20Sopenharmony_ci .width = 8, 17648c2ecf20Sopenharmony_ci }, 17658c2ecf20Sopenharmony_ci .p = { 17668c2ecf20Sopenharmony_ci .pre_div_shift = 3, 17678c2ecf20Sopenharmony_ci .pre_div_width = 2, 17688c2ecf20Sopenharmony_ci }, 17698c2ecf20Sopenharmony_ci .s = { 17708c2ecf20Sopenharmony_ci .src_sel_shift = 0, 17718c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 17728c2ecf20Sopenharmony_ci }, 17738c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sdc, 17748c2ecf20Sopenharmony_ci .clkr = { 17758c2ecf20Sopenharmony_ci .enable_reg = 0x282c, 17768c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 17778c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17788c2ecf20Sopenharmony_ci .name = "sdc1_src", 17798c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 17808c2ecf20Sopenharmony_ci .num_parents = 2, 17818c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 17828c2ecf20Sopenharmony_ci }, 17838c2ecf20Sopenharmony_ci } 17848c2ecf20Sopenharmony_ci}; 17858c2ecf20Sopenharmony_ci 17868c2ecf20Sopenharmony_cistatic struct clk_branch sdc1_clk = { 17878c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 17888c2ecf20Sopenharmony_ci .halt_bit = 6, 17898c2ecf20Sopenharmony_ci .clkr = { 17908c2ecf20Sopenharmony_ci .enable_reg = 0x282c, 17918c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 17928c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17938c2ecf20Sopenharmony_ci .name = "sdc1_clk", 17948c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sdc1_src" }, 17958c2ecf20Sopenharmony_ci .num_parents = 1, 17968c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17978c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17988c2ecf20Sopenharmony_ci }, 17998c2ecf20Sopenharmony_ci }, 18008c2ecf20Sopenharmony_ci}; 18018c2ecf20Sopenharmony_ci 18028c2ecf20Sopenharmony_cistatic struct clk_rcg sdc2_src = { 18038c2ecf20Sopenharmony_ci .ns_reg = 0x284c, 18048c2ecf20Sopenharmony_ci .md_reg = 0x2848, 18058c2ecf20Sopenharmony_ci .mn = { 18068c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 18078c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 18088c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 18098c2ecf20Sopenharmony_ci .n_val_shift = 16, 18108c2ecf20Sopenharmony_ci .m_val_shift = 16, 18118c2ecf20Sopenharmony_ci .width = 8, 18128c2ecf20Sopenharmony_ci }, 18138c2ecf20Sopenharmony_ci .p = { 18148c2ecf20Sopenharmony_ci .pre_div_shift = 3, 18158c2ecf20Sopenharmony_ci .pre_div_width = 2, 18168c2ecf20Sopenharmony_ci }, 18178c2ecf20Sopenharmony_ci .s = { 18188c2ecf20Sopenharmony_ci .src_sel_shift = 0, 18198c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 18208c2ecf20Sopenharmony_ci }, 18218c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sdc, 18228c2ecf20Sopenharmony_ci .clkr = { 18238c2ecf20Sopenharmony_ci .enable_reg = 0x284c, 18248c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 18258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18268c2ecf20Sopenharmony_ci .name = "sdc2_src", 18278c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 18288c2ecf20Sopenharmony_ci .num_parents = 2, 18298c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 18308c2ecf20Sopenharmony_ci }, 18318c2ecf20Sopenharmony_ci } 18328c2ecf20Sopenharmony_ci}; 18338c2ecf20Sopenharmony_ci 18348c2ecf20Sopenharmony_cistatic struct clk_branch sdc2_clk = { 18358c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 18368c2ecf20Sopenharmony_ci .halt_bit = 5, 18378c2ecf20Sopenharmony_ci .clkr = { 18388c2ecf20Sopenharmony_ci .enable_reg = 0x284c, 18398c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 18408c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18418c2ecf20Sopenharmony_ci .name = "sdc2_clk", 18428c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sdc2_src" }, 18438c2ecf20Sopenharmony_ci .num_parents = 1, 18448c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18458c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18468c2ecf20Sopenharmony_ci }, 18478c2ecf20Sopenharmony_ci }, 18488c2ecf20Sopenharmony_ci}; 18498c2ecf20Sopenharmony_ci 18508c2ecf20Sopenharmony_cistatic struct clk_rcg sdc3_src = { 18518c2ecf20Sopenharmony_ci .ns_reg = 0x286c, 18528c2ecf20Sopenharmony_ci .md_reg = 0x2868, 18538c2ecf20Sopenharmony_ci .mn = { 18548c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 18558c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 18568c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 18578c2ecf20Sopenharmony_ci .n_val_shift = 16, 18588c2ecf20Sopenharmony_ci .m_val_shift = 16, 18598c2ecf20Sopenharmony_ci .width = 8, 18608c2ecf20Sopenharmony_ci }, 18618c2ecf20Sopenharmony_ci .p = { 18628c2ecf20Sopenharmony_ci .pre_div_shift = 3, 18638c2ecf20Sopenharmony_ci .pre_div_width = 2, 18648c2ecf20Sopenharmony_ci }, 18658c2ecf20Sopenharmony_ci .s = { 18668c2ecf20Sopenharmony_ci .src_sel_shift = 0, 18678c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 18688c2ecf20Sopenharmony_ci }, 18698c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sdc, 18708c2ecf20Sopenharmony_ci .clkr = { 18718c2ecf20Sopenharmony_ci .enable_reg = 0x286c, 18728c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 18738c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18748c2ecf20Sopenharmony_ci .name = "sdc3_src", 18758c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 18768c2ecf20Sopenharmony_ci .num_parents = 2, 18778c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 18788c2ecf20Sopenharmony_ci }, 18798c2ecf20Sopenharmony_ci } 18808c2ecf20Sopenharmony_ci}; 18818c2ecf20Sopenharmony_ci 18828c2ecf20Sopenharmony_cistatic struct clk_branch sdc3_clk = { 18838c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 18848c2ecf20Sopenharmony_ci .halt_bit = 4, 18858c2ecf20Sopenharmony_ci .clkr = { 18868c2ecf20Sopenharmony_ci .enable_reg = 0x286c, 18878c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 18888c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18898c2ecf20Sopenharmony_ci .name = "sdc3_clk", 18908c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sdc3_src" }, 18918c2ecf20Sopenharmony_ci .num_parents = 1, 18928c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18938c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18948c2ecf20Sopenharmony_ci }, 18958c2ecf20Sopenharmony_ci }, 18968c2ecf20Sopenharmony_ci}; 18978c2ecf20Sopenharmony_ci 18988c2ecf20Sopenharmony_cistatic struct clk_rcg sdc4_src = { 18998c2ecf20Sopenharmony_ci .ns_reg = 0x288c, 19008c2ecf20Sopenharmony_ci .md_reg = 0x2888, 19018c2ecf20Sopenharmony_ci .mn = { 19028c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 19038c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 19048c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 19058c2ecf20Sopenharmony_ci .n_val_shift = 16, 19068c2ecf20Sopenharmony_ci .m_val_shift = 16, 19078c2ecf20Sopenharmony_ci .width = 8, 19088c2ecf20Sopenharmony_ci }, 19098c2ecf20Sopenharmony_ci .p = { 19108c2ecf20Sopenharmony_ci .pre_div_shift = 3, 19118c2ecf20Sopenharmony_ci .pre_div_width = 2, 19128c2ecf20Sopenharmony_ci }, 19138c2ecf20Sopenharmony_ci .s = { 19148c2ecf20Sopenharmony_ci .src_sel_shift = 0, 19158c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 19168c2ecf20Sopenharmony_ci }, 19178c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sdc, 19188c2ecf20Sopenharmony_ci .clkr = { 19198c2ecf20Sopenharmony_ci .enable_reg = 0x288c, 19208c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 19218c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19228c2ecf20Sopenharmony_ci .name = "sdc4_src", 19238c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 19248c2ecf20Sopenharmony_ci .num_parents = 2, 19258c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 19268c2ecf20Sopenharmony_ci }, 19278c2ecf20Sopenharmony_ci } 19288c2ecf20Sopenharmony_ci}; 19298c2ecf20Sopenharmony_ci 19308c2ecf20Sopenharmony_cistatic struct clk_branch sdc4_clk = { 19318c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 19328c2ecf20Sopenharmony_ci .halt_bit = 3, 19338c2ecf20Sopenharmony_ci .clkr = { 19348c2ecf20Sopenharmony_ci .enable_reg = 0x288c, 19358c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 19368c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19378c2ecf20Sopenharmony_ci .name = "sdc4_clk", 19388c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sdc4_src" }, 19398c2ecf20Sopenharmony_ci .num_parents = 1, 19408c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19418c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19428c2ecf20Sopenharmony_ci }, 19438c2ecf20Sopenharmony_ci }, 19448c2ecf20Sopenharmony_ci}; 19458c2ecf20Sopenharmony_ci 19468c2ecf20Sopenharmony_cistatic struct clk_rcg sdc5_src = { 19478c2ecf20Sopenharmony_ci .ns_reg = 0x28ac, 19488c2ecf20Sopenharmony_ci .md_reg = 0x28a8, 19498c2ecf20Sopenharmony_ci .mn = { 19508c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 19518c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 19528c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 19538c2ecf20Sopenharmony_ci .n_val_shift = 16, 19548c2ecf20Sopenharmony_ci .m_val_shift = 16, 19558c2ecf20Sopenharmony_ci .width = 8, 19568c2ecf20Sopenharmony_ci }, 19578c2ecf20Sopenharmony_ci .p = { 19588c2ecf20Sopenharmony_ci .pre_div_shift = 3, 19598c2ecf20Sopenharmony_ci .pre_div_width = 2, 19608c2ecf20Sopenharmony_ci }, 19618c2ecf20Sopenharmony_ci .s = { 19628c2ecf20Sopenharmony_ci .src_sel_shift = 0, 19638c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 19648c2ecf20Sopenharmony_ci }, 19658c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sdc, 19668c2ecf20Sopenharmony_ci .clkr = { 19678c2ecf20Sopenharmony_ci .enable_reg = 0x28ac, 19688c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 19698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19708c2ecf20Sopenharmony_ci .name = "sdc5_src", 19718c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 19728c2ecf20Sopenharmony_ci .num_parents = 2, 19738c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 19748c2ecf20Sopenharmony_ci }, 19758c2ecf20Sopenharmony_ci } 19768c2ecf20Sopenharmony_ci}; 19778c2ecf20Sopenharmony_ci 19788c2ecf20Sopenharmony_cistatic struct clk_branch sdc5_clk = { 19798c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 19808c2ecf20Sopenharmony_ci .halt_bit = 2, 19818c2ecf20Sopenharmony_ci .clkr = { 19828c2ecf20Sopenharmony_ci .enable_reg = 0x28ac, 19838c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 19848c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19858c2ecf20Sopenharmony_ci .name = "sdc5_clk", 19868c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sdc5_src" }, 19878c2ecf20Sopenharmony_ci .num_parents = 1, 19888c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19898c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19908c2ecf20Sopenharmony_ci }, 19918c2ecf20Sopenharmony_ci }, 19928c2ecf20Sopenharmony_ci}; 19938c2ecf20Sopenharmony_ci 19948c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_tsif_ref[] = { 19958c2ecf20Sopenharmony_ci { 105000, P_PXO, 1, 1, 256 }, 19968c2ecf20Sopenharmony_ci { } 19978c2ecf20Sopenharmony_ci}; 19988c2ecf20Sopenharmony_ci 19998c2ecf20Sopenharmony_cistatic struct clk_rcg tsif_ref_src = { 20008c2ecf20Sopenharmony_ci .ns_reg = 0x2710, 20018c2ecf20Sopenharmony_ci .md_reg = 0x270c, 20028c2ecf20Sopenharmony_ci .mn = { 20038c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 20048c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 20058c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 20068c2ecf20Sopenharmony_ci .n_val_shift = 16, 20078c2ecf20Sopenharmony_ci .m_val_shift = 16, 20088c2ecf20Sopenharmony_ci .width = 16, 20098c2ecf20Sopenharmony_ci }, 20108c2ecf20Sopenharmony_ci .p = { 20118c2ecf20Sopenharmony_ci .pre_div_shift = 3, 20128c2ecf20Sopenharmony_ci .pre_div_width = 2, 20138c2ecf20Sopenharmony_ci }, 20148c2ecf20Sopenharmony_ci .s = { 20158c2ecf20Sopenharmony_ci .src_sel_shift = 0, 20168c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 20178c2ecf20Sopenharmony_ci }, 20188c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_tsif_ref, 20198c2ecf20Sopenharmony_ci .clkr = { 20208c2ecf20Sopenharmony_ci .enable_reg = 0x2710, 20218c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 20228c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20238c2ecf20Sopenharmony_ci .name = "tsif_ref_src", 20248c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 20258c2ecf20Sopenharmony_ci .num_parents = 2, 20268c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 20278c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 20288c2ecf20Sopenharmony_ci }, 20298c2ecf20Sopenharmony_ci } 20308c2ecf20Sopenharmony_ci}; 20318c2ecf20Sopenharmony_ci 20328c2ecf20Sopenharmony_cistatic struct clk_branch tsif_ref_clk = { 20338c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 20348c2ecf20Sopenharmony_ci .halt_bit = 5, 20358c2ecf20Sopenharmony_ci .clkr = { 20368c2ecf20Sopenharmony_ci .enable_reg = 0x2710, 20378c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 20388c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20398c2ecf20Sopenharmony_ci .name = "tsif_ref_clk", 20408c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "tsif_ref_src" }, 20418c2ecf20Sopenharmony_ci .num_parents = 1, 20428c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20438c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20448c2ecf20Sopenharmony_ci }, 20458c2ecf20Sopenharmony_ci }, 20468c2ecf20Sopenharmony_ci}; 20478c2ecf20Sopenharmony_ci 20488c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb[] = { 20498c2ecf20Sopenharmony_ci { 60000000, P_PLL8, 1, 5, 32 }, 20508c2ecf20Sopenharmony_ci { } 20518c2ecf20Sopenharmony_ci}; 20528c2ecf20Sopenharmony_ci 20538c2ecf20Sopenharmony_cistatic struct clk_rcg usb_hs1_xcvr_src = { 20548c2ecf20Sopenharmony_ci .ns_reg = 0x290c, 20558c2ecf20Sopenharmony_ci .md_reg = 0x2908, 20568c2ecf20Sopenharmony_ci .mn = { 20578c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 20588c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 20598c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 20608c2ecf20Sopenharmony_ci .n_val_shift = 16, 20618c2ecf20Sopenharmony_ci .m_val_shift = 16, 20628c2ecf20Sopenharmony_ci .width = 8, 20638c2ecf20Sopenharmony_ci }, 20648c2ecf20Sopenharmony_ci .p = { 20658c2ecf20Sopenharmony_ci .pre_div_shift = 3, 20668c2ecf20Sopenharmony_ci .pre_div_width = 2, 20678c2ecf20Sopenharmony_ci }, 20688c2ecf20Sopenharmony_ci .s = { 20698c2ecf20Sopenharmony_ci .src_sel_shift = 0, 20708c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 20718c2ecf20Sopenharmony_ci }, 20728c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 20738c2ecf20Sopenharmony_ci .clkr = { 20748c2ecf20Sopenharmony_ci .enable_reg = 0x290c, 20758c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 20768c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20778c2ecf20Sopenharmony_ci .name = "usb_hs1_xcvr_src", 20788c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 20798c2ecf20Sopenharmony_ci .num_parents = 2, 20808c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 20818c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 20828c2ecf20Sopenharmony_ci }, 20838c2ecf20Sopenharmony_ci } 20848c2ecf20Sopenharmony_ci}; 20858c2ecf20Sopenharmony_ci 20868c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs1_xcvr_clk = { 20878c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 20888c2ecf20Sopenharmony_ci .halt_bit = 0, 20898c2ecf20Sopenharmony_ci .clkr = { 20908c2ecf20Sopenharmony_ci .enable_reg = 0x290c, 20918c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 20928c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20938c2ecf20Sopenharmony_ci .name = "usb_hs1_xcvr_clk", 20948c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb_hs1_xcvr_src" }, 20958c2ecf20Sopenharmony_ci .num_parents = 1, 20968c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20978c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20988c2ecf20Sopenharmony_ci }, 20998c2ecf20Sopenharmony_ci }, 21008c2ecf20Sopenharmony_ci}; 21018c2ecf20Sopenharmony_ci 21028c2ecf20Sopenharmony_cistatic struct clk_rcg usb_hs3_xcvr_src = { 21038c2ecf20Sopenharmony_ci .ns_reg = 0x370c, 21048c2ecf20Sopenharmony_ci .md_reg = 0x3708, 21058c2ecf20Sopenharmony_ci .mn = { 21068c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 21078c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 21088c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 21098c2ecf20Sopenharmony_ci .n_val_shift = 16, 21108c2ecf20Sopenharmony_ci .m_val_shift = 16, 21118c2ecf20Sopenharmony_ci .width = 8, 21128c2ecf20Sopenharmony_ci }, 21138c2ecf20Sopenharmony_ci .p = { 21148c2ecf20Sopenharmony_ci .pre_div_shift = 3, 21158c2ecf20Sopenharmony_ci .pre_div_width = 2, 21168c2ecf20Sopenharmony_ci }, 21178c2ecf20Sopenharmony_ci .s = { 21188c2ecf20Sopenharmony_ci .src_sel_shift = 0, 21198c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 21208c2ecf20Sopenharmony_ci }, 21218c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 21228c2ecf20Sopenharmony_ci .clkr = { 21238c2ecf20Sopenharmony_ci .enable_reg = 0x370c, 21248c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 21258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21268c2ecf20Sopenharmony_ci .name = "usb_hs3_xcvr_src", 21278c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 21288c2ecf20Sopenharmony_ci .num_parents = 2, 21298c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 21308c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 21318c2ecf20Sopenharmony_ci }, 21328c2ecf20Sopenharmony_ci } 21338c2ecf20Sopenharmony_ci}; 21348c2ecf20Sopenharmony_ci 21358c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs3_xcvr_clk = { 21368c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 21378c2ecf20Sopenharmony_ci .halt_bit = 30, 21388c2ecf20Sopenharmony_ci .clkr = { 21398c2ecf20Sopenharmony_ci .enable_reg = 0x370c, 21408c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 21418c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21428c2ecf20Sopenharmony_ci .name = "usb_hs3_xcvr_clk", 21438c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb_hs3_xcvr_src" }, 21448c2ecf20Sopenharmony_ci .num_parents = 1, 21458c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 21468c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21478c2ecf20Sopenharmony_ci }, 21488c2ecf20Sopenharmony_ci }, 21498c2ecf20Sopenharmony_ci}; 21508c2ecf20Sopenharmony_ci 21518c2ecf20Sopenharmony_cistatic struct clk_rcg usb_hs4_xcvr_src = { 21528c2ecf20Sopenharmony_ci .ns_reg = 0x372c, 21538c2ecf20Sopenharmony_ci .md_reg = 0x3728, 21548c2ecf20Sopenharmony_ci .mn = { 21558c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 21568c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 21578c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 21588c2ecf20Sopenharmony_ci .n_val_shift = 16, 21598c2ecf20Sopenharmony_ci .m_val_shift = 16, 21608c2ecf20Sopenharmony_ci .width = 8, 21618c2ecf20Sopenharmony_ci }, 21628c2ecf20Sopenharmony_ci .p = { 21638c2ecf20Sopenharmony_ci .pre_div_shift = 3, 21648c2ecf20Sopenharmony_ci .pre_div_width = 2, 21658c2ecf20Sopenharmony_ci }, 21668c2ecf20Sopenharmony_ci .s = { 21678c2ecf20Sopenharmony_ci .src_sel_shift = 0, 21688c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 21698c2ecf20Sopenharmony_ci }, 21708c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 21718c2ecf20Sopenharmony_ci .clkr = { 21728c2ecf20Sopenharmony_ci .enable_reg = 0x372c, 21738c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 21748c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21758c2ecf20Sopenharmony_ci .name = "usb_hs4_xcvr_src", 21768c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 21778c2ecf20Sopenharmony_ci .num_parents = 2, 21788c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 21798c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 21808c2ecf20Sopenharmony_ci }, 21818c2ecf20Sopenharmony_ci } 21828c2ecf20Sopenharmony_ci}; 21838c2ecf20Sopenharmony_ci 21848c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs4_xcvr_clk = { 21858c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 21868c2ecf20Sopenharmony_ci .halt_bit = 2, 21878c2ecf20Sopenharmony_ci .clkr = { 21888c2ecf20Sopenharmony_ci .enable_reg = 0x372c, 21898c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 21908c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21918c2ecf20Sopenharmony_ci .name = "usb_hs4_xcvr_clk", 21928c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb_hs4_xcvr_src" }, 21938c2ecf20Sopenharmony_ci .num_parents = 1, 21948c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 21958c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21968c2ecf20Sopenharmony_ci }, 21978c2ecf20Sopenharmony_ci }, 21988c2ecf20Sopenharmony_ci}; 21998c2ecf20Sopenharmony_ci 22008c2ecf20Sopenharmony_cistatic struct clk_rcg usb_hsic_xcvr_fs_src = { 22018c2ecf20Sopenharmony_ci .ns_reg = 0x2928, 22028c2ecf20Sopenharmony_ci .md_reg = 0x2924, 22038c2ecf20Sopenharmony_ci .mn = { 22048c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 22058c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 22068c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 22078c2ecf20Sopenharmony_ci .n_val_shift = 16, 22088c2ecf20Sopenharmony_ci .m_val_shift = 16, 22098c2ecf20Sopenharmony_ci .width = 8, 22108c2ecf20Sopenharmony_ci }, 22118c2ecf20Sopenharmony_ci .p = { 22128c2ecf20Sopenharmony_ci .pre_div_shift = 3, 22138c2ecf20Sopenharmony_ci .pre_div_width = 2, 22148c2ecf20Sopenharmony_ci }, 22158c2ecf20Sopenharmony_ci .s = { 22168c2ecf20Sopenharmony_ci .src_sel_shift = 0, 22178c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 22188c2ecf20Sopenharmony_ci }, 22198c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 22208c2ecf20Sopenharmony_ci .clkr = { 22218c2ecf20Sopenharmony_ci .enable_reg = 0x2928, 22228c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 22238c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22248c2ecf20Sopenharmony_ci .name = "usb_hsic_xcvr_fs_src", 22258c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 22268c2ecf20Sopenharmony_ci .num_parents = 2, 22278c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 22288c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 22298c2ecf20Sopenharmony_ci }, 22308c2ecf20Sopenharmony_ci } 22318c2ecf20Sopenharmony_ci}; 22328c2ecf20Sopenharmony_ci 22338c2ecf20Sopenharmony_cistatic const char * const usb_hsic_xcvr_fs_src_p[] = { "usb_hsic_xcvr_fs_src" }; 22348c2ecf20Sopenharmony_ci 22358c2ecf20Sopenharmony_cistatic struct clk_branch usb_hsic_xcvr_fs_clk = { 22368c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 22378c2ecf20Sopenharmony_ci .halt_bit = 2, 22388c2ecf20Sopenharmony_ci .clkr = { 22398c2ecf20Sopenharmony_ci .enable_reg = 0x2928, 22408c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 22418c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22428c2ecf20Sopenharmony_ci .name = "usb_hsic_xcvr_fs_clk", 22438c2ecf20Sopenharmony_ci .parent_names = usb_hsic_xcvr_fs_src_p, 22448c2ecf20Sopenharmony_ci .num_parents = 1, 22458c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22468c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22478c2ecf20Sopenharmony_ci }, 22488c2ecf20Sopenharmony_ci }, 22498c2ecf20Sopenharmony_ci}; 22508c2ecf20Sopenharmony_ci 22518c2ecf20Sopenharmony_cistatic struct clk_branch usb_hsic_system_clk = { 22528c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22538c2ecf20Sopenharmony_ci .halt_bit = 24, 22548c2ecf20Sopenharmony_ci .clkr = { 22558c2ecf20Sopenharmony_ci .enable_reg = 0x292c, 22568c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 22578c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22588c2ecf20Sopenharmony_ci .parent_names = usb_hsic_xcvr_fs_src_p, 22598c2ecf20Sopenharmony_ci .num_parents = 1, 22608c2ecf20Sopenharmony_ci .name = "usb_hsic_system_clk", 22618c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22628c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22638c2ecf20Sopenharmony_ci }, 22648c2ecf20Sopenharmony_ci }, 22658c2ecf20Sopenharmony_ci}; 22668c2ecf20Sopenharmony_ci 22678c2ecf20Sopenharmony_cistatic struct clk_branch usb_hsic_hsic_clk = { 22688c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22698c2ecf20Sopenharmony_ci .halt_bit = 19, 22708c2ecf20Sopenharmony_ci .clkr = { 22718c2ecf20Sopenharmony_ci .enable_reg = 0x2b44, 22728c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22738c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22748c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll14_vote" }, 22758c2ecf20Sopenharmony_ci .num_parents = 1, 22768c2ecf20Sopenharmony_ci .name = "usb_hsic_hsic_clk", 22778c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22788c2ecf20Sopenharmony_ci }, 22798c2ecf20Sopenharmony_ci }, 22808c2ecf20Sopenharmony_ci}; 22818c2ecf20Sopenharmony_ci 22828c2ecf20Sopenharmony_cistatic struct clk_branch usb_hsic_hsio_cal_clk = { 22838c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22848c2ecf20Sopenharmony_ci .halt_bit = 23, 22858c2ecf20Sopenharmony_ci .clkr = { 22868c2ecf20Sopenharmony_ci .enable_reg = 0x2b48, 22878c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 22888c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22898c2ecf20Sopenharmony_ci .name = "usb_hsic_hsio_cal_clk", 22908c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22918c2ecf20Sopenharmony_ci }, 22928c2ecf20Sopenharmony_ci }, 22938c2ecf20Sopenharmony_ci}; 22948c2ecf20Sopenharmony_ci 22958c2ecf20Sopenharmony_cistatic struct clk_rcg usb_fs1_xcvr_fs_src = { 22968c2ecf20Sopenharmony_ci .ns_reg = 0x2968, 22978c2ecf20Sopenharmony_ci .md_reg = 0x2964, 22988c2ecf20Sopenharmony_ci .mn = { 22998c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 23008c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23018c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 23028c2ecf20Sopenharmony_ci .n_val_shift = 16, 23038c2ecf20Sopenharmony_ci .m_val_shift = 16, 23048c2ecf20Sopenharmony_ci .width = 8, 23058c2ecf20Sopenharmony_ci }, 23068c2ecf20Sopenharmony_ci .p = { 23078c2ecf20Sopenharmony_ci .pre_div_shift = 3, 23088c2ecf20Sopenharmony_ci .pre_div_width = 2, 23098c2ecf20Sopenharmony_ci }, 23108c2ecf20Sopenharmony_ci .s = { 23118c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23128c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 23138c2ecf20Sopenharmony_ci }, 23148c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 23158c2ecf20Sopenharmony_ci .clkr = { 23168c2ecf20Sopenharmony_ci .enable_reg = 0x2968, 23178c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 23188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23198c2ecf20Sopenharmony_ci .name = "usb_fs1_xcvr_fs_src", 23208c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 23218c2ecf20Sopenharmony_ci .num_parents = 2, 23228c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 23238c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 23248c2ecf20Sopenharmony_ci }, 23258c2ecf20Sopenharmony_ci } 23268c2ecf20Sopenharmony_ci}; 23278c2ecf20Sopenharmony_ci 23288c2ecf20Sopenharmony_cistatic const char * const usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" }; 23298c2ecf20Sopenharmony_ci 23308c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs1_xcvr_fs_clk = { 23318c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 23328c2ecf20Sopenharmony_ci .halt_bit = 15, 23338c2ecf20Sopenharmony_ci .clkr = { 23348c2ecf20Sopenharmony_ci .enable_reg = 0x2968, 23358c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 23368c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23378c2ecf20Sopenharmony_ci .name = "usb_fs1_xcvr_fs_clk", 23388c2ecf20Sopenharmony_ci .parent_names = usb_fs1_xcvr_fs_src_p, 23398c2ecf20Sopenharmony_ci .num_parents = 1, 23408c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 23418c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23428c2ecf20Sopenharmony_ci }, 23438c2ecf20Sopenharmony_ci }, 23448c2ecf20Sopenharmony_ci}; 23458c2ecf20Sopenharmony_ci 23468c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs1_system_clk = { 23478c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 23488c2ecf20Sopenharmony_ci .halt_bit = 16, 23498c2ecf20Sopenharmony_ci .clkr = { 23508c2ecf20Sopenharmony_ci .enable_reg = 0x296c, 23518c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 23528c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23538c2ecf20Sopenharmony_ci .parent_names = usb_fs1_xcvr_fs_src_p, 23548c2ecf20Sopenharmony_ci .num_parents = 1, 23558c2ecf20Sopenharmony_ci .name = "usb_fs1_system_clk", 23568c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 23578c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23588c2ecf20Sopenharmony_ci }, 23598c2ecf20Sopenharmony_ci }, 23608c2ecf20Sopenharmony_ci}; 23618c2ecf20Sopenharmony_ci 23628c2ecf20Sopenharmony_cistatic struct clk_rcg usb_fs2_xcvr_fs_src = { 23638c2ecf20Sopenharmony_ci .ns_reg = 0x2988, 23648c2ecf20Sopenharmony_ci .md_reg = 0x2984, 23658c2ecf20Sopenharmony_ci .mn = { 23668c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 23678c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23688c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 23698c2ecf20Sopenharmony_ci .n_val_shift = 16, 23708c2ecf20Sopenharmony_ci .m_val_shift = 16, 23718c2ecf20Sopenharmony_ci .width = 8, 23728c2ecf20Sopenharmony_ci }, 23738c2ecf20Sopenharmony_ci .p = { 23748c2ecf20Sopenharmony_ci .pre_div_shift = 3, 23758c2ecf20Sopenharmony_ci .pre_div_width = 2, 23768c2ecf20Sopenharmony_ci }, 23778c2ecf20Sopenharmony_ci .s = { 23788c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23798c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 23808c2ecf20Sopenharmony_ci }, 23818c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 23828c2ecf20Sopenharmony_ci .clkr = { 23838c2ecf20Sopenharmony_ci .enable_reg = 0x2988, 23848c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 23858c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23868c2ecf20Sopenharmony_ci .name = "usb_fs2_xcvr_fs_src", 23878c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 23888c2ecf20Sopenharmony_ci .num_parents = 2, 23898c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 23908c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 23918c2ecf20Sopenharmony_ci }, 23928c2ecf20Sopenharmony_ci } 23938c2ecf20Sopenharmony_ci}; 23948c2ecf20Sopenharmony_ci 23958c2ecf20Sopenharmony_cistatic const char * const usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" }; 23968c2ecf20Sopenharmony_ci 23978c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs2_xcvr_fs_clk = { 23988c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 23998c2ecf20Sopenharmony_ci .halt_bit = 12, 24008c2ecf20Sopenharmony_ci .clkr = { 24018c2ecf20Sopenharmony_ci .enable_reg = 0x2988, 24028c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 24038c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24048c2ecf20Sopenharmony_ci .name = "usb_fs2_xcvr_fs_clk", 24058c2ecf20Sopenharmony_ci .parent_names = usb_fs2_xcvr_fs_src_p, 24068c2ecf20Sopenharmony_ci .num_parents = 1, 24078c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24088c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24098c2ecf20Sopenharmony_ci }, 24108c2ecf20Sopenharmony_ci }, 24118c2ecf20Sopenharmony_ci}; 24128c2ecf20Sopenharmony_ci 24138c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs2_system_clk = { 24148c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 24158c2ecf20Sopenharmony_ci .halt_bit = 13, 24168c2ecf20Sopenharmony_ci .clkr = { 24178c2ecf20Sopenharmony_ci .enable_reg = 0x298c, 24188c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24198c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24208c2ecf20Sopenharmony_ci .name = "usb_fs2_system_clk", 24218c2ecf20Sopenharmony_ci .parent_names = usb_fs2_xcvr_fs_src_p, 24228c2ecf20Sopenharmony_ci .num_parents = 1, 24238c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24248c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24258c2ecf20Sopenharmony_ci }, 24268c2ecf20Sopenharmony_ci }, 24278c2ecf20Sopenharmony_ci}; 24288c2ecf20Sopenharmony_ci 24298c2ecf20Sopenharmony_cistatic struct clk_branch ce1_core_clk = { 24308c2ecf20Sopenharmony_ci .hwcg_reg = 0x2724, 24318c2ecf20Sopenharmony_ci .hwcg_bit = 6, 24328c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 24338c2ecf20Sopenharmony_ci .halt_bit = 27, 24348c2ecf20Sopenharmony_ci .clkr = { 24358c2ecf20Sopenharmony_ci .enable_reg = 0x2724, 24368c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24378c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24388c2ecf20Sopenharmony_ci .name = "ce1_core_clk", 24398c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24408c2ecf20Sopenharmony_ci }, 24418c2ecf20Sopenharmony_ci }, 24428c2ecf20Sopenharmony_ci}; 24438c2ecf20Sopenharmony_ci 24448c2ecf20Sopenharmony_cistatic struct clk_branch ce1_h_clk = { 24458c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 24468c2ecf20Sopenharmony_ci .halt_bit = 1, 24478c2ecf20Sopenharmony_ci .clkr = { 24488c2ecf20Sopenharmony_ci .enable_reg = 0x2720, 24498c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24508c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24518c2ecf20Sopenharmony_ci .name = "ce1_h_clk", 24528c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24538c2ecf20Sopenharmony_ci }, 24548c2ecf20Sopenharmony_ci }, 24558c2ecf20Sopenharmony_ci}; 24568c2ecf20Sopenharmony_ci 24578c2ecf20Sopenharmony_cistatic struct clk_branch dma_bam_h_clk = { 24588c2ecf20Sopenharmony_ci .hwcg_reg = 0x25c0, 24598c2ecf20Sopenharmony_ci .hwcg_bit = 6, 24608c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 24618c2ecf20Sopenharmony_ci .halt_bit = 12, 24628c2ecf20Sopenharmony_ci .clkr = { 24638c2ecf20Sopenharmony_ci .enable_reg = 0x25c0, 24648c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24668c2ecf20Sopenharmony_ci .name = "dma_bam_h_clk", 24678c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24688c2ecf20Sopenharmony_ci }, 24698c2ecf20Sopenharmony_ci }, 24708c2ecf20Sopenharmony_ci}; 24718c2ecf20Sopenharmony_ci 24728c2ecf20Sopenharmony_cistatic struct clk_branch gsbi1_h_clk = { 24738c2ecf20Sopenharmony_ci .hwcg_reg = 0x29c0, 24748c2ecf20Sopenharmony_ci .hwcg_bit = 6, 24758c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 24768c2ecf20Sopenharmony_ci .halt_bit = 11, 24778c2ecf20Sopenharmony_ci .clkr = { 24788c2ecf20Sopenharmony_ci .enable_reg = 0x29c0, 24798c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24808c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24818c2ecf20Sopenharmony_ci .name = "gsbi1_h_clk", 24828c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24838c2ecf20Sopenharmony_ci }, 24848c2ecf20Sopenharmony_ci }, 24858c2ecf20Sopenharmony_ci}; 24868c2ecf20Sopenharmony_ci 24878c2ecf20Sopenharmony_cistatic struct clk_branch gsbi2_h_clk = { 24888c2ecf20Sopenharmony_ci .hwcg_reg = 0x29e0, 24898c2ecf20Sopenharmony_ci .hwcg_bit = 6, 24908c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 24918c2ecf20Sopenharmony_ci .halt_bit = 7, 24928c2ecf20Sopenharmony_ci .clkr = { 24938c2ecf20Sopenharmony_ci .enable_reg = 0x29e0, 24948c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24958c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24968c2ecf20Sopenharmony_ci .name = "gsbi2_h_clk", 24978c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24988c2ecf20Sopenharmony_ci }, 24998c2ecf20Sopenharmony_ci }, 25008c2ecf20Sopenharmony_ci}; 25018c2ecf20Sopenharmony_ci 25028c2ecf20Sopenharmony_cistatic struct clk_branch gsbi3_h_clk = { 25038c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a00, 25048c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25058c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 25068c2ecf20Sopenharmony_ci .halt_bit = 3, 25078c2ecf20Sopenharmony_ci .clkr = { 25088c2ecf20Sopenharmony_ci .enable_reg = 0x2a00, 25098c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 25108c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25118c2ecf20Sopenharmony_ci .name = "gsbi3_h_clk", 25128c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25138c2ecf20Sopenharmony_ci }, 25148c2ecf20Sopenharmony_ci }, 25158c2ecf20Sopenharmony_ci}; 25168c2ecf20Sopenharmony_ci 25178c2ecf20Sopenharmony_cistatic struct clk_branch gsbi4_h_clk = { 25188c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a20, 25198c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25208c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 25218c2ecf20Sopenharmony_ci .halt_bit = 27, 25228c2ecf20Sopenharmony_ci .clkr = { 25238c2ecf20Sopenharmony_ci .enable_reg = 0x2a20, 25248c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 25258c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25268c2ecf20Sopenharmony_ci .name = "gsbi4_h_clk", 25278c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25288c2ecf20Sopenharmony_ci }, 25298c2ecf20Sopenharmony_ci }, 25308c2ecf20Sopenharmony_ci}; 25318c2ecf20Sopenharmony_ci 25328c2ecf20Sopenharmony_cistatic struct clk_branch gsbi5_h_clk = { 25338c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a40, 25348c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25358c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 25368c2ecf20Sopenharmony_ci .halt_bit = 23, 25378c2ecf20Sopenharmony_ci .clkr = { 25388c2ecf20Sopenharmony_ci .enable_reg = 0x2a40, 25398c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 25408c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25418c2ecf20Sopenharmony_ci .name = "gsbi5_h_clk", 25428c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25438c2ecf20Sopenharmony_ci }, 25448c2ecf20Sopenharmony_ci }, 25458c2ecf20Sopenharmony_ci}; 25468c2ecf20Sopenharmony_ci 25478c2ecf20Sopenharmony_cistatic struct clk_branch gsbi6_h_clk = { 25488c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a60, 25498c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25508c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 25518c2ecf20Sopenharmony_ci .halt_bit = 19, 25528c2ecf20Sopenharmony_ci .clkr = { 25538c2ecf20Sopenharmony_ci .enable_reg = 0x2a60, 25548c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 25558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25568c2ecf20Sopenharmony_ci .name = "gsbi6_h_clk", 25578c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25588c2ecf20Sopenharmony_ci }, 25598c2ecf20Sopenharmony_ci }, 25608c2ecf20Sopenharmony_ci}; 25618c2ecf20Sopenharmony_ci 25628c2ecf20Sopenharmony_cistatic struct clk_branch gsbi7_h_clk = { 25638c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a80, 25648c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25658c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 25668c2ecf20Sopenharmony_ci .halt_bit = 15, 25678c2ecf20Sopenharmony_ci .clkr = { 25688c2ecf20Sopenharmony_ci .enable_reg = 0x2a80, 25698c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 25708c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25718c2ecf20Sopenharmony_ci .name = "gsbi7_h_clk", 25728c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25738c2ecf20Sopenharmony_ci }, 25748c2ecf20Sopenharmony_ci }, 25758c2ecf20Sopenharmony_ci}; 25768c2ecf20Sopenharmony_ci 25778c2ecf20Sopenharmony_cistatic struct clk_branch gsbi8_h_clk = { 25788c2ecf20Sopenharmony_ci .hwcg_reg = 0x2aa0, 25798c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25808c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 25818c2ecf20Sopenharmony_ci .halt_bit = 11, 25828c2ecf20Sopenharmony_ci .clkr = { 25838c2ecf20Sopenharmony_ci .enable_reg = 0x2aa0, 25848c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 25858c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25868c2ecf20Sopenharmony_ci .name = "gsbi8_h_clk", 25878c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25888c2ecf20Sopenharmony_ci }, 25898c2ecf20Sopenharmony_ci }, 25908c2ecf20Sopenharmony_ci}; 25918c2ecf20Sopenharmony_ci 25928c2ecf20Sopenharmony_cistatic struct clk_branch gsbi9_h_clk = { 25938c2ecf20Sopenharmony_ci .hwcg_reg = 0x2ac0, 25948c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25958c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 25968c2ecf20Sopenharmony_ci .halt_bit = 7, 25978c2ecf20Sopenharmony_ci .clkr = { 25988c2ecf20Sopenharmony_ci .enable_reg = 0x2ac0, 25998c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 26008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26018c2ecf20Sopenharmony_ci .name = "gsbi9_h_clk", 26028c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26038c2ecf20Sopenharmony_ci }, 26048c2ecf20Sopenharmony_ci }, 26058c2ecf20Sopenharmony_ci}; 26068c2ecf20Sopenharmony_ci 26078c2ecf20Sopenharmony_cistatic struct clk_branch gsbi10_h_clk = { 26088c2ecf20Sopenharmony_ci .hwcg_reg = 0x2ae0, 26098c2ecf20Sopenharmony_ci .hwcg_bit = 6, 26108c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 26118c2ecf20Sopenharmony_ci .halt_bit = 3, 26128c2ecf20Sopenharmony_ci .clkr = { 26138c2ecf20Sopenharmony_ci .enable_reg = 0x2ae0, 26148c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 26158c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26168c2ecf20Sopenharmony_ci .name = "gsbi10_h_clk", 26178c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26188c2ecf20Sopenharmony_ci }, 26198c2ecf20Sopenharmony_ci }, 26208c2ecf20Sopenharmony_ci}; 26218c2ecf20Sopenharmony_ci 26228c2ecf20Sopenharmony_cistatic struct clk_branch gsbi11_h_clk = { 26238c2ecf20Sopenharmony_ci .hwcg_reg = 0x2b00, 26248c2ecf20Sopenharmony_ci .hwcg_bit = 6, 26258c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 26268c2ecf20Sopenharmony_ci .halt_bit = 18, 26278c2ecf20Sopenharmony_ci .clkr = { 26288c2ecf20Sopenharmony_ci .enable_reg = 0x2b00, 26298c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 26308c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26318c2ecf20Sopenharmony_ci .name = "gsbi11_h_clk", 26328c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26338c2ecf20Sopenharmony_ci }, 26348c2ecf20Sopenharmony_ci }, 26358c2ecf20Sopenharmony_ci}; 26368c2ecf20Sopenharmony_ci 26378c2ecf20Sopenharmony_cistatic struct clk_branch gsbi12_h_clk = { 26388c2ecf20Sopenharmony_ci .hwcg_reg = 0x2b20, 26398c2ecf20Sopenharmony_ci .hwcg_bit = 6, 26408c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 26418c2ecf20Sopenharmony_ci .halt_bit = 14, 26428c2ecf20Sopenharmony_ci .clkr = { 26438c2ecf20Sopenharmony_ci .enable_reg = 0x2b20, 26448c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 26458c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26468c2ecf20Sopenharmony_ci .name = "gsbi12_h_clk", 26478c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26488c2ecf20Sopenharmony_ci }, 26498c2ecf20Sopenharmony_ci }, 26508c2ecf20Sopenharmony_ci}; 26518c2ecf20Sopenharmony_ci 26528c2ecf20Sopenharmony_cistatic struct clk_branch tsif_h_clk = { 26538c2ecf20Sopenharmony_ci .hwcg_reg = 0x2700, 26548c2ecf20Sopenharmony_ci .hwcg_bit = 6, 26558c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 26568c2ecf20Sopenharmony_ci .halt_bit = 7, 26578c2ecf20Sopenharmony_ci .clkr = { 26588c2ecf20Sopenharmony_ci .enable_reg = 0x2700, 26598c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 26608c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26618c2ecf20Sopenharmony_ci .name = "tsif_h_clk", 26628c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26638c2ecf20Sopenharmony_ci }, 26648c2ecf20Sopenharmony_ci }, 26658c2ecf20Sopenharmony_ci}; 26668c2ecf20Sopenharmony_ci 26678c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs1_h_clk = { 26688c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 26698c2ecf20Sopenharmony_ci .halt_bit = 17, 26708c2ecf20Sopenharmony_ci .clkr = { 26718c2ecf20Sopenharmony_ci .enable_reg = 0x2960, 26728c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 26738c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26748c2ecf20Sopenharmony_ci .name = "usb_fs1_h_clk", 26758c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26768c2ecf20Sopenharmony_ci }, 26778c2ecf20Sopenharmony_ci }, 26788c2ecf20Sopenharmony_ci}; 26798c2ecf20Sopenharmony_ci 26808c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs2_h_clk = { 26818c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 26828c2ecf20Sopenharmony_ci .halt_bit = 14, 26838c2ecf20Sopenharmony_ci .clkr = { 26848c2ecf20Sopenharmony_ci .enable_reg = 0x2980, 26858c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 26868c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26878c2ecf20Sopenharmony_ci .name = "usb_fs2_h_clk", 26888c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26898c2ecf20Sopenharmony_ci }, 26908c2ecf20Sopenharmony_ci }, 26918c2ecf20Sopenharmony_ci}; 26928c2ecf20Sopenharmony_ci 26938c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs1_h_clk = { 26948c2ecf20Sopenharmony_ci .hwcg_reg = 0x2900, 26958c2ecf20Sopenharmony_ci .hwcg_bit = 6, 26968c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 26978c2ecf20Sopenharmony_ci .halt_bit = 1, 26988c2ecf20Sopenharmony_ci .clkr = { 26998c2ecf20Sopenharmony_ci .enable_reg = 0x2900, 27008c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 27018c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27028c2ecf20Sopenharmony_ci .name = "usb_hs1_h_clk", 27038c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 27048c2ecf20Sopenharmony_ci }, 27058c2ecf20Sopenharmony_ci }, 27068c2ecf20Sopenharmony_ci}; 27078c2ecf20Sopenharmony_ci 27088c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs3_h_clk = { 27098c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 27108c2ecf20Sopenharmony_ci .halt_bit = 31, 27118c2ecf20Sopenharmony_ci .clkr = { 27128c2ecf20Sopenharmony_ci .enable_reg = 0x3700, 27138c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 27148c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27158c2ecf20Sopenharmony_ci .name = "usb_hs3_h_clk", 27168c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 27178c2ecf20Sopenharmony_ci }, 27188c2ecf20Sopenharmony_ci }, 27198c2ecf20Sopenharmony_ci}; 27208c2ecf20Sopenharmony_ci 27218c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs4_h_clk = { 27228c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 27238c2ecf20Sopenharmony_ci .halt_bit = 7, 27248c2ecf20Sopenharmony_ci .clkr = { 27258c2ecf20Sopenharmony_ci .enable_reg = 0x3720, 27268c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 27278c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27288c2ecf20Sopenharmony_ci .name = "usb_hs4_h_clk", 27298c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 27308c2ecf20Sopenharmony_ci }, 27318c2ecf20Sopenharmony_ci }, 27328c2ecf20Sopenharmony_ci}; 27338c2ecf20Sopenharmony_ci 27348c2ecf20Sopenharmony_cistatic struct clk_branch usb_hsic_h_clk = { 27358c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 27368c2ecf20Sopenharmony_ci .halt_bit = 28, 27378c2ecf20Sopenharmony_ci .clkr = { 27388c2ecf20Sopenharmony_ci .enable_reg = 0x2920, 27398c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 27408c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27418c2ecf20Sopenharmony_ci .name = "usb_hsic_h_clk", 27428c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 27438c2ecf20Sopenharmony_ci }, 27448c2ecf20Sopenharmony_ci }, 27458c2ecf20Sopenharmony_ci}; 27468c2ecf20Sopenharmony_ci 27478c2ecf20Sopenharmony_cistatic struct clk_branch sdc1_h_clk = { 27488c2ecf20Sopenharmony_ci .hwcg_reg = 0x2820, 27498c2ecf20Sopenharmony_ci .hwcg_bit = 6, 27508c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 27518c2ecf20Sopenharmony_ci .halt_bit = 11, 27528c2ecf20Sopenharmony_ci .clkr = { 27538c2ecf20Sopenharmony_ci .enable_reg = 0x2820, 27548c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 27558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27568c2ecf20Sopenharmony_ci .name = "sdc1_h_clk", 27578c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 27588c2ecf20Sopenharmony_ci }, 27598c2ecf20Sopenharmony_ci }, 27608c2ecf20Sopenharmony_ci}; 27618c2ecf20Sopenharmony_ci 27628c2ecf20Sopenharmony_cistatic struct clk_branch sdc2_h_clk = { 27638c2ecf20Sopenharmony_ci .hwcg_reg = 0x2840, 27648c2ecf20Sopenharmony_ci .hwcg_bit = 6, 27658c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 27668c2ecf20Sopenharmony_ci .halt_bit = 10, 27678c2ecf20Sopenharmony_ci .clkr = { 27688c2ecf20Sopenharmony_ci .enable_reg = 0x2840, 27698c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 27708c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27718c2ecf20Sopenharmony_ci .name = "sdc2_h_clk", 27728c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 27738c2ecf20Sopenharmony_ci }, 27748c2ecf20Sopenharmony_ci }, 27758c2ecf20Sopenharmony_ci}; 27768c2ecf20Sopenharmony_ci 27778c2ecf20Sopenharmony_cistatic struct clk_branch sdc3_h_clk = { 27788c2ecf20Sopenharmony_ci .hwcg_reg = 0x2860, 27798c2ecf20Sopenharmony_ci .hwcg_bit = 6, 27808c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 27818c2ecf20Sopenharmony_ci .halt_bit = 9, 27828c2ecf20Sopenharmony_ci .clkr = { 27838c2ecf20Sopenharmony_ci .enable_reg = 0x2860, 27848c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 27858c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27868c2ecf20Sopenharmony_ci .name = "sdc3_h_clk", 27878c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 27888c2ecf20Sopenharmony_ci }, 27898c2ecf20Sopenharmony_ci }, 27908c2ecf20Sopenharmony_ci}; 27918c2ecf20Sopenharmony_ci 27928c2ecf20Sopenharmony_cistatic struct clk_branch sdc4_h_clk = { 27938c2ecf20Sopenharmony_ci .hwcg_reg = 0x2880, 27948c2ecf20Sopenharmony_ci .hwcg_bit = 6, 27958c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 27968c2ecf20Sopenharmony_ci .halt_bit = 8, 27978c2ecf20Sopenharmony_ci .clkr = { 27988c2ecf20Sopenharmony_ci .enable_reg = 0x2880, 27998c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 28008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28018c2ecf20Sopenharmony_ci .name = "sdc4_h_clk", 28028c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 28038c2ecf20Sopenharmony_ci }, 28048c2ecf20Sopenharmony_ci }, 28058c2ecf20Sopenharmony_ci}; 28068c2ecf20Sopenharmony_ci 28078c2ecf20Sopenharmony_cistatic struct clk_branch sdc5_h_clk = { 28088c2ecf20Sopenharmony_ci .hwcg_reg = 0x28a0, 28098c2ecf20Sopenharmony_ci .hwcg_bit = 6, 28108c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 28118c2ecf20Sopenharmony_ci .halt_bit = 7, 28128c2ecf20Sopenharmony_ci .clkr = { 28138c2ecf20Sopenharmony_ci .enable_reg = 0x28a0, 28148c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 28158c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28168c2ecf20Sopenharmony_ci .name = "sdc5_h_clk", 28178c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 28188c2ecf20Sopenharmony_ci }, 28198c2ecf20Sopenharmony_ci }, 28208c2ecf20Sopenharmony_ci}; 28218c2ecf20Sopenharmony_ci 28228c2ecf20Sopenharmony_cistatic struct clk_branch adm0_clk = { 28238c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 28248c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 28258c2ecf20Sopenharmony_ci .halt_bit = 14, 28268c2ecf20Sopenharmony_ci .clkr = { 28278c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 28288c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 28298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28308c2ecf20Sopenharmony_ci .name = "adm0_clk", 28318c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 28328c2ecf20Sopenharmony_ci }, 28338c2ecf20Sopenharmony_ci }, 28348c2ecf20Sopenharmony_ci}; 28358c2ecf20Sopenharmony_ci 28368c2ecf20Sopenharmony_cistatic struct clk_branch adm0_pbus_clk = { 28378c2ecf20Sopenharmony_ci .hwcg_reg = 0x2208, 28388c2ecf20Sopenharmony_ci .hwcg_bit = 6, 28398c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 28408c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 28418c2ecf20Sopenharmony_ci .halt_bit = 13, 28428c2ecf20Sopenharmony_ci .clkr = { 28438c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 28448c2ecf20Sopenharmony_ci .enable_mask = BIT(3), 28458c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28468c2ecf20Sopenharmony_ci .name = "adm0_pbus_clk", 28478c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 28488c2ecf20Sopenharmony_ci }, 28498c2ecf20Sopenharmony_ci }, 28508c2ecf20Sopenharmony_ci}; 28518c2ecf20Sopenharmony_ci 28528c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_ce3[] = { 28538c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 8 }, 28548c2ecf20Sopenharmony_ci { 100000000, P_PLL3, 12 }, 28558c2ecf20Sopenharmony_ci { 120000000, P_PLL3, 10 }, 28568c2ecf20Sopenharmony_ci { } 28578c2ecf20Sopenharmony_ci}; 28588c2ecf20Sopenharmony_ci 28598c2ecf20Sopenharmony_cistatic struct clk_rcg ce3_src = { 28608c2ecf20Sopenharmony_ci .ns_reg = 0x36c0, 28618c2ecf20Sopenharmony_ci .p = { 28628c2ecf20Sopenharmony_ci .pre_div_shift = 3, 28638c2ecf20Sopenharmony_ci .pre_div_width = 4, 28648c2ecf20Sopenharmony_ci }, 28658c2ecf20Sopenharmony_ci .s = { 28668c2ecf20Sopenharmony_ci .src_sel_shift = 0, 28678c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll3_map, 28688c2ecf20Sopenharmony_ci }, 28698c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_ce3, 28708c2ecf20Sopenharmony_ci .clkr = { 28718c2ecf20Sopenharmony_ci .enable_reg = 0x36c0, 28728c2ecf20Sopenharmony_ci .enable_mask = BIT(7), 28738c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28748c2ecf20Sopenharmony_ci .name = "ce3_src", 28758c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll3, 28768c2ecf20Sopenharmony_ci .num_parents = 3, 28778c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 28788c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 28798c2ecf20Sopenharmony_ci }, 28808c2ecf20Sopenharmony_ci }, 28818c2ecf20Sopenharmony_ci}; 28828c2ecf20Sopenharmony_ci 28838c2ecf20Sopenharmony_cistatic struct clk_branch ce3_core_clk = { 28848c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 28858c2ecf20Sopenharmony_ci .halt_bit = 5, 28868c2ecf20Sopenharmony_ci .clkr = { 28878c2ecf20Sopenharmony_ci .enable_reg = 0x36cc, 28888c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 28898c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28908c2ecf20Sopenharmony_ci .name = "ce3_core_clk", 28918c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "ce3_src" }, 28928c2ecf20Sopenharmony_ci .num_parents = 1, 28938c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 28948c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 28958c2ecf20Sopenharmony_ci }, 28968c2ecf20Sopenharmony_ci }, 28978c2ecf20Sopenharmony_ci}; 28988c2ecf20Sopenharmony_ci 28998c2ecf20Sopenharmony_cistatic struct clk_branch ce3_h_clk = { 29008c2ecf20Sopenharmony_ci .halt_reg = 0x2fc4, 29018c2ecf20Sopenharmony_ci .halt_bit = 16, 29028c2ecf20Sopenharmony_ci .clkr = { 29038c2ecf20Sopenharmony_ci .enable_reg = 0x36c4, 29048c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 29058c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29068c2ecf20Sopenharmony_ci .name = "ce3_h_clk", 29078c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "ce3_src" }, 29088c2ecf20Sopenharmony_ci .num_parents = 1, 29098c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 29108c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 29118c2ecf20Sopenharmony_ci }, 29128c2ecf20Sopenharmony_ci }, 29138c2ecf20Sopenharmony_ci}; 29148c2ecf20Sopenharmony_ci 29158c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_sata_ref[] = { 29168c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 8, 0, 0 }, 29178c2ecf20Sopenharmony_ci { 100000000, P_PLL3, 12, 0, 0 }, 29188c2ecf20Sopenharmony_ci { } 29198c2ecf20Sopenharmony_ci}; 29208c2ecf20Sopenharmony_ci 29218c2ecf20Sopenharmony_cistatic struct clk_rcg sata_clk_src = { 29228c2ecf20Sopenharmony_ci .ns_reg = 0x2c08, 29238c2ecf20Sopenharmony_ci .p = { 29248c2ecf20Sopenharmony_ci .pre_div_shift = 3, 29258c2ecf20Sopenharmony_ci .pre_div_width = 4, 29268c2ecf20Sopenharmony_ci }, 29278c2ecf20Sopenharmony_ci .s = { 29288c2ecf20Sopenharmony_ci .src_sel_shift = 0, 29298c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll3_map, 29308c2ecf20Sopenharmony_ci }, 29318c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sata_ref, 29328c2ecf20Sopenharmony_ci .clkr = { 29338c2ecf20Sopenharmony_ci .enable_reg = 0x2c08, 29348c2ecf20Sopenharmony_ci .enable_mask = BIT(7), 29358c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29368c2ecf20Sopenharmony_ci .name = "sata_clk_src", 29378c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll3, 29388c2ecf20Sopenharmony_ci .num_parents = 3, 29398c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 29408c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 29418c2ecf20Sopenharmony_ci }, 29428c2ecf20Sopenharmony_ci }, 29438c2ecf20Sopenharmony_ci}; 29448c2ecf20Sopenharmony_ci 29458c2ecf20Sopenharmony_cistatic struct clk_branch sata_rxoob_clk = { 29468c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 29478c2ecf20Sopenharmony_ci .halt_bit = 26, 29488c2ecf20Sopenharmony_ci .clkr = { 29498c2ecf20Sopenharmony_ci .enable_reg = 0x2c0c, 29508c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 29518c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29528c2ecf20Sopenharmony_ci .name = "sata_rxoob_clk", 29538c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sata_clk_src" }, 29548c2ecf20Sopenharmony_ci .num_parents = 1, 29558c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 29568c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 29578c2ecf20Sopenharmony_ci }, 29588c2ecf20Sopenharmony_ci }, 29598c2ecf20Sopenharmony_ci}; 29608c2ecf20Sopenharmony_ci 29618c2ecf20Sopenharmony_cistatic struct clk_branch sata_pmalive_clk = { 29628c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 29638c2ecf20Sopenharmony_ci .halt_bit = 25, 29648c2ecf20Sopenharmony_ci .clkr = { 29658c2ecf20Sopenharmony_ci .enable_reg = 0x2c10, 29668c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 29678c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29688c2ecf20Sopenharmony_ci .name = "sata_pmalive_clk", 29698c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sata_clk_src" }, 29708c2ecf20Sopenharmony_ci .num_parents = 1, 29718c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 29728c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 29738c2ecf20Sopenharmony_ci }, 29748c2ecf20Sopenharmony_ci }, 29758c2ecf20Sopenharmony_ci}; 29768c2ecf20Sopenharmony_ci 29778c2ecf20Sopenharmony_cistatic struct clk_branch sata_phy_ref_clk = { 29788c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 29798c2ecf20Sopenharmony_ci .halt_bit = 24, 29808c2ecf20Sopenharmony_ci .clkr = { 29818c2ecf20Sopenharmony_ci .enable_reg = 0x2c14, 29828c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 29838c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29848c2ecf20Sopenharmony_ci .name = "sata_phy_ref_clk", 29858c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 29868c2ecf20Sopenharmony_ci .num_parents = 1, 29878c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 29888c2ecf20Sopenharmony_ci }, 29898c2ecf20Sopenharmony_ci }, 29908c2ecf20Sopenharmony_ci}; 29918c2ecf20Sopenharmony_ci 29928c2ecf20Sopenharmony_cistatic struct clk_branch sata_a_clk = { 29938c2ecf20Sopenharmony_ci .halt_reg = 0x2fc0, 29948c2ecf20Sopenharmony_ci .halt_bit = 12, 29958c2ecf20Sopenharmony_ci .clkr = { 29968c2ecf20Sopenharmony_ci .enable_reg = 0x2c20, 29978c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 29988c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29998c2ecf20Sopenharmony_ci .name = "sata_a_clk", 30008c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30018c2ecf20Sopenharmony_ci }, 30028c2ecf20Sopenharmony_ci }, 30038c2ecf20Sopenharmony_ci}; 30048c2ecf20Sopenharmony_ci 30058c2ecf20Sopenharmony_cistatic struct clk_branch sata_h_clk = { 30068c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 30078c2ecf20Sopenharmony_ci .halt_bit = 27, 30088c2ecf20Sopenharmony_ci .clkr = { 30098c2ecf20Sopenharmony_ci .enable_reg = 0x2c00, 30108c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 30118c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30128c2ecf20Sopenharmony_ci .name = "sata_h_clk", 30138c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30148c2ecf20Sopenharmony_ci }, 30158c2ecf20Sopenharmony_ci }, 30168c2ecf20Sopenharmony_ci}; 30178c2ecf20Sopenharmony_ci 30188c2ecf20Sopenharmony_cistatic struct clk_branch sfab_sata_s_h_clk = { 30198c2ecf20Sopenharmony_ci .halt_reg = 0x2fc4, 30208c2ecf20Sopenharmony_ci .halt_bit = 14, 30218c2ecf20Sopenharmony_ci .clkr = { 30228c2ecf20Sopenharmony_ci .enable_reg = 0x2480, 30238c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 30248c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30258c2ecf20Sopenharmony_ci .name = "sfab_sata_s_h_clk", 30268c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30278c2ecf20Sopenharmony_ci }, 30288c2ecf20Sopenharmony_ci }, 30298c2ecf20Sopenharmony_ci}; 30308c2ecf20Sopenharmony_ci 30318c2ecf20Sopenharmony_cistatic struct clk_branch sata_phy_cfg_clk = { 30328c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 30338c2ecf20Sopenharmony_ci .halt_bit = 12, 30348c2ecf20Sopenharmony_ci .clkr = { 30358c2ecf20Sopenharmony_ci .enable_reg = 0x2c40, 30368c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 30378c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30388c2ecf20Sopenharmony_ci .name = "sata_phy_cfg_clk", 30398c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30408c2ecf20Sopenharmony_ci }, 30418c2ecf20Sopenharmony_ci }, 30428c2ecf20Sopenharmony_ci}; 30438c2ecf20Sopenharmony_ci 30448c2ecf20Sopenharmony_cistatic struct clk_branch pcie_phy_ref_clk = { 30458c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 30468c2ecf20Sopenharmony_ci .halt_bit = 29, 30478c2ecf20Sopenharmony_ci .clkr = { 30488c2ecf20Sopenharmony_ci .enable_reg = 0x22d0, 30498c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 30508c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30518c2ecf20Sopenharmony_ci .name = "pcie_phy_ref_clk", 30528c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30538c2ecf20Sopenharmony_ci }, 30548c2ecf20Sopenharmony_ci }, 30558c2ecf20Sopenharmony_ci}; 30568c2ecf20Sopenharmony_ci 30578c2ecf20Sopenharmony_cistatic struct clk_branch pcie_h_clk = { 30588c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 30598c2ecf20Sopenharmony_ci .halt_bit = 8, 30608c2ecf20Sopenharmony_ci .clkr = { 30618c2ecf20Sopenharmony_ci .enable_reg = 0x22cc, 30628c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 30638c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30648c2ecf20Sopenharmony_ci .name = "pcie_h_clk", 30658c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30668c2ecf20Sopenharmony_ci }, 30678c2ecf20Sopenharmony_ci }, 30688c2ecf20Sopenharmony_ci}; 30698c2ecf20Sopenharmony_ci 30708c2ecf20Sopenharmony_cistatic struct clk_branch pcie_a_clk = { 30718c2ecf20Sopenharmony_ci .halt_reg = 0x2fc0, 30728c2ecf20Sopenharmony_ci .halt_bit = 13, 30738c2ecf20Sopenharmony_ci .clkr = { 30748c2ecf20Sopenharmony_ci .enable_reg = 0x22c0, 30758c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 30768c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30778c2ecf20Sopenharmony_ci .name = "pcie_a_clk", 30788c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30798c2ecf20Sopenharmony_ci }, 30808c2ecf20Sopenharmony_ci }, 30818c2ecf20Sopenharmony_ci}; 30828c2ecf20Sopenharmony_ci 30838c2ecf20Sopenharmony_cistatic struct clk_branch pmic_arb0_h_clk = { 30848c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 30858c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 30868c2ecf20Sopenharmony_ci .halt_bit = 22, 30878c2ecf20Sopenharmony_ci .clkr = { 30888c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 30898c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 30908c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30918c2ecf20Sopenharmony_ci .name = "pmic_arb0_h_clk", 30928c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 30938c2ecf20Sopenharmony_ci }, 30948c2ecf20Sopenharmony_ci }, 30958c2ecf20Sopenharmony_ci}; 30968c2ecf20Sopenharmony_ci 30978c2ecf20Sopenharmony_cistatic struct clk_branch pmic_arb1_h_clk = { 30988c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 30998c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 31008c2ecf20Sopenharmony_ci .halt_bit = 21, 31018c2ecf20Sopenharmony_ci .clkr = { 31028c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 31038c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 31048c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31058c2ecf20Sopenharmony_ci .name = "pmic_arb1_h_clk", 31068c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 31078c2ecf20Sopenharmony_ci }, 31088c2ecf20Sopenharmony_ci }, 31098c2ecf20Sopenharmony_ci}; 31108c2ecf20Sopenharmony_ci 31118c2ecf20Sopenharmony_cistatic struct clk_branch pmic_ssbi2_clk = { 31128c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 31138c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 31148c2ecf20Sopenharmony_ci .halt_bit = 23, 31158c2ecf20Sopenharmony_ci .clkr = { 31168c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 31178c2ecf20Sopenharmony_ci .enable_mask = BIT(7), 31188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31198c2ecf20Sopenharmony_ci .name = "pmic_ssbi2_clk", 31208c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 31218c2ecf20Sopenharmony_ci }, 31228c2ecf20Sopenharmony_ci }, 31238c2ecf20Sopenharmony_ci}; 31248c2ecf20Sopenharmony_ci 31258c2ecf20Sopenharmony_cistatic struct clk_branch rpm_msg_ram_h_clk = { 31268c2ecf20Sopenharmony_ci .hwcg_reg = 0x27e0, 31278c2ecf20Sopenharmony_ci .hwcg_bit = 6, 31288c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 31298c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 31308c2ecf20Sopenharmony_ci .halt_bit = 12, 31318c2ecf20Sopenharmony_ci .clkr = { 31328c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 31338c2ecf20Sopenharmony_ci .enable_mask = BIT(6), 31348c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31358c2ecf20Sopenharmony_ci .name = "rpm_msg_ram_h_clk", 31368c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 31378c2ecf20Sopenharmony_ci }, 31388c2ecf20Sopenharmony_ci }, 31398c2ecf20Sopenharmony_ci}; 31408c2ecf20Sopenharmony_ci 31418c2ecf20Sopenharmony_cistatic struct clk_regmap *gcc_msm8960_clks[] = { 31428c2ecf20Sopenharmony_ci [PLL3] = &pll3.clkr, 31438c2ecf20Sopenharmony_ci [PLL4_VOTE] = &pll4_vote, 31448c2ecf20Sopenharmony_ci [PLL8] = &pll8.clkr, 31458c2ecf20Sopenharmony_ci [PLL8_VOTE] = &pll8_vote, 31468c2ecf20Sopenharmony_ci [PLL14] = &pll14.clkr, 31478c2ecf20Sopenharmony_ci [PLL14_VOTE] = &pll14_vote, 31488c2ecf20Sopenharmony_ci [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr, 31498c2ecf20Sopenharmony_ci [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr, 31508c2ecf20Sopenharmony_ci [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr, 31518c2ecf20Sopenharmony_ci [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr, 31528c2ecf20Sopenharmony_ci [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr, 31538c2ecf20Sopenharmony_ci [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr, 31548c2ecf20Sopenharmony_ci [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr, 31558c2ecf20Sopenharmony_ci [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr, 31568c2ecf20Sopenharmony_ci [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr, 31578c2ecf20Sopenharmony_ci [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr, 31588c2ecf20Sopenharmony_ci [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr, 31598c2ecf20Sopenharmony_ci [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr, 31608c2ecf20Sopenharmony_ci [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr, 31618c2ecf20Sopenharmony_ci [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr, 31628c2ecf20Sopenharmony_ci [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr, 31638c2ecf20Sopenharmony_ci [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr, 31648c2ecf20Sopenharmony_ci [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr, 31658c2ecf20Sopenharmony_ci [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr, 31668c2ecf20Sopenharmony_ci [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr, 31678c2ecf20Sopenharmony_ci [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr, 31688c2ecf20Sopenharmony_ci [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr, 31698c2ecf20Sopenharmony_ci [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr, 31708c2ecf20Sopenharmony_ci [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr, 31718c2ecf20Sopenharmony_ci [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr, 31728c2ecf20Sopenharmony_ci [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr, 31738c2ecf20Sopenharmony_ci [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr, 31748c2ecf20Sopenharmony_ci [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr, 31758c2ecf20Sopenharmony_ci [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr, 31768c2ecf20Sopenharmony_ci [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr, 31778c2ecf20Sopenharmony_ci [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr, 31788c2ecf20Sopenharmony_ci [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr, 31798c2ecf20Sopenharmony_ci [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr, 31808c2ecf20Sopenharmony_ci [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr, 31818c2ecf20Sopenharmony_ci [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr, 31828c2ecf20Sopenharmony_ci [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr, 31838c2ecf20Sopenharmony_ci [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr, 31848c2ecf20Sopenharmony_ci [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr, 31858c2ecf20Sopenharmony_ci [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr, 31868c2ecf20Sopenharmony_ci [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr, 31878c2ecf20Sopenharmony_ci [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr, 31888c2ecf20Sopenharmony_ci [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr, 31898c2ecf20Sopenharmony_ci [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr, 31908c2ecf20Sopenharmony_ci [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr, 31918c2ecf20Sopenharmony_ci [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr, 31928c2ecf20Sopenharmony_ci [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr, 31938c2ecf20Sopenharmony_ci [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr, 31948c2ecf20Sopenharmony_ci [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr, 31958c2ecf20Sopenharmony_ci [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr, 31968c2ecf20Sopenharmony_ci [GP0_SRC] = &gp0_src.clkr, 31978c2ecf20Sopenharmony_ci [GP0_CLK] = &gp0_clk.clkr, 31988c2ecf20Sopenharmony_ci [GP1_SRC] = &gp1_src.clkr, 31998c2ecf20Sopenharmony_ci [GP1_CLK] = &gp1_clk.clkr, 32008c2ecf20Sopenharmony_ci [GP2_SRC] = &gp2_src.clkr, 32018c2ecf20Sopenharmony_ci [GP2_CLK] = &gp2_clk.clkr, 32028c2ecf20Sopenharmony_ci [PMEM_A_CLK] = &pmem_clk.clkr, 32038c2ecf20Sopenharmony_ci [PRNG_SRC] = &prng_src.clkr, 32048c2ecf20Sopenharmony_ci [PRNG_CLK] = &prng_clk.clkr, 32058c2ecf20Sopenharmony_ci [SDC1_SRC] = &sdc1_src.clkr, 32068c2ecf20Sopenharmony_ci [SDC1_CLK] = &sdc1_clk.clkr, 32078c2ecf20Sopenharmony_ci [SDC2_SRC] = &sdc2_src.clkr, 32088c2ecf20Sopenharmony_ci [SDC2_CLK] = &sdc2_clk.clkr, 32098c2ecf20Sopenharmony_ci [SDC3_SRC] = &sdc3_src.clkr, 32108c2ecf20Sopenharmony_ci [SDC3_CLK] = &sdc3_clk.clkr, 32118c2ecf20Sopenharmony_ci [SDC4_SRC] = &sdc4_src.clkr, 32128c2ecf20Sopenharmony_ci [SDC4_CLK] = &sdc4_clk.clkr, 32138c2ecf20Sopenharmony_ci [SDC5_SRC] = &sdc5_src.clkr, 32148c2ecf20Sopenharmony_ci [SDC5_CLK] = &sdc5_clk.clkr, 32158c2ecf20Sopenharmony_ci [TSIF_REF_SRC] = &tsif_ref_src.clkr, 32168c2ecf20Sopenharmony_ci [TSIF_REF_CLK] = &tsif_ref_clk.clkr, 32178c2ecf20Sopenharmony_ci [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr, 32188c2ecf20Sopenharmony_ci [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr, 32198c2ecf20Sopenharmony_ci [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr, 32208c2ecf20Sopenharmony_ci [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr, 32218c2ecf20Sopenharmony_ci [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr, 32228c2ecf20Sopenharmony_ci [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr, 32238c2ecf20Sopenharmony_ci [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr, 32248c2ecf20Sopenharmony_ci [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr, 32258c2ecf20Sopenharmony_ci [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr, 32268c2ecf20Sopenharmony_ci [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr, 32278c2ecf20Sopenharmony_ci [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr, 32288c2ecf20Sopenharmony_ci [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr, 32298c2ecf20Sopenharmony_ci [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr, 32308c2ecf20Sopenharmony_ci [CE1_CORE_CLK] = &ce1_core_clk.clkr, 32318c2ecf20Sopenharmony_ci [CE1_H_CLK] = &ce1_h_clk.clkr, 32328c2ecf20Sopenharmony_ci [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr, 32338c2ecf20Sopenharmony_ci [GSBI1_H_CLK] = &gsbi1_h_clk.clkr, 32348c2ecf20Sopenharmony_ci [GSBI2_H_CLK] = &gsbi2_h_clk.clkr, 32358c2ecf20Sopenharmony_ci [GSBI3_H_CLK] = &gsbi3_h_clk.clkr, 32368c2ecf20Sopenharmony_ci [GSBI4_H_CLK] = &gsbi4_h_clk.clkr, 32378c2ecf20Sopenharmony_ci [GSBI5_H_CLK] = &gsbi5_h_clk.clkr, 32388c2ecf20Sopenharmony_ci [GSBI6_H_CLK] = &gsbi6_h_clk.clkr, 32398c2ecf20Sopenharmony_ci [GSBI7_H_CLK] = &gsbi7_h_clk.clkr, 32408c2ecf20Sopenharmony_ci [GSBI8_H_CLK] = &gsbi8_h_clk.clkr, 32418c2ecf20Sopenharmony_ci [GSBI9_H_CLK] = &gsbi9_h_clk.clkr, 32428c2ecf20Sopenharmony_ci [GSBI10_H_CLK] = &gsbi10_h_clk.clkr, 32438c2ecf20Sopenharmony_ci [GSBI11_H_CLK] = &gsbi11_h_clk.clkr, 32448c2ecf20Sopenharmony_ci [GSBI12_H_CLK] = &gsbi12_h_clk.clkr, 32458c2ecf20Sopenharmony_ci [TSIF_H_CLK] = &tsif_h_clk.clkr, 32468c2ecf20Sopenharmony_ci [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr, 32478c2ecf20Sopenharmony_ci [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr, 32488c2ecf20Sopenharmony_ci [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr, 32498c2ecf20Sopenharmony_ci [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr, 32508c2ecf20Sopenharmony_ci [SDC1_H_CLK] = &sdc1_h_clk.clkr, 32518c2ecf20Sopenharmony_ci [SDC2_H_CLK] = &sdc2_h_clk.clkr, 32528c2ecf20Sopenharmony_ci [SDC3_H_CLK] = &sdc3_h_clk.clkr, 32538c2ecf20Sopenharmony_ci [SDC4_H_CLK] = &sdc4_h_clk.clkr, 32548c2ecf20Sopenharmony_ci [SDC5_H_CLK] = &sdc5_h_clk.clkr, 32558c2ecf20Sopenharmony_ci [ADM0_CLK] = &adm0_clk.clkr, 32568c2ecf20Sopenharmony_ci [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr, 32578c2ecf20Sopenharmony_ci [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr, 32588c2ecf20Sopenharmony_ci [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr, 32598c2ecf20Sopenharmony_ci [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr, 32608c2ecf20Sopenharmony_ci [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr, 32618c2ecf20Sopenharmony_ci [PLL9] = &hfpll0.clkr, 32628c2ecf20Sopenharmony_ci [PLL10] = &hfpll1.clkr, 32638c2ecf20Sopenharmony_ci [PLL12] = &hfpll_l2.clkr, 32648c2ecf20Sopenharmony_ci}; 32658c2ecf20Sopenharmony_ci 32668c2ecf20Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8960_resets[] = { 32678c2ecf20Sopenharmony_ci [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 }, 32688c2ecf20Sopenharmony_ci [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 }, 32698c2ecf20Sopenharmony_ci [QDSS_STM_RESET] = { 0x2060, 6 }, 32708c2ecf20Sopenharmony_ci [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 }, 32718c2ecf20Sopenharmony_ci [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 }, 32728c2ecf20Sopenharmony_ci [AFAB_SMPSS_M0_RESET] = { 0x20b8 }, 32738c2ecf20Sopenharmony_ci [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 }, 32748c2ecf20Sopenharmony_ci [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7}, 32758c2ecf20Sopenharmony_ci [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 }, 32768c2ecf20Sopenharmony_ci [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 }, 32778c2ecf20Sopenharmony_ci [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 }, 32788c2ecf20Sopenharmony_ci [ADM0_C2_RESET] = { 0x220c, 4}, 32798c2ecf20Sopenharmony_ci [ADM0_C1_RESET] = { 0x220c, 3}, 32808c2ecf20Sopenharmony_ci [ADM0_C0_RESET] = { 0x220c, 2}, 32818c2ecf20Sopenharmony_ci [ADM0_PBUS_RESET] = { 0x220c, 1 }, 32828c2ecf20Sopenharmony_ci [ADM0_RESET] = { 0x220c }, 32838c2ecf20Sopenharmony_ci [QDSS_CLKS_SW_RESET] = { 0x2260, 5 }, 32848c2ecf20Sopenharmony_ci [QDSS_POR_RESET] = { 0x2260, 4 }, 32858c2ecf20Sopenharmony_ci [QDSS_TSCTR_RESET] = { 0x2260, 3 }, 32868c2ecf20Sopenharmony_ci [QDSS_HRESET_RESET] = { 0x2260, 2 }, 32878c2ecf20Sopenharmony_ci [QDSS_AXI_RESET] = { 0x2260, 1 }, 32888c2ecf20Sopenharmony_ci [QDSS_DBG_RESET] = { 0x2260 }, 32898c2ecf20Sopenharmony_ci [PCIE_A_RESET] = { 0x22c0, 7 }, 32908c2ecf20Sopenharmony_ci [PCIE_AUX_RESET] = { 0x22c8, 7 }, 32918c2ecf20Sopenharmony_ci [PCIE_H_RESET] = { 0x22d0, 7 }, 32928c2ecf20Sopenharmony_ci [SFAB_PCIE_M_RESET] = { 0x22d4, 1 }, 32938c2ecf20Sopenharmony_ci [SFAB_PCIE_S_RESET] = { 0x22d4 }, 32948c2ecf20Sopenharmony_ci [SFAB_MSS_M_RESET] = { 0x2340, 7 }, 32958c2ecf20Sopenharmony_ci [SFAB_USB3_M_RESET] = { 0x2360, 7 }, 32968c2ecf20Sopenharmony_ci [SFAB_RIVA_M_RESET] = { 0x2380, 7 }, 32978c2ecf20Sopenharmony_ci [SFAB_LPASS_RESET] = { 0x23a0, 7 }, 32988c2ecf20Sopenharmony_ci [SFAB_AFAB_M_RESET] = { 0x23e0, 7 }, 32998c2ecf20Sopenharmony_ci [AFAB_SFAB_M0_RESET] = { 0x2420, 7 }, 33008c2ecf20Sopenharmony_ci [AFAB_SFAB_M1_RESET] = { 0x2424, 7 }, 33018c2ecf20Sopenharmony_ci [SFAB_SATA_S_RESET] = { 0x2480, 7 }, 33028c2ecf20Sopenharmony_ci [SFAB_DFAB_M_RESET] = { 0x2500, 7 }, 33038c2ecf20Sopenharmony_ci [DFAB_SFAB_M_RESET] = { 0x2520, 7 }, 33048c2ecf20Sopenharmony_ci [DFAB_SWAY0_RESET] = { 0x2540, 7 }, 33058c2ecf20Sopenharmony_ci [DFAB_SWAY1_RESET] = { 0x2544, 7 }, 33068c2ecf20Sopenharmony_ci [DFAB_ARB0_RESET] = { 0x2560, 7 }, 33078c2ecf20Sopenharmony_ci [DFAB_ARB1_RESET] = { 0x2564, 7 }, 33088c2ecf20Sopenharmony_ci [PPSS_PROC_RESET] = { 0x2594, 1 }, 33098c2ecf20Sopenharmony_ci [PPSS_RESET] = { 0x2594}, 33108c2ecf20Sopenharmony_ci [DMA_BAM_RESET] = { 0x25c0, 7 }, 33118c2ecf20Sopenharmony_ci [SPS_TIC_H_RESET] = { 0x2600, 7 }, 33128c2ecf20Sopenharmony_ci [SLIMBUS_H_RESET] = { 0x2620, 7 }, 33138c2ecf20Sopenharmony_ci [SFAB_CFPB_M_RESET] = { 0x2680, 7 }, 33148c2ecf20Sopenharmony_ci [SFAB_CFPB_S_RESET] = { 0x26c0, 7 }, 33158c2ecf20Sopenharmony_ci [TSIF_H_RESET] = { 0x2700, 7 }, 33168c2ecf20Sopenharmony_ci [CE1_H_RESET] = { 0x2720, 7 }, 33178c2ecf20Sopenharmony_ci [CE1_CORE_RESET] = { 0x2724, 7 }, 33188c2ecf20Sopenharmony_ci [CE1_SLEEP_RESET] = { 0x2728, 7 }, 33198c2ecf20Sopenharmony_ci [CE2_H_RESET] = { 0x2740, 7 }, 33208c2ecf20Sopenharmony_ci [CE2_CORE_RESET] = { 0x2744, 7 }, 33218c2ecf20Sopenharmony_ci [SFAB_SFPB_M_RESET] = { 0x2780, 7 }, 33228c2ecf20Sopenharmony_ci [SFAB_SFPB_S_RESET] = { 0x27a0, 7 }, 33238c2ecf20Sopenharmony_ci [RPM_PROC_RESET] = { 0x27c0, 7 }, 33248c2ecf20Sopenharmony_ci [PMIC_SSBI2_RESET] = { 0x280c, 12 }, 33258c2ecf20Sopenharmony_ci [SDC1_RESET] = { 0x2830 }, 33268c2ecf20Sopenharmony_ci [SDC2_RESET] = { 0x2850 }, 33278c2ecf20Sopenharmony_ci [SDC3_RESET] = { 0x2870 }, 33288c2ecf20Sopenharmony_ci [SDC4_RESET] = { 0x2890 }, 33298c2ecf20Sopenharmony_ci [SDC5_RESET] = { 0x28b0 }, 33308c2ecf20Sopenharmony_ci [DFAB_A2_RESET] = { 0x28c0, 7 }, 33318c2ecf20Sopenharmony_ci [USB_HS1_RESET] = { 0x2910 }, 33328c2ecf20Sopenharmony_ci [USB_HSIC_RESET] = { 0x2934 }, 33338c2ecf20Sopenharmony_ci [USB_FS1_XCVR_RESET] = { 0x2974, 1 }, 33348c2ecf20Sopenharmony_ci [USB_FS1_RESET] = { 0x2974 }, 33358c2ecf20Sopenharmony_ci [USB_FS2_XCVR_RESET] = { 0x2994, 1 }, 33368c2ecf20Sopenharmony_ci [USB_FS2_RESET] = { 0x2994 }, 33378c2ecf20Sopenharmony_ci [GSBI1_RESET] = { 0x29dc }, 33388c2ecf20Sopenharmony_ci [GSBI2_RESET] = { 0x29fc }, 33398c2ecf20Sopenharmony_ci [GSBI3_RESET] = { 0x2a1c }, 33408c2ecf20Sopenharmony_ci [GSBI4_RESET] = { 0x2a3c }, 33418c2ecf20Sopenharmony_ci [GSBI5_RESET] = { 0x2a5c }, 33428c2ecf20Sopenharmony_ci [GSBI6_RESET] = { 0x2a7c }, 33438c2ecf20Sopenharmony_ci [GSBI7_RESET] = { 0x2a9c }, 33448c2ecf20Sopenharmony_ci [GSBI8_RESET] = { 0x2abc }, 33458c2ecf20Sopenharmony_ci [GSBI9_RESET] = { 0x2adc }, 33468c2ecf20Sopenharmony_ci [GSBI10_RESET] = { 0x2afc }, 33478c2ecf20Sopenharmony_ci [GSBI11_RESET] = { 0x2b1c }, 33488c2ecf20Sopenharmony_ci [GSBI12_RESET] = { 0x2b3c }, 33498c2ecf20Sopenharmony_ci [SPDM_RESET] = { 0x2b6c }, 33508c2ecf20Sopenharmony_ci [TLMM_H_RESET] = { 0x2ba0, 7 }, 33518c2ecf20Sopenharmony_ci [SFAB_MSS_S_RESET] = { 0x2c00, 7 }, 33528c2ecf20Sopenharmony_ci [MSS_SLP_RESET] = { 0x2c60, 7 }, 33538c2ecf20Sopenharmony_ci [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 }, 33548c2ecf20Sopenharmony_ci [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 }, 33558c2ecf20Sopenharmony_ci [MSS_RESET] = { 0x2c64 }, 33568c2ecf20Sopenharmony_ci [SATA_H_RESET] = { 0x2c80, 7 }, 33578c2ecf20Sopenharmony_ci [SATA_RXOOB_RESE] = { 0x2c8c, 7 }, 33588c2ecf20Sopenharmony_ci [SATA_PMALIVE_RESET] = { 0x2c90, 7 }, 33598c2ecf20Sopenharmony_ci [SATA_SFAB_M_RESET] = { 0x2c98, 7 }, 33608c2ecf20Sopenharmony_ci [TSSC_RESET] = { 0x2ca0, 7 }, 33618c2ecf20Sopenharmony_ci [PDM_RESET] = { 0x2cc0, 12 }, 33628c2ecf20Sopenharmony_ci [MPM_H_RESET] = { 0x2da0, 7 }, 33638c2ecf20Sopenharmony_ci [MPM_RESET] = { 0x2da4 }, 33648c2ecf20Sopenharmony_ci [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 }, 33658c2ecf20Sopenharmony_ci [PRNG_RESET] = { 0x2e80, 12 }, 33668c2ecf20Sopenharmony_ci [RIVA_RESET] = { 0x35e0 }, 33678c2ecf20Sopenharmony_ci}; 33688c2ecf20Sopenharmony_ci 33698c2ecf20Sopenharmony_cistatic struct clk_regmap *gcc_apq8064_clks[] = { 33708c2ecf20Sopenharmony_ci [PLL3] = &pll3.clkr, 33718c2ecf20Sopenharmony_ci [PLL4_VOTE] = &pll4_vote, 33728c2ecf20Sopenharmony_ci [PLL8] = &pll8.clkr, 33738c2ecf20Sopenharmony_ci [PLL8_VOTE] = &pll8_vote, 33748c2ecf20Sopenharmony_ci [PLL14] = &pll14.clkr, 33758c2ecf20Sopenharmony_ci [PLL14_VOTE] = &pll14_vote, 33768c2ecf20Sopenharmony_ci [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr, 33778c2ecf20Sopenharmony_ci [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr, 33788c2ecf20Sopenharmony_ci [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr, 33798c2ecf20Sopenharmony_ci [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr, 33808c2ecf20Sopenharmony_ci [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr, 33818c2ecf20Sopenharmony_ci [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr, 33828c2ecf20Sopenharmony_ci [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr, 33838c2ecf20Sopenharmony_ci [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr, 33848c2ecf20Sopenharmony_ci [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr, 33858c2ecf20Sopenharmony_ci [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr, 33868c2ecf20Sopenharmony_ci [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr, 33878c2ecf20Sopenharmony_ci [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr, 33888c2ecf20Sopenharmony_ci [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr, 33898c2ecf20Sopenharmony_ci [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr, 33908c2ecf20Sopenharmony_ci [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr, 33918c2ecf20Sopenharmony_ci [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr, 33928c2ecf20Sopenharmony_ci [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr, 33938c2ecf20Sopenharmony_ci [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr, 33948c2ecf20Sopenharmony_ci [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr, 33958c2ecf20Sopenharmony_ci [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr, 33968c2ecf20Sopenharmony_ci [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr, 33978c2ecf20Sopenharmony_ci [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr, 33988c2ecf20Sopenharmony_ci [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr, 33998c2ecf20Sopenharmony_ci [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr, 34008c2ecf20Sopenharmony_ci [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr, 34018c2ecf20Sopenharmony_ci [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr, 34028c2ecf20Sopenharmony_ci [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr, 34038c2ecf20Sopenharmony_ci [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr, 34048c2ecf20Sopenharmony_ci [GP0_SRC] = &gp0_src.clkr, 34058c2ecf20Sopenharmony_ci [GP0_CLK] = &gp0_clk.clkr, 34068c2ecf20Sopenharmony_ci [GP1_SRC] = &gp1_src.clkr, 34078c2ecf20Sopenharmony_ci [GP1_CLK] = &gp1_clk.clkr, 34088c2ecf20Sopenharmony_ci [GP2_SRC] = &gp2_src.clkr, 34098c2ecf20Sopenharmony_ci [GP2_CLK] = &gp2_clk.clkr, 34108c2ecf20Sopenharmony_ci [PMEM_A_CLK] = &pmem_clk.clkr, 34118c2ecf20Sopenharmony_ci [PRNG_SRC] = &prng_src.clkr, 34128c2ecf20Sopenharmony_ci [PRNG_CLK] = &prng_clk.clkr, 34138c2ecf20Sopenharmony_ci [SDC1_SRC] = &sdc1_src.clkr, 34148c2ecf20Sopenharmony_ci [SDC1_CLK] = &sdc1_clk.clkr, 34158c2ecf20Sopenharmony_ci [SDC2_SRC] = &sdc2_src.clkr, 34168c2ecf20Sopenharmony_ci [SDC2_CLK] = &sdc2_clk.clkr, 34178c2ecf20Sopenharmony_ci [SDC3_SRC] = &sdc3_src.clkr, 34188c2ecf20Sopenharmony_ci [SDC3_CLK] = &sdc3_clk.clkr, 34198c2ecf20Sopenharmony_ci [SDC4_SRC] = &sdc4_src.clkr, 34208c2ecf20Sopenharmony_ci [SDC4_CLK] = &sdc4_clk.clkr, 34218c2ecf20Sopenharmony_ci [TSIF_REF_SRC] = &tsif_ref_src.clkr, 34228c2ecf20Sopenharmony_ci [TSIF_REF_CLK] = &tsif_ref_clk.clkr, 34238c2ecf20Sopenharmony_ci [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr, 34248c2ecf20Sopenharmony_ci [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr, 34258c2ecf20Sopenharmony_ci [USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr, 34268c2ecf20Sopenharmony_ci [USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr, 34278c2ecf20Sopenharmony_ci [USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr, 34288c2ecf20Sopenharmony_ci [USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr, 34298c2ecf20Sopenharmony_ci [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr, 34308c2ecf20Sopenharmony_ci [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr, 34318c2ecf20Sopenharmony_ci [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr, 34328c2ecf20Sopenharmony_ci [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr, 34338c2ecf20Sopenharmony_ci [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr, 34348c2ecf20Sopenharmony_ci [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr, 34358c2ecf20Sopenharmony_ci [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr, 34368c2ecf20Sopenharmony_ci [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr, 34378c2ecf20Sopenharmony_ci [SATA_H_CLK] = &sata_h_clk.clkr, 34388c2ecf20Sopenharmony_ci [SATA_CLK_SRC] = &sata_clk_src.clkr, 34398c2ecf20Sopenharmony_ci [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr, 34408c2ecf20Sopenharmony_ci [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr, 34418c2ecf20Sopenharmony_ci [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr, 34428c2ecf20Sopenharmony_ci [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr, 34438c2ecf20Sopenharmony_ci [SATA_A_CLK] = &sata_a_clk.clkr, 34448c2ecf20Sopenharmony_ci [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr, 34458c2ecf20Sopenharmony_ci [CE3_SRC] = &ce3_src.clkr, 34468c2ecf20Sopenharmony_ci [CE3_CORE_CLK] = &ce3_core_clk.clkr, 34478c2ecf20Sopenharmony_ci [CE3_H_CLK] = &ce3_h_clk.clkr, 34488c2ecf20Sopenharmony_ci [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr, 34498c2ecf20Sopenharmony_ci [GSBI1_H_CLK] = &gsbi1_h_clk.clkr, 34508c2ecf20Sopenharmony_ci [GSBI2_H_CLK] = &gsbi2_h_clk.clkr, 34518c2ecf20Sopenharmony_ci [GSBI3_H_CLK] = &gsbi3_h_clk.clkr, 34528c2ecf20Sopenharmony_ci [GSBI4_H_CLK] = &gsbi4_h_clk.clkr, 34538c2ecf20Sopenharmony_ci [GSBI5_H_CLK] = &gsbi5_h_clk.clkr, 34548c2ecf20Sopenharmony_ci [GSBI6_H_CLK] = &gsbi6_h_clk.clkr, 34558c2ecf20Sopenharmony_ci [GSBI7_H_CLK] = &gsbi7_h_clk.clkr, 34568c2ecf20Sopenharmony_ci [TSIF_H_CLK] = &tsif_h_clk.clkr, 34578c2ecf20Sopenharmony_ci [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr, 34588c2ecf20Sopenharmony_ci [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr, 34598c2ecf20Sopenharmony_ci [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr, 34608c2ecf20Sopenharmony_ci [USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr, 34618c2ecf20Sopenharmony_ci [USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr, 34628c2ecf20Sopenharmony_ci [SDC1_H_CLK] = &sdc1_h_clk.clkr, 34638c2ecf20Sopenharmony_ci [SDC2_H_CLK] = &sdc2_h_clk.clkr, 34648c2ecf20Sopenharmony_ci [SDC3_H_CLK] = &sdc3_h_clk.clkr, 34658c2ecf20Sopenharmony_ci [SDC4_H_CLK] = &sdc4_h_clk.clkr, 34668c2ecf20Sopenharmony_ci [ADM0_CLK] = &adm0_clk.clkr, 34678c2ecf20Sopenharmony_ci [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr, 34688c2ecf20Sopenharmony_ci [PCIE_A_CLK] = &pcie_a_clk.clkr, 34698c2ecf20Sopenharmony_ci [PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr, 34708c2ecf20Sopenharmony_ci [PCIE_H_CLK] = &pcie_h_clk.clkr, 34718c2ecf20Sopenharmony_ci [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr, 34728c2ecf20Sopenharmony_ci [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr, 34738c2ecf20Sopenharmony_ci [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr, 34748c2ecf20Sopenharmony_ci [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr, 34758c2ecf20Sopenharmony_ci [PLL9] = &hfpll0.clkr, 34768c2ecf20Sopenharmony_ci [PLL10] = &hfpll1.clkr, 34778c2ecf20Sopenharmony_ci [PLL12] = &hfpll_l2.clkr, 34788c2ecf20Sopenharmony_ci [PLL16] = &hfpll2.clkr, 34798c2ecf20Sopenharmony_ci [PLL17] = &hfpll3.clkr, 34808c2ecf20Sopenharmony_ci}; 34818c2ecf20Sopenharmony_ci 34828c2ecf20Sopenharmony_cistatic const struct qcom_reset_map gcc_apq8064_resets[] = { 34838c2ecf20Sopenharmony_ci [QDSS_STM_RESET] = { 0x2060, 6 }, 34848c2ecf20Sopenharmony_ci [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 }, 34858c2ecf20Sopenharmony_ci [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 }, 34868c2ecf20Sopenharmony_ci [AFAB_SMPSS_M0_RESET] = { 0x20b8 }, 34878c2ecf20Sopenharmony_ci [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 }, 34888c2ecf20Sopenharmony_ci [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7}, 34898c2ecf20Sopenharmony_ci [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 }, 34908c2ecf20Sopenharmony_ci [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 }, 34918c2ecf20Sopenharmony_ci [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 }, 34928c2ecf20Sopenharmony_ci [ADM0_C2_RESET] = { 0x220c, 4}, 34938c2ecf20Sopenharmony_ci [ADM0_C1_RESET] = { 0x220c, 3}, 34948c2ecf20Sopenharmony_ci [ADM0_C0_RESET] = { 0x220c, 2}, 34958c2ecf20Sopenharmony_ci [ADM0_PBUS_RESET] = { 0x220c, 1 }, 34968c2ecf20Sopenharmony_ci [ADM0_RESET] = { 0x220c }, 34978c2ecf20Sopenharmony_ci [QDSS_CLKS_SW_RESET] = { 0x2260, 5 }, 34988c2ecf20Sopenharmony_ci [QDSS_POR_RESET] = { 0x2260, 4 }, 34998c2ecf20Sopenharmony_ci [QDSS_TSCTR_RESET] = { 0x2260, 3 }, 35008c2ecf20Sopenharmony_ci [QDSS_HRESET_RESET] = { 0x2260, 2 }, 35018c2ecf20Sopenharmony_ci [QDSS_AXI_RESET] = { 0x2260, 1 }, 35028c2ecf20Sopenharmony_ci [QDSS_DBG_RESET] = { 0x2260 }, 35038c2ecf20Sopenharmony_ci [SFAB_PCIE_M_RESET] = { 0x22d8, 1 }, 35048c2ecf20Sopenharmony_ci [SFAB_PCIE_S_RESET] = { 0x22d8 }, 35058c2ecf20Sopenharmony_ci [PCIE_EXT_PCI_RESET] = { 0x22dc, 6 }, 35068c2ecf20Sopenharmony_ci [PCIE_PHY_RESET] = { 0x22dc, 5 }, 35078c2ecf20Sopenharmony_ci [PCIE_PCI_RESET] = { 0x22dc, 4 }, 35088c2ecf20Sopenharmony_ci [PCIE_POR_RESET] = { 0x22dc, 3 }, 35098c2ecf20Sopenharmony_ci [PCIE_HCLK_RESET] = { 0x22dc, 2 }, 35108c2ecf20Sopenharmony_ci [PCIE_ACLK_RESET] = { 0x22dc }, 35118c2ecf20Sopenharmony_ci [SFAB_USB3_M_RESET] = { 0x2360, 7 }, 35128c2ecf20Sopenharmony_ci [SFAB_RIVA_M_RESET] = { 0x2380, 7 }, 35138c2ecf20Sopenharmony_ci [SFAB_LPASS_RESET] = { 0x23a0, 7 }, 35148c2ecf20Sopenharmony_ci [SFAB_AFAB_M_RESET] = { 0x23e0, 7 }, 35158c2ecf20Sopenharmony_ci [AFAB_SFAB_M0_RESET] = { 0x2420, 7 }, 35168c2ecf20Sopenharmony_ci [AFAB_SFAB_M1_RESET] = { 0x2424, 7 }, 35178c2ecf20Sopenharmony_ci [SFAB_SATA_S_RESET] = { 0x2480, 7 }, 35188c2ecf20Sopenharmony_ci [SFAB_DFAB_M_RESET] = { 0x2500, 7 }, 35198c2ecf20Sopenharmony_ci [DFAB_SFAB_M_RESET] = { 0x2520, 7 }, 35208c2ecf20Sopenharmony_ci [DFAB_SWAY0_RESET] = { 0x2540, 7 }, 35218c2ecf20Sopenharmony_ci [DFAB_SWAY1_RESET] = { 0x2544, 7 }, 35228c2ecf20Sopenharmony_ci [DFAB_ARB0_RESET] = { 0x2560, 7 }, 35238c2ecf20Sopenharmony_ci [DFAB_ARB1_RESET] = { 0x2564, 7 }, 35248c2ecf20Sopenharmony_ci [PPSS_PROC_RESET] = { 0x2594, 1 }, 35258c2ecf20Sopenharmony_ci [PPSS_RESET] = { 0x2594}, 35268c2ecf20Sopenharmony_ci [DMA_BAM_RESET] = { 0x25c0, 7 }, 35278c2ecf20Sopenharmony_ci [SPS_TIC_H_RESET] = { 0x2600, 7 }, 35288c2ecf20Sopenharmony_ci [SFAB_CFPB_M_RESET] = { 0x2680, 7 }, 35298c2ecf20Sopenharmony_ci [SFAB_CFPB_S_RESET] = { 0x26c0, 7 }, 35308c2ecf20Sopenharmony_ci [TSIF_H_RESET] = { 0x2700, 7 }, 35318c2ecf20Sopenharmony_ci [CE1_H_RESET] = { 0x2720, 7 }, 35328c2ecf20Sopenharmony_ci [CE1_CORE_RESET] = { 0x2724, 7 }, 35338c2ecf20Sopenharmony_ci [CE1_SLEEP_RESET] = { 0x2728, 7 }, 35348c2ecf20Sopenharmony_ci [CE2_H_RESET] = { 0x2740, 7 }, 35358c2ecf20Sopenharmony_ci [CE2_CORE_RESET] = { 0x2744, 7 }, 35368c2ecf20Sopenharmony_ci [SFAB_SFPB_M_RESET] = { 0x2780, 7 }, 35378c2ecf20Sopenharmony_ci [SFAB_SFPB_S_RESET] = { 0x27a0, 7 }, 35388c2ecf20Sopenharmony_ci [RPM_PROC_RESET] = { 0x27c0, 7 }, 35398c2ecf20Sopenharmony_ci [PMIC_SSBI2_RESET] = { 0x280c, 12 }, 35408c2ecf20Sopenharmony_ci [SDC1_RESET] = { 0x2830 }, 35418c2ecf20Sopenharmony_ci [SDC2_RESET] = { 0x2850 }, 35428c2ecf20Sopenharmony_ci [SDC3_RESET] = { 0x2870 }, 35438c2ecf20Sopenharmony_ci [SDC4_RESET] = { 0x2890 }, 35448c2ecf20Sopenharmony_ci [USB_HS1_RESET] = { 0x2910 }, 35458c2ecf20Sopenharmony_ci [USB_HSIC_RESET] = { 0x2934 }, 35468c2ecf20Sopenharmony_ci [USB_FS1_XCVR_RESET] = { 0x2974, 1 }, 35478c2ecf20Sopenharmony_ci [USB_FS1_RESET] = { 0x2974 }, 35488c2ecf20Sopenharmony_ci [GSBI1_RESET] = { 0x29dc }, 35498c2ecf20Sopenharmony_ci [GSBI2_RESET] = { 0x29fc }, 35508c2ecf20Sopenharmony_ci [GSBI3_RESET] = { 0x2a1c }, 35518c2ecf20Sopenharmony_ci [GSBI4_RESET] = { 0x2a3c }, 35528c2ecf20Sopenharmony_ci [GSBI5_RESET] = { 0x2a5c }, 35538c2ecf20Sopenharmony_ci [GSBI6_RESET] = { 0x2a7c }, 35548c2ecf20Sopenharmony_ci [GSBI7_RESET] = { 0x2a9c }, 35558c2ecf20Sopenharmony_ci [SPDM_RESET] = { 0x2b6c }, 35568c2ecf20Sopenharmony_ci [TLMM_H_RESET] = { 0x2ba0, 7 }, 35578c2ecf20Sopenharmony_ci [SATA_SFAB_M_RESET] = { 0x2c18 }, 35588c2ecf20Sopenharmony_ci [SATA_RESET] = { 0x2c1c }, 35598c2ecf20Sopenharmony_ci [GSS_SLP_RESET] = { 0x2c60, 7 }, 35608c2ecf20Sopenharmony_ci [GSS_RESET] = { 0x2c64 }, 35618c2ecf20Sopenharmony_ci [TSSC_RESET] = { 0x2ca0, 7 }, 35628c2ecf20Sopenharmony_ci [PDM_RESET] = { 0x2cc0, 12 }, 35638c2ecf20Sopenharmony_ci [MPM_H_RESET] = { 0x2da0, 7 }, 35648c2ecf20Sopenharmony_ci [MPM_RESET] = { 0x2da4 }, 35658c2ecf20Sopenharmony_ci [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 }, 35668c2ecf20Sopenharmony_ci [PRNG_RESET] = { 0x2e80, 12 }, 35678c2ecf20Sopenharmony_ci [RIVA_RESET] = { 0x35e0 }, 35688c2ecf20Sopenharmony_ci [CE3_H_RESET] = { 0x36c4, 7 }, 35698c2ecf20Sopenharmony_ci [SFAB_CE3_M_RESET] = { 0x36c8, 1 }, 35708c2ecf20Sopenharmony_ci [SFAB_CE3_S_RESET] = { 0x36c8 }, 35718c2ecf20Sopenharmony_ci [CE3_RESET] = { 0x36cc, 7 }, 35728c2ecf20Sopenharmony_ci [CE3_SLEEP_RESET] = { 0x36d0, 7 }, 35738c2ecf20Sopenharmony_ci [USB_HS3_RESET] = { 0x3710 }, 35748c2ecf20Sopenharmony_ci [USB_HS4_RESET] = { 0x3730 }, 35758c2ecf20Sopenharmony_ci}; 35768c2ecf20Sopenharmony_ci 35778c2ecf20Sopenharmony_cistatic const struct regmap_config gcc_msm8960_regmap_config = { 35788c2ecf20Sopenharmony_ci .reg_bits = 32, 35798c2ecf20Sopenharmony_ci .reg_stride = 4, 35808c2ecf20Sopenharmony_ci .val_bits = 32, 35818c2ecf20Sopenharmony_ci .max_register = 0x3660, 35828c2ecf20Sopenharmony_ci .fast_io = true, 35838c2ecf20Sopenharmony_ci}; 35848c2ecf20Sopenharmony_ci 35858c2ecf20Sopenharmony_cistatic const struct regmap_config gcc_apq8064_regmap_config = { 35868c2ecf20Sopenharmony_ci .reg_bits = 32, 35878c2ecf20Sopenharmony_ci .reg_stride = 4, 35888c2ecf20Sopenharmony_ci .val_bits = 32, 35898c2ecf20Sopenharmony_ci .max_register = 0x3880, 35908c2ecf20Sopenharmony_ci .fast_io = true, 35918c2ecf20Sopenharmony_ci}; 35928c2ecf20Sopenharmony_ci 35938c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8960_desc = { 35948c2ecf20Sopenharmony_ci .config = &gcc_msm8960_regmap_config, 35958c2ecf20Sopenharmony_ci .clks = gcc_msm8960_clks, 35968c2ecf20Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_msm8960_clks), 35978c2ecf20Sopenharmony_ci .resets = gcc_msm8960_resets, 35988c2ecf20Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_msm8960_resets), 35998c2ecf20Sopenharmony_ci}; 36008c2ecf20Sopenharmony_ci 36018c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc gcc_apq8064_desc = { 36028c2ecf20Sopenharmony_ci .config = &gcc_apq8064_regmap_config, 36038c2ecf20Sopenharmony_ci .clks = gcc_apq8064_clks, 36048c2ecf20Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_apq8064_clks), 36058c2ecf20Sopenharmony_ci .resets = gcc_apq8064_resets, 36068c2ecf20Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_apq8064_resets), 36078c2ecf20Sopenharmony_ci}; 36088c2ecf20Sopenharmony_ci 36098c2ecf20Sopenharmony_cistatic const struct of_device_id gcc_msm8960_match_table[] = { 36108c2ecf20Sopenharmony_ci { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc }, 36118c2ecf20Sopenharmony_ci { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc }, 36128c2ecf20Sopenharmony_ci { } 36138c2ecf20Sopenharmony_ci}; 36148c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8960_match_table); 36158c2ecf20Sopenharmony_ci 36168c2ecf20Sopenharmony_cistatic int gcc_msm8960_probe(struct platform_device *pdev) 36178c2ecf20Sopenharmony_ci{ 36188c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 36198c2ecf20Sopenharmony_ci const struct of_device_id *match; 36208c2ecf20Sopenharmony_ci struct platform_device *tsens; 36218c2ecf20Sopenharmony_ci int ret; 36228c2ecf20Sopenharmony_ci 36238c2ecf20Sopenharmony_ci match = of_match_device(gcc_msm8960_match_table, &pdev->dev); 36248c2ecf20Sopenharmony_ci if (!match) 36258c2ecf20Sopenharmony_ci return -EINVAL; 36268c2ecf20Sopenharmony_ci 36278c2ecf20Sopenharmony_ci ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000); 36288c2ecf20Sopenharmony_ci if (ret) 36298c2ecf20Sopenharmony_ci return ret; 36308c2ecf20Sopenharmony_ci 36318c2ecf20Sopenharmony_ci ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000); 36328c2ecf20Sopenharmony_ci if (ret) 36338c2ecf20Sopenharmony_ci return ret; 36348c2ecf20Sopenharmony_ci 36358c2ecf20Sopenharmony_ci ret = qcom_cc_probe(pdev, match->data); 36368c2ecf20Sopenharmony_ci if (ret) 36378c2ecf20Sopenharmony_ci return ret; 36388c2ecf20Sopenharmony_ci 36398c2ecf20Sopenharmony_ci if (match->data == &gcc_apq8064_desc) { 36408c2ecf20Sopenharmony_ci hfpll1.d = &hfpll1_8064_data; 36418c2ecf20Sopenharmony_ci hfpll_l2.d = &hfpll_l2_8064_data; 36428c2ecf20Sopenharmony_ci } 36438c2ecf20Sopenharmony_ci 36448c2ecf20Sopenharmony_ci tsens = platform_device_register_data(&pdev->dev, "qcom-tsens", -1, 36458c2ecf20Sopenharmony_ci NULL, 0); 36468c2ecf20Sopenharmony_ci if (IS_ERR(tsens)) 36478c2ecf20Sopenharmony_ci return PTR_ERR(tsens); 36488c2ecf20Sopenharmony_ci 36498c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, tsens); 36508c2ecf20Sopenharmony_ci 36518c2ecf20Sopenharmony_ci return 0; 36528c2ecf20Sopenharmony_ci} 36538c2ecf20Sopenharmony_ci 36548c2ecf20Sopenharmony_cistatic int gcc_msm8960_remove(struct platform_device *pdev) 36558c2ecf20Sopenharmony_ci{ 36568c2ecf20Sopenharmony_ci struct platform_device *tsens = platform_get_drvdata(pdev); 36578c2ecf20Sopenharmony_ci 36588c2ecf20Sopenharmony_ci platform_device_unregister(tsens); 36598c2ecf20Sopenharmony_ci 36608c2ecf20Sopenharmony_ci return 0; 36618c2ecf20Sopenharmony_ci} 36628c2ecf20Sopenharmony_ci 36638c2ecf20Sopenharmony_cistatic struct platform_driver gcc_msm8960_driver = { 36648c2ecf20Sopenharmony_ci .probe = gcc_msm8960_probe, 36658c2ecf20Sopenharmony_ci .remove = gcc_msm8960_remove, 36668c2ecf20Sopenharmony_ci .driver = { 36678c2ecf20Sopenharmony_ci .name = "gcc-msm8960", 36688c2ecf20Sopenharmony_ci .of_match_table = gcc_msm8960_match_table, 36698c2ecf20Sopenharmony_ci }, 36708c2ecf20Sopenharmony_ci}; 36718c2ecf20Sopenharmony_ci 36728c2ecf20Sopenharmony_cistatic int __init gcc_msm8960_init(void) 36738c2ecf20Sopenharmony_ci{ 36748c2ecf20Sopenharmony_ci return platform_driver_register(&gcc_msm8960_driver); 36758c2ecf20Sopenharmony_ci} 36768c2ecf20Sopenharmony_cicore_initcall(gcc_msm8960_init); 36778c2ecf20Sopenharmony_ci 36788c2ecf20Sopenharmony_cistatic void __exit gcc_msm8960_exit(void) 36798c2ecf20Sopenharmony_ci{ 36808c2ecf20Sopenharmony_ci platform_driver_unregister(&gcc_msm8960_driver); 36818c2ecf20Sopenharmony_ci} 36828c2ecf20Sopenharmony_cimodule_exit(gcc_msm8960_exit); 36838c2ecf20Sopenharmony_ci 36848c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC MSM8960 Driver"); 36858c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 36868c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8960"); 3687