18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright 2020 Linaro Limited
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#include <linux/kernel.h>
78c2ecf20Sopenharmony_ci#include <linux/bitops.h>
88c2ecf20Sopenharmony_ci#include <linux/err.h>
98c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
108c2ecf20Sopenharmony_ci#include <linux/module.h>
118c2ecf20Sopenharmony_ci#include <linux/of.h>
128c2ecf20Sopenharmony_ci#include <linux/of_device.h>
138c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
148c2ecf20Sopenharmony_ci#include <linux/regmap.h>
158c2ecf20Sopenharmony_ci#include <linux/reset-controller.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8939.h>
188c2ecf20Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-msm8939.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include "common.h"
218c2ecf20Sopenharmony_ci#include "clk-regmap.h"
228c2ecf20Sopenharmony_ci#include "clk-pll.h"
238c2ecf20Sopenharmony_ci#include "clk-rcg.h"
248c2ecf20Sopenharmony_ci#include "clk-branch.h"
258c2ecf20Sopenharmony_ci#include "reset.h"
268c2ecf20Sopenharmony_ci#include "gdsc.h"
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_cienum {
298c2ecf20Sopenharmony_ci	P_XO,
308c2ecf20Sopenharmony_ci	P_GPLL0,
318c2ecf20Sopenharmony_ci	P_GPLL0_AUX,
328c2ecf20Sopenharmony_ci	P_BIMC,
338c2ecf20Sopenharmony_ci	P_GPLL1,
348c2ecf20Sopenharmony_ci	P_GPLL1_AUX,
358c2ecf20Sopenharmony_ci	P_GPLL2,
368c2ecf20Sopenharmony_ci	P_GPLL2_AUX,
378c2ecf20Sopenharmony_ci	P_GPLL3,
388c2ecf20Sopenharmony_ci	P_GPLL3_AUX,
398c2ecf20Sopenharmony_ci	P_GPLL4,
408c2ecf20Sopenharmony_ci	P_GPLL5,
418c2ecf20Sopenharmony_ci	P_GPLL5_AUX,
428c2ecf20Sopenharmony_ci	P_GPLL5_EARLY,
438c2ecf20Sopenharmony_ci	P_GPLL6,
448c2ecf20Sopenharmony_ci	P_GPLL6_AUX,
458c2ecf20Sopenharmony_ci	P_SLEEP_CLK,
468c2ecf20Sopenharmony_ci	P_DSI0_PHYPLL_BYTE,
478c2ecf20Sopenharmony_ci	P_DSI0_PHYPLL_DSI,
488c2ecf20Sopenharmony_ci	P_EXT_PRI_I2S,
498c2ecf20Sopenharmony_ci	P_EXT_SEC_I2S,
508c2ecf20Sopenharmony_ci	P_EXT_MCLK,
518c2ecf20Sopenharmony_ci};
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_cistatic struct clk_pll gpll0 = {
548c2ecf20Sopenharmony_ci	.l_reg = 0x21004,
558c2ecf20Sopenharmony_ci	.m_reg = 0x21008,
568c2ecf20Sopenharmony_ci	.n_reg = 0x2100c,
578c2ecf20Sopenharmony_ci	.config_reg = 0x21010,
588c2ecf20Sopenharmony_ci	.mode_reg = 0x21000,
598c2ecf20Sopenharmony_ci	.status_reg = 0x2101c,
608c2ecf20Sopenharmony_ci	.status_bit = 17,
618c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
628c2ecf20Sopenharmony_ci		.name = "gpll0",
638c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
648c2ecf20Sopenharmony_ci			.fw_name = "xo",
658c2ecf20Sopenharmony_ci		},
668c2ecf20Sopenharmony_ci		.num_parents = 1,
678c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
688c2ecf20Sopenharmony_ci	},
698c2ecf20Sopenharmony_ci};
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistatic struct clk_regmap gpll0_vote = {
728c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
738c2ecf20Sopenharmony_ci	.enable_mask = BIT(0),
748c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
758c2ecf20Sopenharmony_ci		.name = "gpll0_vote",
768c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
778c2ecf20Sopenharmony_ci			.hw = &gpll0.clkr.hw,
788c2ecf20Sopenharmony_ci		},
798c2ecf20Sopenharmony_ci		.num_parents = 1,
808c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
818c2ecf20Sopenharmony_ci	},
828c2ecf20Sopenharmony_ci};
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cistatic struct clk_pll gpll1 = {
858c2ecf20Sopenharmony_ci	.l_reg = 0x20004,
868c2ecf20Sopenharmony_ci	.m_reg = 0x20008,
878c2ecf20Sopenharmony_ci	.n_reg = 0x2000c,
888c2ecf20Sopenharmony_ci	.config_reg = 0x20010,
898c2ecf20Sopenharmony_ci	.mode_reg = 0x20000,
908c2ecf20Sopenharmony_ci	.status_reg = 0x2001c,
918c2ecf20Sopenharmony_ci	.status_bit = 17,
928c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
938c2ecf20Sopenharmony_ci		.name = "gpll1",
948c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
958c2ecf20Sopenharmony_ci			.fw_name = "xo",
968c2ecf20Sopenharmony_ci		},
978c2ecf20Sopenharmony_ci		.num_parents = 1,
988c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
998c2ecf20Sopenharmony_ci	},
1008c2ecf20Sopenharmony_ci};
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_cistatic struct clk_regmap gpll1_vote = {
1038c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
1048c2ecf20Sopenharmony_ci	.enable_mask = BIT(1),
1058c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
1068c2ecf20Sopenharmony_ci		.name = "gpll1_vote",
1078c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
1088c2ecf20Sopenharmony_ci			.hw = &gpll1.clkr.hw,
1098c2ecf20Sopenharmony_ci		},
1108c2ecf20Sopenharmony_ci		.num_parents = 1,
1118c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
1128c2ecf20Sopenharmony_ci	},
1138c2ecf20Sopenharmony_ci};
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_cistatic struct clk_pll gpll2 = {
1168c2ecf20Sopenharmony_ci	.l_reg = 0x4a004,
1178c2ecf20Sopenharmony_ci	.m_reg = 0x4a008,
1188c2ecf20Sopenharmony_ci	.n_reg = 0x4a00c,
1198c2ecf20Sopenharmony_ci	.config_reg = 0x4a010,
1208c2ecf20Sopenharmony_ci	.mode_reg = 0x4a000,
1218c2ecf20Sopenharmony_ci	.status_reg = 0x4a01c,
1228c2ecf20Sopenharmony_ci	.status_bit = 17,
1238c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
1248c2ecf20Sopenharmony_ci		.name = "gpll2",
1258c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
1268c2ecf20Sopenharmony_ci			.fw_name = "xo",
1278c2ecf20Sopenharmony_ci		},
1288c2ecf20Sopenharmony_ci		.num_parents = 1,
1298c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
1308c2ecf20Sopenharmony_ci	},
1318c2ecf20Sopenharmony_ci};
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_cistatic struct clk_regmap gpll2_vote = {
1348c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
1358c2ecf20Sopenharmony_ci	.enable_mask = BIT(2),
1368c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
1378c2ecf20Sopenharmony_ci		.name = "gpll2_vote",
1388c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
1398c2ecf20Sopenharmony_ci			.hw = &gpll2.clkr.hw,
1408c2ecf20Sopenharmony_ci		},
1418c2ecf20Sopenharmony_ci		.num_parents = 1,
1428c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
1438c2ecf20Sopenharmony_ci	},
1448c2ecf20Sopenharmony_ci};
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_cistatic struct clk_pll bimc_pll = {
1478c2ecf20Sopenharmony_ci	.l_reg = 0x23004,
1488c2ecf20Sopenharmony_ci	.m_reg = 0x23008,
1498c2ecf20Sopenharmony_ci	.n_reg = 0x2300c,
1508c2ecf20Sopenharmony_ci	.config_reg = 0x23010,
1518c2ecf20Sopenharmony_ci	.mode_reg = 0x23000,
1528c2ecf20Sopenharmony_ci	.status_reg = 0x2301c,
1538c2ecf20Sopenharmony_ci	.status_bit = 17,
1548c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
1558c2ecf20Sopenharmony_ci		.name = "bimc_pll",
1568c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
1578c2ecf20Sopenharmony_ci			.fw_name = "xo",
1588c2ecf20Sopenharmony_ci		},
1598c2ecf20Sopenharmony_ci		.num_parents = 1,
1608c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
1618c2ecf20Sopenharmony_ci	},
1628c2ecf20Sopenharmony_ci};
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_cistatic struct clk_regmap bimc_pll_vote = {
1658c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
1668c2ecf20Sopenharmony_ci	.enable_mask = BIT(3),
1678c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
1688c2ecf20Sopenharmony_ci		.name = "bimc_pll_vote",
1698c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
1708c2ecf20Sopenharmony_ci			.hw = &bimc_pll.clkr.hw,
1718c2ecf20Sopenharmony_ci		},
1728c2ecf20Sopenharmony_ci		.num_parents = 1,
1738c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
1748c2ecf20Sopenharmony_ci	},
1758c2ecf20Sopenharmony_ci};
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_cistatic struct clk_pll gpll3 = {
1788c2ecf20Sopenharmony_ci	.l_reg = 0x22004,
1798c2ecf20Sopenharmony_ci	.m_reg = 0x22008,
1808c2ecf20Sopenharmony_ci	.n_reg = 0x2200c,
1818c2ecf20Sopenharmony_ci	.config_reg = 0x22010,
1828c2ecf20Sopenharmony_ci	.mode_reg = 0x22000,
1838c2ecf20Sopenharmony_ci	.status_reg = 0x2201c,
1848c2ecf20Sopenharmony_ci	.status_bit = 17,
1858c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
1868c2ecf20Sopenharmony_ci		.name = "gpll3",
1878c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
1888c2ecf20Sopenharmony_ci			.fw_name = "xo",
1898c2ecf20Sopenharmony_ci		},
1908c2ecf20Sopenharmony_ci		.num_parents = 1,
1918c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
1928c2ecf20Sopenharmony_ci	},
1938c2ecf20Sopenharmony_ci};
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_cistatic struct clk_regmap gpll3_vote = {
1968c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
1978c2ecf20Sopenharmony_ci	.enable_mask = BIT(4),
1988c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
1998c2ecf20Sopenharmony_ci		.name = "gpll3_vote",
2008c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
2018c2ecf20Sopenharmony_ci			.hw = &gpll3.clkr.hw,
2028c2ecf20Sopenharmony_ci		},
2038c2ecf20Sopenharmony_ci		.num_parents = 1,
2048c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
2058c2ecf20Sopenharmony_ci	},
2068c2ecf20Sopenharmony_ci};
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci/* GPLL3 at 1100 MHz, main output enabled. */
2098c2ecf20Sopenharmony_cistatic const struct pll_config gpll3_config = {
2108c2ecf20Sopenharmony_ci	.l = 57,
2118c2ecf20Sopenharmony_ci	.m = 7,
2128c2ecf20Sopenharmony_ci	.n = 24,
2138c2ecf20Sopenharmony_ci	.vco_val = 0x0,
2148c2ecf20Sopenharmony_ci	.vco_mask = BIT(20),
2158c2ecf20Sopenharmony_ci	.pre_div_val = 0x0,
2168c2ecf20Sopenharmony_ci	.pre_div_mask = BIT(12),
2178c2ecf20Sopenharmony_ci	.post_div_val = 0x0,
2188c2ecf20Sopenharmony_ci	.post_div_mask = BIT(9) | BIT(8),
2198c2ecf20Sopenharmony_ci	.mn_ena_mask = BIT(24),
2208c2ecf20Sopenharmony_ci	.main_output_mask = BIT(0),
2218c2ecf20Sopenharmony_ci	.aux_output_mask = BIT(1),
2228c2ecf20Sopenharmony_ci};
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_cistatic struct clk_pll gpll4 = {
2258c2ecf20Sopenharmony_ci	.l_reg = 0x24004,
2268c2ecf20Sopenharmony_ci	.m_reg = 0x24008,
2278c2ecf20Sopenharmony_ci	.n_reg = 0x2400c,
2288c2ecf20Sopenharmony_ci	.config_reg = 0x24010,
2298c2ecf20Sopenharmony_ci	.mode_reg = 0x24000,
2308c2ecf20Sopenharmony_ci	.status_reg = 0x2401c,
2318c2ecf20Sopenharmony_ci	.status_bit = 17,
2328c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
2338c2ecf20Sopenharmony_ci		.name = "gpll4",
2348c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
2358c2ecf20Sopenharmony_ci			.fw_name = "xo",
2368c2ecf20Sopenharmony_ci		},
2378c2ecf20Sopenharmony_ci		.num_parents = 1,
2388c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
2398c2ecf20Sopenharmony_ci	},
2408c2ecf20Sopenharmony_ci};
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistatic struct clk_regmap gpll4_vote = {
2438c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
2448c2ecf20Sopenharmony_ci	.enable_mask = BIT(5),
2458c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
2468c2ecf20Sopenharmony_ci		.name = "gpll4_vote",
2478c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
2488c2ecf20Sopenharmony_ci			.hw = &gpll4.clkr.hw,
2498c2ecf20Sopenharmony_ci		},
2508c2ecf20Sopenharmony_ci		.num_parents = 1,
2518c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
2528c2ecf20Sopenharmony_ci	},
2538c2ecf20Sopenharmony_ci};
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci/* GPLL4 at 1200 MHz, main output enabled. */
2568c2ecf20Sopenharmony_cistatic struct pll_config gpll4_config = {
2578c2ecf20Sopenharmony_ci	.l = 62,
2588c2ecf20Sopenharmony_ci	.m = 1,
2598c2ecf20Sopenharmony_ci	.n = 2,
2608c2ecf20Sopenharmony_ci	.vco_val = 0x0,
2618c2ecf20Sopenharmony_ci	.vco_mask = BIT(20),
2628c2ecf20Sopenharmony_ci	.pre_div_val = 0x0,
2638c2ecf20Sopenharmony_ci	.pre_div_mask = BIT(12),
2648c2ecf20Sopenharmony_ci	.post_div_val = 0x0,
2658c2ecf20Sopenharmony_ci	.post_div_mask = BIT(9) | BIT(8),
2668c2ecf20Sopenharmony_ci	.mn_ena_mask = BIT(24),
2678c2ecf20Sopenharmony_ci	.main_output_mask = BIT(0),
2688c2ecf20Sopenharmony_ci};
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_cistatic struct clk_pll gpll5 = {
2718c2ecf20Sopenharmony_ci	.l_reg = 0x25004,
2728c2ecf20Sopenharmony_ci	.m_reg = 0x25008,
2738c2ecf20Sopenharmony_ci	.n_reg = 0x2500c,
2748c2ecf20Sopenharmony_ci	.config_reg = 0x25010,
2758c2ecf20Sopenharmony_ci	.mode_reg = 0x25000,
2768c2ecf20Sopenharmony_ci	.status_reg = 0x2501c,
2778c2ecf20Sopenharmony_ci	.status_bit = 17,
2788c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
2798c2ecf20Sopenharmony_ci		.name = "gpll5",
2808c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
2818c2ecf20Sopenharmony_ci			.fw_name = "xo",
2828c2ecf20Sopenharmony_ci		},
2838c2ecf20Sopenharmony_ci		.num_parents = 1,
2848c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
2858c2ecf20Sopenharmony_ci	},
2868c2ecf20Sopenharmony_ci};
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_cistatic struct clk_regmap gpll5_vote = {
2898c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
2908c2ecf20Sopenharmony_ci	.enable_mask = BIT(6),
2918c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
2928c2ecf20Sopenharmony_ci		.name = "gpll5_vote",
2938c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
2948c2ecf20Sopenharmony_ci			.hw = &gpll5.clkr.hw,
2958c2ecf20Sopenharmony_ci		},
2968c2ecf20Sopenharmony_ci		.num_parents = 1,
2978c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
2988c2ecf20Sopenharmony_ci	},
2998c2ecf20Sopenharmony_ci};
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_cistatic struct clk_pll gpll6 = {
3028c2ecf20Sopenharmony_ci	.l_reg = 0x37004,
3038c2ecf20Sopenharmony_ci	.m_reg = 0x37008,
3048c2ecf20Sopenharmony_ci	.n_reg = 0x3700c,
3058c2ecf20Sopenharmony_ci	.config_reg = 0x37010,
3068c2ecf20Sopenharmony_ci	.mode_reg = 0x37000,
3078c2ecf20Sopenharmony_ci	.status_reg = 0x3701c,
3088c2ecf20Sopenharmony_ci	.status_bit = 17,
3098c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
3108c2ecf20Sopenharmony_ci		.name = "gpll6",
3118c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
3128c2ecf20Sopenharmony_ci			.fw_name = "xo",
3138c2ecf20Sopenharmony_ci		},
3148c2ecf20Sopenharmony_ci		.num_parents = 1,
3158c2ecf20Sopenharmony_ci		.ops = &clk_pll_ops,
3168c2ecf20Sopenharmony_ci	},
3178c2ecf20Sopenharmony_ci};
3188c2ecf20Sopenharmony_ci
3198c2ecf20Sopenharmony_cistatic struct clk_regmap gpll6_vote = {
3208c2ecf20Sopenharmony_ci	.enable_reg = 0x45000,
3218c2ecf20Sopenharmony_ci	.enable_mask = BIT(7),
3228c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
3238c2ecf20Sopenharmony_ci		.name = "gpll6_vote",
3248c2ecf20Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
3258c2ecf20Sopenharmony_ci			.hw = &gpll6.clkr.hw,
3268c2ecf20Sopenharmony_ci		},
3278c2ecf20Sopenharmony_ci		.num_parents = 1,
3288c2ecf20Sopenharmony_ci		.ops = &clk_pll_vote_ops,
3298c2ecf20Sopenharmony_ci	},
3308c2ecf20Sopenharmony_ci};
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
3338c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3348c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
3358c2ecf20Sopenharmony_ci};
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_parent_data[] = {
3388c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
3398c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
3408c2ecf20Sopenharmony_ci};
3418c2ecf20Sopenharmony_ci
3428c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_bimc_map[] = {
3438c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3448c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
3458c2ecf20Sopenharmony_ci	{ P_BIMC, 2 },
3468c2ecf20Sopenharmony_ci};
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_bimc_parent_data[] = {
3498c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
3508c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
3518c2ecf20Sopenharmony_ci	{ .hw = &bimc_pll_vote.hw },
3528c2ecf20Sopenharmony_ci};
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll6a_map[] = {
3558c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3568c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
3578c2ecf20Sopenharmony_ci	{ P_GPLL6_AUX, 2 },
3588c2ecf20Sopenharmony_ci};
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll6a_parent_data[] = {
3618c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
3628c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
3638c2ecf20Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
3648c2ecf20Sopenharmony_ci};
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map[] = {
3678c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3688c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
3698c2ecf20Sopenharmony_ci	{ P_GPLL2_AUX, 4 },
3708c2ecf20Sopenharmony_ci	{ P_GPLL3, 2 },
3718c2ecf20Sopenharmony_ci	{ P_GPLL6_AUX, 3 },
3728c2ecf20Sopenharmony_ci};
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data[] = {
3758c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
3768c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
3778c2ecf20Sopenharmony_ci	{ .hw = &gpll2_vote.hw },
3788c2ecf20Sopenharmony_ci	{ .hw = &gpll3_vote.hw },
3798c2ecf20Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
3808c2ecf20Sopenharmony_ci};
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
3838c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3848c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
3858c2ecf20Sopenharmony_ci	{ P_GPLL2, 2 },
3868c2ecf20Sopenharmony_ci};
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2_parent_data[] = {
3898c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
3908c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
3918c2ecf20Sopenharmony_ci	{ .hw = &gpll2_vote.hw },
3928c2ecf20Sopenharmony_ci};
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2_gpll4_map[] = {
3958c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3968c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
3978c2ecf20Sopenharmony_ci	{ P_GPLL2, 3 },
3988c2ecf20Sopenharmony_ci	{ P_GPLL4, 2 },
3998c2ecf20Sopenharmony_ci};
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4_parent_data[] = {
4028c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4038c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
4048c2ecf20Sopenharmony_ci	{ .hw = &gpll2_vote.hw },
4058c2ecf20Sopenharmony_ci	{ .hw = &gpll4_vote.hw },
4068c2ecf20Sopenharmony_ci};
4078c2ecf20Sopenharmony_ci
4088c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_map[] = {
4098c2ecf20Sopenharmony_ci	{ P_XO, 0 },
4108c2ecf20Sopenharmony_ci	{ P_GPLL0_AUX, 2 },
4118c2ecf20Sopenharmony_ci};
4128c2ecf20Sopenharmony_ci
4138c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_parent_data[] = {
4148c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4158c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
4168c2ecf20Sopenharmony_ci};
4178c2ecf20Sopenharmony_ci
4188c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
4198c2ecf20Sopenharmony_ci	{ P_XO, 0 },
4208c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
4218c2ecf20Sopenharmony_ci	{ P_GPLL1_AUX, 2 },
4228c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
4238c2ecf20Sopenharmony_ci};
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep_parent_data[] = {
4268c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4278c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
4288c2ecf20Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
4298c2ecf20Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
4308c2ecf20Sopenharmony_ci};
4318c2ecf20Sopenharmony_ci
4328c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_gpll6_sleep_map[] = {
4338c2ecf20Sopenharmony_ci	{ P_XO, 0 },
4348c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
4358c2ecf20Sopenharmony_ci	{ P_GPLL1_AUX, 2 },
4368c2ecf20Sopenharmony_ci	{ P_GPLL6, 2 },
4378c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
4388c2ecf20Sopenharmony_ci};
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data[] = {
4418c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4428c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
4438c2ecf20Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
4448c2ecf20Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
4458c2ecf20Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
4468c2ecf20Sopenharmony_ci};
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
4498c2ecf20Sopenharmony_ci	{ P_XO, 0 },
4508c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
4518c2ecf20Sopenharmony_ci	{ P_GPLL1_AUX, 2 },
4528c2ecf20Sopenharmony_ci};
4538c2ecf20Sopenharmony_ci
4548c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a_parent_data[] = {
4558c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4568c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
4578c2ecf20Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
4588c2ecf20Sopenharmony_ci};
4598c2ecf20Sopenharmony_ci
4608c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_dsibyte_map[] = {
4618c2ecf20Sopenharmony_ci	{ P_XO, 0, },
4628c2ecf20Sopenharmony_ci	{ P_DSI0_PHYPLL_BYTE, 2 },
4638c2ecf20Sopenharmony_ci};
4648c2ecf20Sopenharmony_ci
4658c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_dsibyte_parent_data[] = {
4668c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4678c2ecf20Sopenharmony_ci	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
4688c2ecf20Sopenharmony_ci};
4698c2ecf20Sopenharmony_ci
4708c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
4718c2ecf20Sopenharmony_ci	{ P_XO, 0 },
4728c2ecf20Sopenharmony_ci	{ P_GPLL0_AUX, 2 },
4738c2ecf20Sopenharmony_ci	{ P_DSI0_PHYPLL_BYTE, 1 },
4748c2ecf20Sopenharmony_ci};
4758c2ecf20Sopenharmony_ci
4768c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_dsibyte_parent_data[] = {
4778c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4788c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
4798c2ecf20Sopenharmony_ci	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
4808c2ecf20Sopenharmony_ci};
4818c2ecf20Sopenharmony_ci
4828c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map[] = {
4838c2ecf20Sopenharmony_ci	{ P_XO, 0 },
4848c2ecf20Sopenharmony_ci	{ P_GPLL1, 1 },
4858c2ecf20Sopenharmony_ci	{ P_DSI0_PHYPLL_DSI, 2 },
4868c2ecf20Sopenharmony_ci	{ P_GPLL6, 3 },
4878c2ecf20Sopenharmony_ci	{ P_GPLL3_AUX, 4 },
4888c2ecf20Sopenharmony_ci	{ P_GPLL0_AUX, 5 },
4898c2ecf20Sopenharmony_ci};
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data[] = {
4928c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
4938c2ecf20Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
4948c2ecf20Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
4958c2ecf20Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
4968c2ecf20Sopenharmony_ci	{ .hw = &gpll3_vote.hw },
4978c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
4988c2ecf20Sopenharmony_ci};
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
5018c2ecf20Sopenharmony_ci	{ P_XO, 0 },
5028c2ecf20Sopenharmony_ci	{ P_GPLL0_AUX, 2 },
5038c2ecf20Sopenharmony_ci	{ P_DSI0_PHYPLL_DSI, 1 },
5048c2ecf20Sopenharmony_ci};
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_dsiphy_parent_data[] = {
5078c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
5088c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
5098c2ecf20Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
5108c2ecf20Sopenharmony_ci};
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll5a_gpll6_bimc_map[] = {
5138c2ecf20Sopenharmony_ci	{ P_XO, 0 },
5148c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
5158c2ecf20Sopenharmony_ci	{ P_GPLL5_AUX, 3 },
5168c2ecf20Sopenharmony_ci	{ P_GPLL6, 2 },
5178c2ecf20Sopenharmony_ci	{ P_BIMC, 4 },
5188c2ecf20Sopenharmony_ci};
5198c2ecf20Sopenharmony_ci
5208c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data[] = {
5218c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
5228c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
5238c2ecf20Sopenharmony_ci	{ .hw = &gpll5_vote.hw },
5248c2ecf20Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
5258c2ecf20Sopenharmony_ci	{ .hw = &bimc_pll_vote.hw },
5268c2ecf20Sopenharmony_ci};
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
5298c2ecf20Sopenharmony_ci	{ P_XO, 0 },
5308c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
5318c2ecf20Sopenharmony_ci	{ P_GPLL1, 2 },
5328c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
5338c2ecf20Sopenharmony_ci};
5348c2ecf20Sopenharmony_ci
5358c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep_parent_data[] = {
5368c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
5378c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
5388c2ecf20Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
5398c2ecf20Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
5408c2ecf20Sopenharmony_ci};
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
5438c2ecf20Sopenharmony_ci	{ P_XO, 0 },
5448c2ecf20Sopenharmony_ci	{ P_GPLL1, 1 },
5458c2ecf20Sopenharmony_ci	{ P_EXT_PRI_I2S, 2 },
5468c2ecf20Sopenharmony_ci	{ P_EXT_MCLK, 3 },
5478c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
5488c2ecf20Sopenharmony_ci};
5498c2ecf20Sopenharmony_ci
5508c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep_parent_data[] = {
5518c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
5528c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
5538c2ecf20Sopenharmony_ci	{ .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
5548c2ecf20Sopenharmony_ci	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
5558c2ecf20Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
5568c2ecf20Sopenharmony_ci};
5578c2ecf20Sopenharmony_ci
5588c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
5598c2ecf20Sopenharmony_ci	{ P_XO, 0 },
5608c2ecf20Sopenharmony_ci	{ P_GPLL1, 1 },
5618c2ecf20Sopenharmony_ci	{ P_EXT_SEC_I2S, 2 },
5628c2ecf20Sopenharmony_ci	{ P_EXT_MCLK, 3 },
5638c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
5648c2ecf20Sopenharmony_ci};
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep_parent_data[] = {
5678c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
5688c2ecf20Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
5698c2ecf20Sopenharmony_ci	{ .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
5708c2ecf20Sopenharmony_ci	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
5718c2ecf20Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
5728c2ecf20Sopenharmony_ci};
5738c2ecf20Sopenharmony_ci
5748c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_sleep_map[] = {
5758c2ecf20Sopenharmony_ci	{ P_XO, 0 },
5768c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
5778c2ecf20Sopenharmony_ci};
5788c2ecf20Sopenharmony_ci
5798c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_sleep_parent_data[] = {
5808c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
5818c2ecf20Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
5828c2ecf20Sopenharmony_ci};
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
5858c2ecf20Sopenharmony_ci	{ P_XO, 0 },
5868c2ecf20Sopenharmony_ci	{ P_GPLL1, 1 },
5878c2ecf20Sopenharmony_ci	{ P_EXT_MCLK, 2 },
5888c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
5898c2ecf20Sopenharmony_ci};
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_emclk_sleep_parent_data[] = {
5928c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
5938c2ecf20Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
5948c2ecf20Sopenharmony_ci	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
5958c2ecf20Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
5968c2ecf20Sopenharmony_ci};
5978c2ecf20Sopenharmony_ci
5988c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll6_gpll0_parent_data[] = {
5998c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
6008c2ecf20Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
6018c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
6028c2ecf20Sopenharmony_ci};
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll6_gpll0a_parent_data[] = {
6058c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
6068c2ecf20Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
6078c2ecf20Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
6088c2ecf20Sopenharmony_ci};
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcnoc_bfdcd_clk_src = {
6118c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x27000,
6128c2ecf20Sopenharmony_ci	.hid_width = 5,
6138c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6148c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6158c2ecf20Sopenharmony_ci		.name = "pcnoc_bfdcd_clk_src",
6168c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
6178c2ecf20Sopenharmony_ci		.num_parents = 2,
6188c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6198c2ecf20Sopenharmony_ci	},
6208c2ecf20Sopenharmony_ci};
6218c2ecf20Sopenharmony_ci
6228c2ecf20Sopenharmony_cistatic struct clk_rcg2 system_noc_bfdcd_clk_src = {
6238c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x26004,
6248c2ecf20Sopenharmony_ci	.hid_width = 5,
6258c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6a_map,
6268c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6278c2ecf20Sopenharmony_ci		.name = "system_noc_bfdcd_clk_src",
6288c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6a_parent_data,
6298c2ecf20Sopenharmony_ci		.num_parents = 3,
6308c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6318c2ecf20Sopenharmony_ci	},
6328c2ecf20Sopenharmony_ci};
6338c2ecf20Sopenharmony_ci
6348c2ecf20Sopenharmony_cistatic struct clk_rcg2 bimc_ddr_clk_src = {
6358c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x32004,
6368c2ecf20Sopenharmony_ci	.hid_width = 5,
6378c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_bimc_map,
6388c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6398c2ecf20Sopenharmony_ci		.name = "bimc_ddr_clk_src",
6408c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_bimc_parent_data,
6418c2ecf20Sopenharmony_ci		.num_parents = 3,
6428c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6438c2ecf20Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
6448c2ecf20Sopenharmony_ci	},
6458c2ecf20Sopenharmony_ci};
6468c2ecf20Sopenharmony_ci
6478c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
6488c2ecf20Sopenharmony_ci	F(40000000, P_GPLL0, 10, 1, 2),
6498c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
6508c2ecf20Sopenharmony_ci	{ }
6518c2ecf20Sopenharmony_ci};
6528c2ecf20Sopenharmony_ci
6538c2ecf20Sopenharmony_cistatic struct clk_rcg2 camss_ahb_clk_src = {
6548c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x5a000,
6558c2ecf20Sopenharmony_ci	.mnd_width = 8,
6568c2ecf20Sopenharmony_ci	.hid_width = 5,
6578c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6588c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_ahb_clk,
6598c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6608c2ecf20Sopenharmony_ci		.name = "camss_ahb_clk_src",
6618c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
6628c2ecf20Sopenharmony_ci		.num_parents = 2,
6638c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6648c2ecf20Sopenharmony_ci	},
6658c2ecf20Sopenharmony_ci};
6668c2ecf20Sopenharmony_ci
6678c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_apss_ahb_clk[] = {
6688c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
6698c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
6708c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
6718c2ecf20Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
6728c2ecf20Sopenharmony_ci	{ }
6738c2ecf20Sopenharmony_ci};
6748c2ecf20Sopenharmony_ci
6758c2ecf20Sopenharmony_cistatic struct clk_rcg2 apss_ahb_clk_src = {
6768c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x46000,
6778c2ecf20Sopenharmony_ci	.hid_width = 5,
6788c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6798c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_apss_ahb_clk,
6808c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6818c2ecf20Sopenharmony_ci		.name = "apss_ahb_clk_src",
6828c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
6838c2ecf20Sopenharmony_ci		.num_parents = 2,
6848c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6858c2ecf20Sopenharmony_ci	},
6868c2ecf20Sopenharmony_ci};
6878c2ecf20Sopenharmony_ci
6888c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
6898c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0,	0),
6908c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0,	0),
6918c2ecf20Sopenharmony_ci	{ }
6928c2ecf20Sopenharmony_ci};
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_cistatic struct clk_rcg2 csi0_clk_src = {
6958c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4e020,
6968c2ecf20Sopenharmony_ci	.hid_width = 5,
6978c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
6988c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
6998c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7008c2ecf20Sopenharmony_ci		.name = "csi0_clk_src",
7018c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
7028c2ecf20Sopenharmony_ci		.num_parents = 2,
7038c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7048c2ecf20Sopenharmony_ci	},
7058c2ecf20Sopenharmony_ci};
7068c2ecf20Sopenharmony_ci
7078c2ecf20Sopenharmony_cistatic struct clk_rcg2 csi1_clk_src = {
7088c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4f020,
7098c2ecf20Sopenharmony_ci	.hid_width = 5,
7108c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
7118c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
7128c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7138c2ecf20Sopenharmony_ci		.name = "csi1_clk_src",
7148c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
7158c2ecf20Sopenharmony_ci		.num_parents = 2,
7168c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7178c2ecf20Sopenharmony_ci	},
7188c2ecf20Sopenharmony_ci};
7198c2ecf20Sopenharmony_ci
7208c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
7218c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
7228c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
7238c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
7248c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
7258c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
7268c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
7278c2ecf20Sopenharmony_ci	F(220000000, P_GPLL3, 5, 0, 0),
7288c2ecf20Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
7298c2ecf20Sopenharmony_ci	F(310000000, P_GPLL2_AUX, 3, 0, 0),
7308c2ecf20Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
7318c2ecf20Sopenharmony_ci	F(465000000, P_GPLL2_AUX, 2, 0, 0),
7328c2ecf20Sopenharmony_ci	F(550000000, P_GPLL3, 2, 0, 0),
7338c2ecf20Sopenharmony_ci	{ }
7348c2ecf20Sopenharmony_ci};
7358c2ecf20Sopenharmony_ci
7368c2ecf20Sopenharmony_cistatic struct clk_rcg2 gfx3d_clk_src = {
7378c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x59000,
7388c2ecf20Sopenharmony_ci	.hid_width = 5,
7398c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map,
7408c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
7418c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7428c2ecf20Sopenharmony_ci		.name = "gfx3d_clk_src",
7438c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data,
7448c2ecf20Sopenharmony_ci		.num_parents = 5,
7458c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7468c2ecf20Sopenharmony_ci	},
7478c2ecf20Sopenharmony_ci};
7488c2ecf20Sopenharmony_ci
7498c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
7508c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
7518c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
7528c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
7538c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
7548c2ecf20Sopenharmony_ci	F(177780000, P_GPLL0, 4.5, 0, 0),
7558c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
7568c2ecf20Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
7578c2ecf20Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
7588c2ecf20Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
7598c2ecf20Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
7608c2ecf20Sopenharmony_ci	F(480000000, P_GPLL4, 2.5, 0, 0),
7618c2ecf20Sopenharmony_ci	F(600000000, P_GPLL4, 2, 0, 0),
7628c2ecf20Sopenharmony_ci	{ }
7638c2ecf20Sopenharmony_ci};
7648c2ecf20Sopenharmony_ci
7658c2ecf20Sopenharmony_cistatic struct clk_rcg2 vfe0_clk_src = {
7668c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x58000,
7678c2ecf20Sopenharmony_ci	.hid_width = 5,
7688c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2_gpll4_map,
7698c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_vfe0_clk,
7708c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7718c2ecf20Sopenharmony_ci		.name = "vfe0_clk_src",
7728c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll2_gpll4_parent_data,
7738c2ecf20Sopenharmony_ci		.num_parents = 4,
7748c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7758c2ecf20Sopenharmony_ci	},
7768c2ecf20Sopenharmony_ci};
7778c2ecf20Sopenharmony_ci
7788c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
7798c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
7808c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
7818c2ecf20Sopenharmony_ci	{ }
7828c2ecf20Sopenharmony_ci};
7838c2ecf20Sopenharmony_ci
7848c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
7858c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0200c,
7868c2ecf20Sopenharmony_ci	.hid_width = 5,
7878c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
7888c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
7898c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7908c2ecf20Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
7918c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
7928c2ecf20Sopenharmony_ci		.num_parents = 2,
7938c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7948c2ecf20Sopenharmony_ci	},
7958c2ecf20Sopenharmony_ci};
7968c2ecf20Sopenharmony_ci
7978c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
7988c2ecf20Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
7998c2ecf20Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
8008c2ecf20Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
8018c2ecf20Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
8028c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
8038c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
8048c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
8058c2ecf20Sopenharmony_ci	{ }
8068c2ecf20Sopenharmony_ci};
8078c2ecf20Sopenharmony_ci
8088c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
8098c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x02024,
8108c2ecf20Sopenharmony_ci	.mnd_width = 8,
8118c2ecf20Sopenharmony_ci	.hid_width = 5,
8128c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8138c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
8148c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8158c2ecf20Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
8168c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
8178c2ecf20Sopenharmony_ci		.num_parents = 2,
8188c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8198c2ecf20Sopenharmony_ci	},
8208c2ecf20Sopenharmony_ci};
8218c2ecf20Sopenharmony_ci
8228c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
8238c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03000,
8248c2ecf20Sopenharmony_ci	.hid_width = 5,
8258c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8268c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
8278c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8288c2ecf20Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
8298c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
8308c2ecf20Sopenharmony_ci		.num_parents = 2,
8318c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8328c2ecf20Sopenharmony_ci	},
8338c2ecf20Sopenharmony_ci};
8348c2ecf20Sopenharmony_ci
8358c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
8368c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03014,
8378c2ecf20Sopenharmony_ci	.mnd_width = 8,
8388c2ecf20Sopenharmony_ci	.hid_width = 5,
8398c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8408c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
8418c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8428c2ecf20Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
8438c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
8448c2ecf20Sopenharmony_ci		.num_parents = 2,
8458c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8468c2ecf20Sopenharmony_ci	},
8478c2ecf20Sopenharmony_ci};
8488c2ecf20Sopenharmony_ci
8498c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
8508c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x04000,
8518c2ecf20Sopenharmony_ci	.hid_width = 5,
8528c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8538c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
8548c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8558c2ecf20Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
8568c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
8578c2ecf20Sopenharmony_ci		.num_parents = 2,
8588c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8598c2ecf20Sopenharmony_ci	},
8608c2ecf20Sopenharmony_ci};
8618c2ecf20Sopenharmony_ci
8628c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
8638c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x04024,
8648c2ecf20Sopenharmony_ci	.mnd_width = 8,
8658c2ecf20Sopenharmony_ci	.hid_width = 5,
8668c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8678c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
8688c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8698c2ecf20Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
8708c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
8718c2ecf20Sopenharmony_ci		.num_parents = 2,
8728c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8738c2ecf20Sopenharmony_ci	},
8748c2ecf20Sopenharmony_ci};
8758c2ecf20Sopenharmony_ci
8768c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
8778c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x05000,
8788c2ecf20Sopenharmony_ci	.hid_width = 5,
8798c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8808c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
8818c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8828c2ecf20Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
8838c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
8848c2ecf20Sopenharmony_ci		.num_parents = 2,
8858c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8868c2ecf20Sopenharmony_ci	},
8878c2ecf20Sopenharmony_ci};
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
8908c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x05024,
8918c2ecf20Sopenharmony_ci	.mnd_width = 8,
8928c2ecf20Sopenharmony_ci	.hid_width = 5,
8938c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
8948c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
8958c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8968c2ecf20Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
8978c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
8988c2ecf20Sopenharmony_ci		.num_parents = 2,
8998c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9008c2ecf20Sopenharmony_ci	},
9018c2ecf20Sopenharmony_ci};
9028c2ecf20Sopenharmony_ci
9038c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
9048c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x06000,
9058c2ecf20Sopenharmony_ci	.hid_width = 5,
9068c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9078c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
9088c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9098c2ecf20Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
9108c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
9118c2ecf20Sopenharmony_ci		.num_parents = 2,
9128c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9138c2ecf20Sopenharmony_ci	},
9148c2ecf20Sopenharmony_ci};
9158c2ecf20Sopenharmony_ci
9168c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
9178c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x06024,
9188c2ecf20Sopenharmony_ci	.mnd_width = 8,
9198c2ecf20Sopenharmony_ci	.hid_width = 5,
9208c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9218c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
9228c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9238c2ecf20Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
9248c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
9258c2ecf20Sopenharmony_ci		.num_parents = 2,
9268c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9278c2ecf20Sopenharmony_ci	},
9288c2ecf20Sopenharmony_ci};
9298c2ecf20Sopenharmony_ci
9308c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
9318c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x07000,
9328c2ecf20Sopenharmony_ci	.hid_width = 5,
9338c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9348c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
9358c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9368c2ecf20Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
9378c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
9388c2ecf20Sopenharmony_ci		.num_parents = 2,
9398c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9408c2ecf20Sopenharmony_ci	},
9418c2ecf20Sopenharmony_ci};
9428c2ecf20Sopenharmony_ci
9438c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
9448c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x07024,
9458c2ecf20Sopenharmony_ci	.mnd_width = 8,
9468c2ecf20Sopenharmony_ci	.hid_width = 5,
9478c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9488c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
9498c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9508c2ecf20Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
9518c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
9528c2ecf20Sopenharmony_ci		.num_parents = 2,
9538c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9548c2ecf20Sopenharmony_ci	},
9558c2ecf20Sopenharmony_ci};
9568c2ecf20Sopenharmony_ci
9578c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
9588c2ecf20Sopenharmony_ci	F(3686400, P_GPLL0, 1, 72, 15625),
9598c2ecf20Sopenharmony_ci	F(7372800, P_GPLL0, 1, 144, 15625),
9608c2ecf20Sopenharmony_ci	F(14745600, P_GPLL0, 1, 288, 15625),
9618c2ecf20Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
9628c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
9638c2ecf20Sopenharmony_ci	F(24000000, P_GPLL0, 1, 3, 100),
9648c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
9658c2ecf20Sopenharmony_ci	F(32000000, P_GPLL0, 1, 1, 25),
9668c2ecf20Sopenharmony_ci	F(40000000, P_GPLL0, 1, 1, 20),
9678c2ecf20Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 500),
9688c2ecf20Sopenharmony_ci	F(48000000, P_GPLL0, 1, 3, 50),
9698c2ecf20Sopenharmony_ci	F(51200000, P_GPLL0, 1, 8, 125),
9708c2ecf20Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 100),
9718c2ecf20Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1152, 15625),
9728c2ecf20Sopenharmony_ci	F(60000000, P_GPLL0, 1, 3, 40),
9738c2ecf20Sopenharmony_ci	{ }
9748c2ecf20Sopenharmony_ci};
9758c2ecf20Sopenharmony_ci
9768c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
9778c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x02044,
9788c2ecf20Sopenharmony_ci	.mnd_width = 16,
9798c2ecf20Sopenharmony_ci	.hid_width = 5,
9808c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9818c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
9828c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9838c2ecf20Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
9848c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
9858c2ecf20Sopenharmony_ci		.num_parents = 2,
9868c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9878c2ecf20Sopenharmony_ci	},
9888c2ecf20Sopenharmony_ci};
9898c2ecf20Sopenharmony_ci
9908c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
9918c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03034,
9928c2ecf20Sopenharmony_ci	.mnd_width = 16,
9938c2ecf20Sopenharmony_ci	.hid_width = 5,
9948c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9958c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
9968c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9978c2ecf20Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
9988c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
9998c2ecf20Sopenharmony_ci		.num_parents = 2,
10008c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10018c2ecf20Sopenharmony_ci	},
10028c2ecf20Sopenharmony_ci};
10038c2ecf20Sopenharmony_ci
10048c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
10058c2ecf20Sopenharmony_ci	F(19200000,	P_XO, 1, 0,	0),
10068c2ecf20Sopenharmony_ci	{ }
10078c2ecf20Sopenharmony_ci};
10088c2ecf20Sopenharmony_ci
10098c2ecf20Sopenharmony_cistatic struct clk_rcg2 cci_clk_src = {
10108c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x51000,
10118c2ecf20Sopenharmony_ci	.mnd_width = 8,
10128c2ecf20Sopenharmony_ci	.hid_width = 5,
10138c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_map,
10148c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_cci_clk,
10158c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10168c2ecf20Sopenharmony_ci		.name = "cci_clk_src",
10178c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_parent_data,
10188c2ecf20Sopenharmony_ci		.num_parents = 2,
10198c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10208c2ecf20Sopenharmony_ci	},
10218c2ecf20Sopenharmony_ci};
10228c2ecf20Sopenharmony_ci
10238c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
10248c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
10258c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
10268c2ecf20Sopenharmony_ci	{ }
10278c2ecf20Sopenharmony_ci};
10288c2ecf20Sopenharmony_ci
10298c2ecf20Sopenharmony_cistatic struct clk_rcg2 camss_gp0_clk_src = {
10308c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x54000,
10318c2ecf20Sopenharmony_ci	.mnd_width = 8,
10328c2ecf20Sopenharmony_ci	.hid_width = 5,
10338c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
10348c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
10358c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10368c2ecf20Sopenharmony_ci		.name = "camss_gp0_clk_src",
10378c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
10388c2ecf20Sopenharmony_ci		.num_parents = 4,
10398c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10408c2ecf20Sopenharmony_ci	},
10418c2ecf20Sopenharmony_ci};
10428c2ecf20Sopenharmony_ci
10438c2ecf20Sopenharmony_cistatic struct clk_rcg2 camss_gp1_clk_src = {
10448c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x55000,
10458c2ecf20Sopenharmony_ci	.mnd_width = 8,
10468c2ecf20Sopenharmony_ci	.hid_width = 5,
10478c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
10488c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
10498c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10508c2ecf20Sopenharmony_ci		.name = "camss_gp1_clk_src",
10518c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
10528c2ecf20Sopenharmony_ci		.num_parents = 4,
10538c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10548c2ecf20Sopenharmony_ci	},
10558c2ecf20Sopenharmony_ci};
10568c2ecf20Sopenharmony_ci
10578c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
10588c2ecf20Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0,	0),
10598c2ecf20Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0,	0),
10608c2ecf20Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
10618c2ecf20Sopenharmony_ci	{ }
10628c2ecf20Sopenharmony_ci};
10638c2ecf20Sopenharmony_ci
10648c2ecf20Sopenharmony_cistatic struct clk_rcg2 jpeg0_clk_src = {
10658c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x57000,
10668c2ecf20Sopenharmony_ci	.hid_width = 5,
10678c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
10688c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_jpeg0_clk,
10698c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10708c2ecf20Sopenharmony_ci		.name = "jpeg0_clk_src",
10718c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
10728c2ecf20Sopenharmony_ci		.num_parents = 2,
10738c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10748c2ecf20Sopenharmony_ci	},
10758c2ecf20Sopenharmony_ci};
10768c2ecf20Sopenharmony_ci
10778c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
10788c2ecf20Sopenharmony_ci	F(24000000, P_GPLL0, 1, 1, 45),
10798c2ecf20Sopenharmony_ci	F(66670000, P_GPLL0, 12, 0, 0),
10808c2ecf20Sopenharmony_ci	{ }
10818c2ecf20Sopenharmony_ci};
10828c2ecf20Sopenharmony_ci
10838c2ecf20Sopenharmony_cistatic struct clk_rcg2 mclk0_clk_src = {
10848c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x52000,
10858c2ecf20Sopenharmony_ci	.mnd_width = 8,
10868c2ecf20Sopenharmony_ci	.hid_width = 5,
10878c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
10888c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
10898c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10908c2ecf20Sopenharmony_ci		.name = "mclk0_clk_src",
10918c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
10928c2ecf20Sopenharmony_ci		.num_parents = 5,
10938c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10948c2ecf20Sopenharmony_ci	},
10958c2ecf20Sopenharmony_ci};
10968c2ecf20Sopenharmony_ci
10978c2ecf20Sopenharmony_cistatic struct clk_rcg2 mclk1_clk_src = {
10988c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x53000,
10998c2ecf20Sopenharmony_ci	.mnd_width = 8,
11008c2ecf20Sopenharmony_ci	.hid_width = 5,
11018c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
11028c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
11038c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11048c2ecf20Sopenharmony_ci		.name = "mclk1_clk_src",
11058c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
11068c2ecf20Sopenharmony_ci		.num_parents = 5,
11078c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11088c2ecf20Sopenharmony_ci	},
11098c2ecf20Sopenharmony_ci};
11108c2ecf20Sopenharmony_ci
11118c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
11128c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0,	0),
11138c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0,	0),
11148c2ecf20Sopenharmony_ci	{ }
11158c2ecf20Sopenharmony_ci};
11168c2ecf20Sopenharmony_ci
11178c2ecf20Sopenharmony_cistatic struct clk_rcg2 csi0phytimer_clk_src = {
11188c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4e000,
11198c2ecf20Sopenharmony_ci	.hid_width = 5,
11208c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_map,
11218c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
11228c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11238c2ecf20Sopenharmony_ci		.name = "csi0phytimer_clk_src",
11248c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_parent_data,
11258c2ecf20Sopenharmony_ci		.num_parents = 3,
11268c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11278c2ecf20Sopenharmony_ci	},
11288c2ecf20Sopenharmony_ci};
11298c2ecf20Sopenharmony_ci
11308c2ecf20Sopenharmony_cistatic struct clk_rcg2 csi1phytimer_clk_src = {
11318c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4f000,
11328c2ecf20Sopenharmony_ci	.hid_width = 5,
11338c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_map,
11348c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
11358c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11368c2ecf20Sopenharmony_ci		.name = "csi1phytimer_clk_src",
11378c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_parent_data,
11388c2ecf20Sopenharmony_ci		.num_parents = 3,
11398c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11408c2ecf20Sopenharmony_ci	},
11418c2ecf20Sopenharmony_ci};
11428c2ecf20Sopenharmony_ci
11438c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
11448c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
11458c2ecf20Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
11468c2ecf20Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
11478c2ecf20Sopenharmony_ci	{ }
11488c2ecf20Sopenharmony_ci};
11498c2ecf20Sopenharmony_ci
11508c2ecf20Sopenharmony_cistatic struct clk_rcg2 cpp_clk_src = {
11518c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x58018,
11528c2ecf20Sopenharmony_ci	.hid_width = 5,
11538c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2_map,
11548c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_cpp_clk,
11558c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11568c2ecf20Sopenharmony_ci		.name = "cpp_clk_src",
11578c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll2_parent_data,
11588c2ecf20Sopenharmony_ci		.num_parents = 3,
11598c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11608c2ecf20Sopenharmony_ci	},
11618c2ecf20Sopenharmony_ci};
11628c2ecf20Sopenharmony_ci
11638c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_crypto_clk[] = {
11648c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
11658c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
11668c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
11678c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
11688c2ecf20Sopenharmony_ci	{ }
11698c2ecf20Sopenharmony_ci};
11708c2ecf20Sopenharmony_ci
11718c2ecf20Sopenharmony_ci/* This is not in the documentation but is in the downstream driver */
11728c2ecf20Sopenharmony_cistatic struct clk_rcg2 crypto_clk_src = {
11738c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x16004,
11748c2ecf20Sopenharmony_ci	.hid_width = 5,
11758c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
11768c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_crypto_clk,
11778c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11788c2ecf20Sopenharmony_ci		.name = "crypto_clk_src",
11798c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
11808c2ecf20Sopenharmony_ci		.num_parents = 2,
11818c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11828c2ecf20Sopenharmony_ci	},
11838c2ecf20Sopenharmony_ci};
11848c2ecf20Sopenharmony_ci
11858c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
11868c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0,	0),
11878c2ecf20Sopenharmony_ci	{ }
11888c2ecf20Sopenharmony_ci};
11898c2ecf20Sopenharmony_ci
11908c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
11918c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x08004,
11928c2ecf20Sopenharmony_ci	.mnd_width = 8,
11938c2ecf20Sopenharmony_ci	.hid_width = 5,
11948c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
11958c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
11968c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11978c2ecf20Sopenharmony_ci		.name = "gp1_clk_src",
11988c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
11998c2ecf20Sopenharmony_ci		.num_parents = 3,
12008c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12018c2ecf20Sopenharmony_ci	},
12028c2ecf20Sopenharmony_ci};
12038c2ecf20Sopenharmony_ci
12048c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
12058c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x09004,
12068c2ecf20Sopenharmony_ci	.mnd_width = 8,
12078c2ecf20Sopenharmony_ci	.hid_width = 5,
12088c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
12098c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
12108c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12118c2ecf20Sopenharmony_ci		.name = "gp2_clk_src",
12128c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
12138c2ecf20Sopenharmony_ci		.num_parents = 3,
12148c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12158c2ecf20Sopenharmony_ci	},
12168c2ecf20Sopenharmony_ci};
12178c2ecf20Sopenharmony_ci
12188c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
12198c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0a004,
12208c2ecf20Sopenharmony_ci	.mnd_width = 8,
12218c2ecf20Sopenharmony_ci	.hid_width = 5,
12228c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
12238c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
12248c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12258c2ecf20Sopenharmony_ci		.name = "gp3_clk_src",
12268c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
12278c2ecf20Sopenharmony_ci		.num_parents = 3,
12288c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12298c2ecf20Sopenharmony_ci	},
12308c2ecf20Sopenharmony_ci};
12318c2ecf20Sopenharmony_ci
12328c2ecf20Sopenharmony_cistatic struct clk_rcg2 byte0_clk_src = {
12338c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d044,
12348c2ecf20Sopenharmony_ci	.hid_width = 5,
12358c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsibyte_map,
12368c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12378c2ecf20Sopenharmony_ci		.name = "byte0_clk_src",
12388c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
12398c2ecf20Sopenharmony_ci		.num_parents = 3,
12408c2ecf20Sopenharmony_ci		.ops = &clk_byte2_ops,
12418c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
12428c2ecf20Sopenharmony_ci	},
12438c2ecf20Sopenharmony_ci};
12448c2ecf20Sopenharmony_ci
12458c2ecf20Sopenharmony_cistatic struct clk_rcg2 byte1_clk_src = {
12468c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d0b0,
12478c2ecf20Sopenharmony_ci	.hid_width = 5,
12488c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsibyte_map,
12498c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12508c2ecf20Sopenharmony_ci		.name = "byte1_clk_src",
12518c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
12528c2ecf20Sopenharmony_ci		.num_parents = 3,
12538c2ecf20Sopenharmony_ci		.ops = &clk_byte2_ops,
12548c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
12558c2ecf20Sopenharmony_ci	},
12568c2ecf20Sopenharmony_ci};
12578c2ecf20Sopenharmony_ci
12588c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_esc_clk[] = {
12598c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
12608c2ecf20Sopenharmony_ci	{ }
12618c2ecf20Sopenharmony_ci};
12628c2ecf20Sopenharmony_ci
12638c2ecf20Sopenharmony_cistatic struct clk_rcg2 esc0_clk_src = {
12648c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d060,
12658c2ecf20Sopenharmony_ci	.hid_width = 5,
12668c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_dsibyte_map,
12678c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_esc_clk,
12688c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12698c2ecf20Sopenharmony_ci		.name = "esc0_clk_src",
12708c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_dsibyte_parent_data,
12718c2ecf20Sopenharmony_ci		.num_parents = 2,
12728c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12738c2ecf20Sopenharmony_ci	},
12748c2ecf20Sopenharmony_ci};
12758c2ecf20Sopenharmony_ci
12768c2ecf20Sopenharmony_cistatic struct clk_rcg2 esc1_clk_src = {
12778c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d0a8,
12788c2ecf20Sopenharmony_ci	.hid_width = 5,
12798c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_dsibyte_map,
12808c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_esc_clk,
12818c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12828c2ecf20Sopenharmony_ci		.name = "esc1_clk_src",
12838c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_dsibyte_parent_data,
12848c2ecf20Sopenharmony_ci		.num_parents = 2,
12858c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12868c2ecf20Sopenharmony_ci	},
12878c2ecf20Sopenharmony_ci};
12888c2ecf20Sopenharmony_ci
12898c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
12908c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0_AUX, 16, 0, 0),
12918c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0_AUX, 10, 0, 0),
12928c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0_AUX, 8, 0, 0),
12938c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0_AUX, 5, 0, 0),
12948c2ecf20Sopenharmony_ci	F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
12958c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0_AUX, 4, 0, 0),
12968c2ecf20Sopenharmony_ci	F(266670000, P_GPLL0_AUX, 3, 0, 0),
12978c2ecf20Sopenharmony_ci	F(307200000, P_GPLL1, 2, 0, 0),
12988c2ecf20Sopenharmony_ci	F(366670000, P_GPLL3_AUX, 3, 0, 0),
12998c2ecf20Sopenharmony_ci	{ }
13008c2ecf20Sopenharmony_ci};
13018c2ecf20Sopenharmony_ci
13028c2ecf20Sopenharmony_cistatic struct clk_rcg2 mdp_clk_src = {
13038c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d014,
13048c2ecf20Sopenharmony_ci	.hid_width = 5,
13058c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map,
13068c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_mdp_clk,
13078c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13088c2ecf20Sopenharmony_ci		.name = "mdp_clk_src",
13098c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data,
13108c2ecf20Sopenharmony_ci		.num_parents = 6,
13118c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
13128c2ecf20Sopenharmony_ci	},
13138c2ecf20Sopenharmony_ci};
13148c2ecf20Sopenharmony_ci
13158c2ecf20Sopenharmony_cistatic struct clk_rcg2 pclk0_clk_src = {
13168c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d000,
13178c2ecf20Sopenharmony_ci	.mnd_width = 8,
13188c2ecf20Sopenharmony_ci	.hid_width = 5,
13198c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsiphy_map,
13208c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13218c2ecf20Sopenharmony_ci		.name = "pclk0_clk_src",
13228c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
13238c2ecf20Sopenharmony_ci		.num_parents = 3,
13248c2ecf20Sopenharmony_ci		.ops = &clk_pixel_ops,
13258c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
13268c2ecf20Sopenharmony_ci	},
13278c2ecf20Sopenharmony_ci};
13288c2ecf20Sopenharmony_ci
13298c2ecf20Sopenharmony_cistatic struct clk_rcg2 pclk1_clk_src = {
13308c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d0b8,
13318c2ecf20Sopenharmony_ci	.mnd_width = 8,
13328c2ecf20Sopenharmony_ci	.hid_width = 5,
13338c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsiphy_map,
13348c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13358c2ecf20Sopenharmony_ci		.name = "pclk1_clk_src",
13368c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
13378c2ecf20Sopenharmony_ci		.num_parents = 3,
13388c2ecf20Sopenharmony_ci		.ops = &clk_pixel_ops,
13398c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
13408c2ecf20Sopenharmony_ci	},
13418c2ecf20Sopenharmony_ci};
13428c2ecf20Sopenharmony_ci
13438c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
13448c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0,	0),
13458c2ecf20Sopenharmony_ci	{ }
13468c2ecf20Sopenharmony_ci};
13478c2ecf20Sopenharmony_ci
13488c2ecf20Sopenharmony_cistatic struct clk_rcg2 vsync_clk_src = {
13498c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4d02c,
13508c2ecf20Sopenharmony_ci	.hid_width = 5,
13518c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_map,
13528c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_vsync_clk,
13538c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13548c2ecf20Sopenharmony_ci		.name = "vsync_clk_src",
13558c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_parent_data,
13568c2ecf20Sopenharmony_ci		.num_parents = 2,
13578c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
13588c2ecf20Sopenharmony_ci	},
13598c2ecf20Sopenharmony_ci};
13608c2ecf20Sopenharmony_ci
13618c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
13628c2ecf20Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 0, 0),
13638c2ecf20Sopenharmony_ci	{ }
13648c2ecf20Sopenharmony_ci};
13658c2ecf20Sopenharmony_ci
13668c2ecf20Sopenharmony_ci/* This is not in the documentation but is in the downstream driver */
13678c2ecf20Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
13688c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x44010,
13698c2ecf20Sopenharmony_ci	.hid_width = 5,
13708c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
13718c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk,
13728c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13738c2ecf20Sopenharmony_ci		.name = "pdm2_clk_src",
13748c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
13758c2ecf20Sopenharmony_ci		.num_parents = 2,
13768c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
13778c2ecf20Sopenharmony_ci	},
13788c2ecf20Sopenharmony_ci};
13798c2ecf20Sopenharmony_ci
13808c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc_apps_clk[] = {
13818c2ecf20Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
13828c2ecf20Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
13838c2ecf20Sopenharmony_ci	F(20000000, P_GPLL0, 10, 1, 4),
13848c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
13858c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
13868c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
13878c2ecf20Sopenharmony_ci	F(177770000, P_GPLL0, 4.5, 0, 0),
13888c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
13898c2ecf20Sopenharmony_ci	{ }
13908c2ecf20Sopenharmony_ci};
13918c2ecf20Sopenharmony_ci
13928c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
13938c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x42004,
13948c2ecf20Sopenharmony_ci	.mnd_width = 8,
13958c2ecf20Sopenharmony_ci	.hid_width = 5,
13968c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
13978c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc_apps_clk,
13988c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13998c2ecf20Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
14008c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
14018c2ecf20Sopenharmony_ci		.num_parents = 2,
14028c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
14038c2ecf20Sopenharmony_ci	},
14048c2ecf20Sopenharmony_ci};
14058c2ecf20Sopenharmony_ci
14068c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
14078c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x43004,
14088c2ecf20Sopenharmony_ci	.mnd_width = 8,
14098c2ecf20Sopenharmony_ci	.hid_width = 5,
14108c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
14118c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc_apps_clk,
14128c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14138c2ecf20Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
14148c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
14158c2ecf20Sopenharmony_ci		.num_parents = 2,
14168c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
14178c2ecf20Sopenharmony_ci	},
14188c2ecf20Sopenharmony_ci};
14198c2ecf20Sopenharmony_ci
14208c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
14218c2ecf20Sopenharmony_ci	F(154285000, P_GPLL6, 7, 0, 0),
14228c2ecf20Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
14238c2ecf20Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
14248c2ecf20Sopenharmony_ci	{ }
14258c2ecf20Sopenharmony_ci};
14268c2ecf20Sopenharmony_ci
14278c2ecf20Sopenharmony_cistatic struct clk_rcg2 apss_tcu_clk_src = {
14288c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1207c,
14298c2ecf20Sopenharmony_ci	.hid_width = 5,
14308c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
14318c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_apss_tcu_clk,
14328c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14338c2ecf20Sopenharmony_ci		.name = "apss_tcu_clk_src",
14348c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
14358c2ecf20Sopenharmony_ci		.num_parents = 5,
14368c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14378c2ecf20Sopenharmony_ci	},
14388c2ecf20Sopenharmony_ci};
14398c2ecf20Sopenharmony_ci
14408c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
14418c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
14428c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
14438c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
14448c2ecf20Sopenharmony_ci	F(266500000, P_BIMC, 4, 0, 0),
14458c2ecf20Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
14468c2ecf20Sopenharmony_ci	F(533000000, P_BIMC, 2, 0, 0),
14478c2ecf20Sopenharmony_ci	{ }
14488c2ecf20Sopenharmony_ci};
14498c2ecf20Sopenharmony_ci
14508c2ecf20Sopenharmony_cistatic struct clk_rcg2 bimc_gpu_clk_src = {
14518c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x31028,
14528c2ecf20Sopenharmony_ci	.hid_width = 5,
14538c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
14548c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_bimc_gpu_clk,
14558c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14568c2ecf20Sopenharmony_ci		.name = "bimc_gpu_clk_src",
14578c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
14588c2ecf20Sopenharmony_ci		.num_parents = 5,
14598c2ecf20Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
14608c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14618c2ecf20Sopenharmony_ci	},
14628c2ecf20Sopenharmony_ci};
14638c2ecf20Sopenharmony_ci
14648c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
14658c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
14668c2ecf20Sopenharmony_ci	{ }
14678c2ecf20Sopenharmony_ci};
14688c2ecf20Sopenharmony_ci
14698c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
14708c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x41010,
14718c2ecf20Sopenharmony_ci	.hid_width = 5,
14728c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
14738c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
14748c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14758c2ecf20Sopenharmony_ci		.name = "usb_hs_system_clk_src",
14768c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
14778c2ecf20Sopenharmony_ci		.num_parents = 2,
14788c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14798c2ecf20Sopenharmony_ci	},
14808c2ecf20Sopenharmony_ci};
14818c2ecf20Sopenharmony_ci
14828c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_fs_system_clk[] = {
14838c2ecf20Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 0, 0),
14848c2ecf20Sopenharmony_ci	{ }
14858c2ecf20Sopenharmony_ci};
14868c2ecf20Sopenharmony_ci
14878c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb_fs_system_clk_src = {
14888c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3f010,
14898c2ecf20Sopenharmony_ci	.hid_width = 5,
14908c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
14918c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_fs_system_clk,
14928c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14938c2ecf20Sopenharmony_ci		.name = "usb_fs_system_clk_src",
14948c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll6_gpll0_parent_data,
14958c2ecf20Sopenharmony_ci		.num_parents = 3,
14968c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14978c2ecf20Sopenharmony_ci	},
14988c2ecf20Sopenharmony_ci};
14998c2ecf20Sopenharmony_ci
15008c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_fs_ic_clk[] = {
15018c2ecf20Sopenharmony_ci	F(60000000, P_GPLL6, 1, 1, 18),
15028c2ecf20Sopenharmony_ci	{ }
15038c2ecf20Sopenharmony_ci};
15048c2ecf20Sopenharmony_ci
15058c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb_fs_ic_clk_src = {
15068c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3f034,
15078c2ecf20Sopenharmony_ci	.hid_width = 5,
15088c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
15098c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_fs_ic_clk,
15108c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15118c2ecf20Sopenharmony_ci		.name = "usb_fs_ic_clk_src",
15128c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll6_gpll0a_parent_data,
15138c2ecf20Sopenharmony_ci		.num_parents = 3,
15148c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
15158c2ecf20Sopenharmony_ci	},
15168c2ecf20Sopenharmony_ci};
15178c2ecf20Sopenharmony_ci
15188c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
15198c2ecf20Sopenharmony_ci	F(3200000, P_XO, 6, 0, 0),
15208c2ecf20Sopenharmony_ci	F(6400000, P_XO, 3, 0, 0),
15218c2ecf20Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
15228c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
15238c2ecf20Sopenharmony_ci	F(40000000, P_GPLL0, 10, 1, 2),
15248c2ecf20Sopenharmony_ci	F(66670000, P_GPLL0, 12, 0, 0),
15258c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
15268c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
15278c2ecf20Sopenharmony_ci	{ }
15288c2ecf20Sopenharmony_ci};
15298c2ecf20Sopenharmony_ci
15308c2ecf20Sopenharmony_cistatic struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
15318c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1c010,
15328c2ecf20Sopenharmony_ci	.hid_width = 5,
15338c2ecf20Sopenharmony_ci	.mnd_width = 8,
15348c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1_sleep_map,
15358c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
15368c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15378c2ecf20Sopenharmony_ci		.name = "ultaudio_ahbfabric_clk_src",
15388c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1_sleep_parent_data,
15398c2ecf20Sopenharmony_ci		.num_parents = 4,
15408c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
15418c2ecf20Sopenharmony_ci	},
15428c2ecf20Sopenharmony_ci};
15438c2ecf20Sopenharmony_ci
15448c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
15458c2ecf20Sopenharmony_ci	.halt_reg = 0x1c028,
15468c2ecf20Sopenharmony_ci	.clkr = {
15478c2ecf20Sopenharmony_ci		.enable_reg = 0x1c028,
15488c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
15498c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
15508c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
15518c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
15528c2ecf20Sopenharmony_ci				.hw = &ultaudio_ahbfabric_clk_src.clkr.hw,
15538c2ecf20Sopenharmony_ci			},
15548c2ecf20Sopenharmony_ci			.num_parents = 1,
15558c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15568c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15578c2ecf20Sopenharmony_ci		},
15588c2ecf20Sopenharmony_ci	},
15598c2ecf20Sopenharmony_ci};
15608c2ecf20Sopenharmony_ci
15618c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
15628c2ecf20Sopenharmony_ci	.halt_reg = 0x1c024,
15638c2ecf20Sopenharmony_ci	.clkr = {
15648c2ecf20Sopenharmony_ci		.enable_reg = 0x1c024,
15658c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
15668c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
15678c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
15688c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
15698c2ecf20Sopenharmony_ci				.hw = &ultaudio_ahbfabric_clk_src.clkr.hw,
15708c2ecf20Sopenharmony_ci			},
15718c2ecf20Sopenharmony_ci			.num_parents = 1,
15728c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15738c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
15748c2ecf20Sopenharmony_ci		},
15758c2ecf20Sopenharmony_ci	},
15768c2ecf20Sopenharmony_ci};
15778c2ecf20Sopenharmony_ci
15788c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
15798c2ecf20Sopenharmony_ci	F(128000, P_XO, 10, 1, 15),
15808c2ecf20Sopenharmony_ci	F(256000, P_XO, 5, 1, 15),
15818c2ecf20Sopenharmony_ci	F(384000, P_XO, 5, 1, 10),
15828c2ecf20Sopenharmony_ci	F(512000, P_XO, 5, 2, 15),
15838c2ecf20Sopenharmony_ci	F(576000, P_XO, 5, 3, 20),
15848c2ecf20Sopenharmony_ci	F(705600, P_GPLL1, 16, 1, 80),
15858c2ecf20Sopenharmony_ci	F(768000, P_XO, 5, 1, 5),
15868c2ecf20Sopenharmony_ci	F(800000, P_XO, 5, 5, 24),
15878c2ecf20Sopenharmony_ci	F(1024000, P_XO, 5, 4, 15),
15888c2ecf20Sopenharmony_ci	F(1152000, P_XO, 1, 3, 50),
15898c2ecf20Sopenharmony_ci	F(1411200, P_GPLL1, 16, 1, 40),
15908c2ecf20Sopenharmony_ci	F(1536000, P_XO, 1, 2, 25),
15918c2ecf20Sopenharmony_ci	F(1600000, P_XO, 12, 0, 0),
15928c2ecf20Sopenharmony_ci	F(1728000, P_XO, 5, 9, 20),
15938c2ecf20Sopenharmony_ci	F(2048000, P_XO, 5, 8, 15),
15948c2ecf20Sopenharmony_ci	F(2304000, P_XO, 5, 3, 5),
15958c2ecf20Sopenharmony_ci	F(2400000, P_XO, 8, 0, 0),
15968c2ecf20Sopenharmony_ci	F(2822400, P_GPLL1, 16, 1, 20),
15978c2ecf20Sopenharmony_ci	F(3072000, P_XO, 5, 4, 5),
15988c2ecf20Sopenharmony_ci	F(4096000, P_GPLL1, 9, 2, 49),
15998c2ecf20Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
16008c2ecf20Sopenharmony_ci	F(5644800, P_GPLL1, 16, 1, 10),
16018c2ecf20Sopenharmony_ci	F(6144000, P_GPLL1, 7, 1, 21),
16028c2ecf20Sopenharmony_ci	F(8192000, P_GPLL1, 9, 4, 49),
16038c2ecf20Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
16048c2ecf20Sopenharmony_ci	F(11289600, P_GPLL1, 16, 1, 5),
16058c2ecf20Sopenharmony_ci	F(12288000, P_GPLL1, 7, 2, 21),
16068c2ecf20Sopenharmony_ci	{ }
16078c2ecf20Sopenharmony_ci};
16088c2ecf20Sopenharmony_ci
16098c2ecf20Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
16108c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1c054,
16118c2ecf20Sopenharmony_ci	.hid_width = 5,
16128c2ecf20Sopenharmony_ci	.mnd_width = 8,
16138c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
16148c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
16158c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16168c2ecf20Sopenharmony_ci		.name = "ultaudio_lpaif_pri_i2s_clk_src",
16178c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll1_epi2s_emclk_sleep_parent_data,
16188c2ecf20Sopenharmony_ci		.num_parents = 5,
16198c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
16208c2ecf20Sopenharmony_ci	},
16218c2ecf20Sopenharmony_ci};
16228c2ecf20Sopenharmony_ci
16238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
16248c2ecf20Sopenharmony_ci	.halt_reg = 0x1c068,
16258c2ecf20Sopenharmony_ci	.clkr = {
16268c2ecf20Sopenharmony_ci		.enable_reg = 0x1c068,
16278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16298c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_lpaif_pri_i2s_clk",
16308c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
16318c2ecf20Sopenharmony_ci				.hw = &ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
16328c2ecf20Sopenharmony_ci			},
16338c2ecf20Sopenharmony_ci			.num_parents = 1,
16348c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16358c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16368c2ecf20Sopenharmony_ci		},
16378c2ecf20Sopenharmony_ci	},
16388c2ecf20Sopenharmony_ci};
16398c2ecf20Sopenharmony_ci
16408c2ecf20Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
16418c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1c06c,
16428c2ecf20Sopenharmony_ci	.hid_width = 5,
16438c2ecf20Sopenharmony_ci	.mnd_width = 8,
16448c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
16458c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
16468c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16478c2ecf20Sopenharmony_ci		.name = "ultaudio_lpaif_sec_i2s_clk_src",
16488c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
16498c2ecf20Sopenharmony_ci		.num_parents = 5,
16508c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
16518c2ecf20Sopenharmony_ci	},
16528c2ecf20Sopenharmony_ci};
16538c2ecf20Sopenharmony_ci
16548c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
16558c2ecf20Sopenharmony_ci	.halt_reg = 0x1c080,
16568c2ecf20Sopenharmony_ci	.clkr = {
16578c2ecf20Sopenharmony_ci		.enable_reg = 0x1c080,
16588c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16598c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16608c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_lpaif_sec_i2s_clk",
16618c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
16628c2ecf20Sopenharmony_ci				.hw = &ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
16638c2ecf20Sopenharmony_ci			},
16648c2ecf20Sopenharmony_ci			.num_parents = 1,
16658c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16668c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16678c2ecf20Sopenharmony_ci		},
16688c2ecf20Sopenharmony_ci	},
16698c2ecf20Sopenharmony_ci};
16708c2ecf20Sopenharmony_ci
16718c2ecf20Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
16728c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1c084,
16738c2ecf20Sopenharmony_ci	.hid_width = 5,
16748c2ecf20Sopenharmony_ci	.mnd_width = 8,
16758c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
16768c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
16778c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16788c2ecf20Sopenharmony_ci		.name = "ultaudio_lpaif_aux_i2s_clk_src",
16798c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
16808c2ecf20Sopenharmony_ci		.num_parents = 5,
16818c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
16828c2ecf20Sopenharmony_ci	},
16838c2ecf20Sopenharmony_ci};
16848c2ecf20Sopenharmony_ci
16858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
16868c2ecf20Sopenharmony_ci	.halt_reg = 0x1c098,
16878c2ecf20Sopenharmony_ci	.clkr = {
16888c2ecf20Sopenharmony_ci		.enable_reg = 0x1c098,
16898c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
16908c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16918c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_lpaif_aux_i2s_clk",
16928c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
16938c2ecf20Sopenharmony_ci				.hw = &ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
16948c2ecf20Sopenharmony_ci			},
16958c2ecf20Sopenharmony_ci			.num_parents = 1,
16968c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16978c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
16988c2ecf20Sopenharmony_ci		},
16998c2ecf20Sopenharmony_ci	},
17008c2ecf20Sopenharmony_ci};
17018c2ecf20Sopenharmony_ci
17028c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
17038c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
17048c2ecf20Sopenharmony_ci	{ }
17058c2ecf20Sopenharmony_ci};
17068c2ecf20Sopenharmony_ci
17078c2ecf20Sopenharmony_cistatic struct clk_rcg2 ultaudio_xo_clk_src = {
17088c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1c034,
17098c2ecf20Sopenharmony_ci	.hid_width = 5,
17108c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_sleep_map,
17118c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_xo_clk,
17128c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17138c2ecf20Sopenharmony_ci		.name = "ultaudio_xo_clk_src",
17148c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_sleep_parent_data,
17158c2ecf20Sopenharmony_ci		.num_parents = 2,
17168c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
17178c2ecf20Sopenharmony_ci	},
17188c2ecf20Sopenharmony_ci};
17198c2ecf20Sopenharmony_ci
17208c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_avsync_xo_clk = {
17218c2ecf20Sopenharmony_ci	.halt_reg = 0x1c04c,
17228c2ecf20Sopenharmony_ci	.clkr = {
17238c2ecf20Sopenharmony_ci		.enable_reg = 0x1c04c,
17248c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17258c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17268c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_avsync_xo_clk",
17278c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
17288c2ecf20Sopenharmony_ci				.hw = &ultaudio_xo_clk_src.clkr.hw,
17298c2ecf20Sopenharmony_ci			},
17308c2ecf20Sopenharmony_ci			.num_parents = 1,
17318c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17328c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17338c2ecf20Sopenharmony_ci		},
17348c2ecf20Sopenharmony_ci	},
17358c2ecf20Sopenharmony_ci};
17368c2ecf20Sopenharmony_ci
17378c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_stc_xo_clk = {
17388c2ecf20Sopenharmony_ci	.halt_reg = 0x1c050,
17398c2ecf20Sopenharmony_ci	.clkr = {
17408c2ecf20Sopenharmony_ci		.enable_reg = 0x1c050,
17418c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17428c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17438c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_stc_xo_clk",
17448c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
17458c2ecf20Sopenharmony_ci				.hw = &ultaudio_xo_clk_src.clkr.hw,
17468c2ecf20Sopenharmony_ci			},
17478c2ecf20Sopenharmony_ci			.num_parents = 1,
17488c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17498c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17508c2ecf20Sopenharmony_ci		},
17518c2ecf20Sopenharmony_ci	},
17528c2ecf20Sopenharmony_ci};
17538c2ecf20Sopenharmony_ci
17548c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_codec_clk[] = {
17558c2ecf20Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
17568c2ecf20Sopenharmony_ci	F(12288000, P_XO, 1, 16, 25),
17578c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
17588c2ecf20Sopenharmony_ci	F(11289600, P_EXT_MCLK, 1, 0, 0),
17598c2ecf20Sopenharmony_ci	{ }
17608c2ecf20Sopenharmony_ci};
17618c2ecf20Sopenharmony_ci
17628c2ecf20Sopenharmony_cistatic struct clk_rcg2 codec_digcodec_clk_src = {
17638c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x1c09c,
17648c2ecf20Sopenharmony_ci	.mnd_width = 8,
17658c2ecf20Sopenharmony_ci	.hid_width = 5,
17668c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
17678c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_codec_clk,
17688c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17698c2ecf20Sopenharmony_ci		.name = "codec_digcodec_clk_src",
17708c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll1_emclk_sleep_parent_data,
17718c2ecf20Sopenharmony_ci		.num_parents = 4,
17728c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
17738c2ecf20Sopenharmony_ci	},
17748c2ecf20Sopenharmony_ci};
17758c2ecf20Sopenharmony_ci
17768c2ecf20Sopenharmony_cistatic struct clk_branch gcc_codec_digcodec_clk = {
17778c2ecf20Sopenharmony_ci	.halt_reg = 0x1c0b0,
17788c2ecf20Sopenharmony_ci	.clkr = {
17798c2ecf20Sopenharmony_ci		.enable_reg = 0x1c0b0,
17808c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17818c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17828c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_codec_digcodec_clk",
17838c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
17848c2ecf20Sopenharmony_ci				.hw = &codec_digcodec_clk_src.clkr.hw,
17858c2ecf20Sopenharmony_ci			},
17868c2ecf20Sopenharmony_ci			.num_parents = 1,
17878c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17888c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
17898c2ecf20Sopenharmony_ci		},
17908c2ecf20Sopenharmony_ci	},
17918c2ecf20Sopenharmony_ci};
17928c2ecf20Sopenharmony_ci
17938c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
17948c2ecf20Sopenharmony_ci	.halt_reg = 0x1c000,
17958c2ecf20Sopenharmony_ci	.clkr = {
17968c2ecf20Sopenharmony_ci		.enable_reg = 0x1c000,
17978c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
17988c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17998c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_pcnoc_mport_clk",
18008c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
18018c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
18028c2ecf20Sopenharmony_ci			},
18038c2ecf20Sopenharmony_ci			.num_parents = 1,
18048c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18058c2ecf20Sopenharmony_ci		},
18068c2ecf20Sopenharmony_ci	},
18078c2ecf20Sopenharmony_ci};
18088c2ecf20Sopenharmony_ci
18098c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
18108c2ecf20Sopenharmony_ci	.halt_reg = 0x1c004,
18118c2ecf20Sopenharmony_ci	.clkr = {
18128c2ecf20Sopenharmony_ci		.enable_reg = 0x1c004,
18138c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18148c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18158c2ecf20Sopenharmony_ci			.name = "gcc_ultaudio_pcnoc_sway_clk",
18168c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
18178c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
18188c2ecf20Sopenharmony_ci			},
18198c2ecf20Sopenharmony_ci			.num_parents = 1,
18208c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18218c2ecf20Sopenharmony_ci		},
18228c2ecf20Sopenharmony_ci	},
18238c2ecf20Sopenharmony_ci};
18248c2ecf20Sopenharmony_ci
18258c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
18268c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
18278c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
18288c2ecf20Sopenharmony_ci	F(228570000, P_GPLL0, 3.5, 0, 0),
18298c2ecf20Sopenharmony_ci	{ }
18308c2ecf20Sopenharmony_ci};
18318c2ecf20Sopenharmony_ci
18328c2ecf20Sopenharmony_cistatic struct clk_rcg2 vcodec0_clk_src = {
18338c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x4C000,
18348c2ecf20Sopenharmony_ci	.mnd_width = 8,
18358c2ecf20Sopenharmony_ci	.hid_width = 5,
18368c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
18378c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
18388c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18398c2ecf20Sopenharmony_ci		.name = "vcodec0_clk_src",
18408c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
18418c2ecf20Sopenharmony_ci		.num_parents = 2,
18428c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
18438c2ecf20Sopenharmony_ci	},
18448c2ecf20Sopenharmony_ci};
18458c2ecf20Sopenharmony_ci
18468c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
18478c2ecf20Sopenharmony_ci	.halt_reg = 0x01008,
18488c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
18498c2ecf20Sopenharmony_ci	.clkr = {
18508c2ecf20Sopenharmony_ci		.enable_reg = 0x45004,
18518c2ecf20Sopenharmony_ci		.enable_mask = BIT(10),
18528c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18538c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
18548c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
18558c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
18568c2ecf20Sopenharmony_ci			},
18578c2ecf20Sopenharmony_ci			.num_parents = 1,
18588c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18598c2ecf20Sopenharmony_ci		},
18608c2ecf20Sopenharmony_ci	},
18618c2ecf20Sopenharmony_ci};
18628c2ecf20Sopenharmony_ci
18638c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_sleep_clk = {
18648c2ecf20Sopenharmony_ci	.halt_reg = 0x01004,
18658c2ecf20Sopenharmony_ci	.clkr = {
18668c2ecf20Sopenharmony_ci		.enable_reg = 0x01004,
18678c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18688c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18698c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_sleep_clk",
18708c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18718c2ecf20Sopenharmony_ci		},
18728c2ecf20Sopenharmony_ci	},
18738c2ecf20Sopenharmony_ci};
18748c2ecf20Sopenharmony_ci
18758c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
18768c2ecf20Sopenharmony_ci	.halt_reg = 0x02008,
18778c2ecf20Sopenharmony_ci	.clkr = {
18788c2ecf20Sopenharmony_ci		.enable_reg = 0x02008,
18798c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18808c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18818c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
18828c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
18838c2ecf20Sopenharmony_ci				.hw = &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
18848c2ecf20Sopenharmony_ci			},
18858c2ecf20Sopenharmony_ci			.num_parents = 1,
18868c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
18878c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
18888c2ecf20Sopenharmony_ci		},
18898c2ecf20Sopenharmony_ci	},
18908c2ecf20Sopenharmony_ci};
18918c2ecf20Sopenharmony_ci
18928c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
18938c2ecf20Sopenharmony_ci	.halt_reg = 0x02004,
18948c2ecf20Sopenharmony_ci	.clkr = {
18958c2ecf20Sopenharmony_ci		.enable_reg = 0x02004,
18968c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
18978c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18988c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
18998c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19008c2ecf20Sopenharmony_ci				.hw = &blsp1_qup1_spi_apps_clk_src.clkr.hw,
19018c2ecf20Sopenharmony_ci			},
19028c2ecf20Sopenharmony_ci			.num_parents = 1,
19038c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19048c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19058c2ecf20Sopenharmony_ci		},
19068c2ecf20Sopenharmony_ci	},
19078c2ecf20Sopenharmony_ci};
19088c2ecf20Sopenharmony_ci
19098c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
19108c2ecf20Sopenharmony_ci	.halt_reg = 0x03010,
19118c2ecf20Sopenharmony_ci	.clkr = {
19128c2ecf20Sopenharmony_ci		.enable_reg = 0x03010,
19138c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19148c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19158c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
19168c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19178c2ecf20Sopenharmony_ci				.hw = &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
19188c2ecf20Sopenharmony_ci			},
19198c2ecf20Sopenharmony_ci			.num_parents = 1,
19208c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19218c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19228c2ecf20Sopenharmony_ci		},
19238c2ecf20Sopenharmony_ci	},
19248c2ecf20Sopenharmony_ci};
19258c2ecf20Sopenharmony_ci
19268c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
19278c2ecf20Sopenharmony_ci	.halt_reg = 0x0300c,
19288c2ecf20Sopenharmony_ci	.clkr = {
19298c2ecf20Sopenharmony_ci		.enable_reg = 0x0300c,
19308c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19318c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19328c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
19338c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19348c2ecf20Sopenharmony_ci				.hw = &blsp1_qup2_spi_apps_clk_src.clkr.hw,
19358c2ecf20Sopenharmony_ci			},
19368c2ecf20Sopenharmony_ci			.num_parents = 1,
19378c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19388c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19398c2ecf20Sopenharmony_ci		},
19408c2ecf20Sopenharmony_ci	},
19418c2ecf20Sopenharmony_ci};
19428c2ecf20Sopenharmony_ci
19438c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
19448c2ecf20Sopenharmony_ci	.halt_reg = 0x04020,
19458c2ecf20Sopenharmony_ci	.clkr = {
19468c2ecf20Sopenharmony_ci		.enable_reg = 0x04020,
19478c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19488c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19498c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
19508c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19518c2ecf20Sopenharmony_ci				.hw = &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
19528c2ecf20Sopenharmony_ci			},
19538c2ecf20Sopenharmony_ci			.num_parents = 1,
19548c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19558c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19568c2ecf20Sopenharmony_ci		},
19578c2ecf20Sopenharmony_ci	},
19588c2ecf20Sopenharmony_ci};
19598c2ecf20Sopenharmony_ci
19608c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
19618c2ecf20Sopenharmony_ci	.halt_reg = 0x0401c,
19628c2ecf20Sopenharmony_ci	.clkr = {
19638c2ecf20Sopenharmony_ci		.enable_reg = 0x0401c,
19648c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19658c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19668c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
19678c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19688c2ecf20Sopenharmony_ci				.hw = &blsp1_qup3_spi_apps_clk_src.clkr.hw,
19698c2ecf20Sopenharmony_ci			},
19708c2ecf20Sopenharmony_ci			.num_parents = 1,
19718c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19728c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19738c2ecf20Sopenharmony_ci		},
19748c2ecf20Sopenharmony_ci	},
19758c2ecf20Sopenharmony_ci};
19768c2ecf20Sopenharmony_ci
19778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
19788c2ecf20Sopenharmony_ci	.halt_reg = 0x05020,
19798c2ecf20Sopenharmony_ci	.clkr = {
19808c2ecf20Sopenharmony_ci		.enable_reg = 0x05020,
19818c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19828c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19838c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
19848c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19858c2ecf20Sopenharmony_ci				.hw = &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
19868c2ecf20Sopenharmony_ci			},
19878c2ecf20Sopenharmony_ci			.num_parents = 1,
19888c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19898c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
19908c2ecf20Sopenharmony_ci		},
19918c2ecf20Sopenharmony_ci	},
19928c2ecf20Sopenharmony_ci};
19938c2ecf20Sopenharmony_ci
19948c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
19958c2ecf20Sopenharmony_ci	.halt_reg = 0x0501c,
19968c2ecf20Sopenharmony_ci	.clkr = {
19978c2ecf20Sopenharmony_ci		.enable_reg = 0x0501c,
19988c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
19998c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20008c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
20018c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
20028c2ecf20Sopenharmony_ci				.hw = &blsp1_qup4_spi_apps_clk_src.clkr.hw,
20038c2ecf20Sopenharmony_ci			},
20048c2ecf20Sopenharmony_ci			.num_parents = 1,
20058c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20068c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20078c2ecf20Sopenharmony_ci		},
20088c2ecf20Sopenharmony_ci	},
20098c2ecf20Sopenharmony_ci};
20108c2ecf20Sopenharmony_ci
20118c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
20128c2ecf20Sopenharmony_ci	.halt_reg = 0x06020,
20138c2ecf20Sopenharmony_ci	.clkr = {
20148c2ecf20Sopenharmony_ci		.enable_reg = 0x06020,
20158c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20168c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20178c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
20188c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
20198c2ecf20Sopenharmony_ci				.hw = &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
20208c2ecf20Sopenharmony_ci			},
20218c2ecf20Sopenharmony_ci			.num_parents = 1,
20228c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20238c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20248c2ecf20Sopenharmony_ci		},
20258c2ecf20Sopenharmony_ci	},
20268c2ecf20Sopenharmony_ci};
20278c2ecf20Sopenharmony_ci
20288c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
20298c2ecf20Sopenharmony_ci	.halt_reg = 0x0601c,
20308c2ecf20Sopenharmony_ci	.clkr = {
20318c2ecf20Sopenharmony_ci		.enable_reg = 0x0601c,
20328c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20338c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20348c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
20358c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
20368c2ecf20Sopenharmony_ci				.hw = &blsp1_qup5_spi_apps_clk_src.clkr.hw,
20378c2ecf20Sopenharmony_ci			},
20388c2ecf20Sopenharmony_ci			.num_parents = 1,
20398c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20408c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20418c2ecf20Sopenharmony_ci		},
20428c2ecf20Sopenharmony_ci	},
20438c2ecf20Sopenharmony_ci};
20448c2ecf20Sopenharmony_ci
20458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
20468c2ecf20Sopenharmony_ci	.halt_reg = 0x07020,
20478c2ecf20Sopenharmony_ci	.clkr = {
20488c2ecf20Sopenharmony_ci		.enable_reg = 0x07020,
20498c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20508c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20518c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
20528c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
20538c2ecf20Sopenharmony_ci				.hw = &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
20548c2ecf20Sopenharmony_ci			},
20558c2ecf20Sopenharmony_ci			.num_parents = 1,
20568c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20578c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20588c2ecf20Sopenharmony_ci		},
20598c2ecf20Sopenharmony_ci	},
20608c2ecf20Sopenharmony_ci};
20618c2ecf20Sopenharmony_ci
20628c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
20638c2ecf20Sopenharmony_ci	.halt_reg = 0x0701c,
20648c2ecf20Sopenharmony_ci	.clkr = {
20658c2ecf20Sopenharmony_ci		.enable_reg = 0x0701c,
20668c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20678c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20688c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
20698c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
20708c2ecf20Sopenharmony_ci				.hw = &blsp1_qup6_spi_apps_clk_src.clkr.hw,
20718c2ecf20Sopenharmony_ci			},
20728c2ecf20Sopenharmony_ci			.num_parents = 1,
20738c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20748c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20758c2ecf20Sopenharmony_ci		},
20768c2ecf20Sopenharmony_ci	},
20778c2ecf20Sopenharmony_ci};
20788c2ecf20Sopenharmony_ci
20798c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
20808c2ecf20Sopenharmony_ci	.halt_reg = 0x0203c,
20818c2ecf20Sopenharmony_ci	.clkr = {
20828c2ecf20Sopenharmony_ci		.enable_reg = 0x0203c,
20838c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20848c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20858c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
20868c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
20878c2ecf20Sopenharmony_ci				.hw = &blsp1_uart1_apps_clk_src.clkr.hw,
20888c2ecf20Sopenharmony_ci			},
20898c2ecf20Sopenharmony_ci			.num_parents = 1,
20908c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20918c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20928c2ecf20Sopenharmony_ci		},
20938c2ecf20Sopenharmony_ci	},
20948c2ecf20Sopenharmony_ci};
20958c2ecf20Sopenharmony_ci
20968c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
20978c2ecf20Sopenharmony_ci	.halt_reg = 0x0302c,
20988c2ecf20Sopenharmony_ci	.clkr = {
20998c2ecf20Sopenharmony_ci		.enable_reg = 0x0302c,
21008c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21018c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21028c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
21038c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
21048c2ecf20Sopenharmony_ci				.hw = &blsp1_uart2_apps_clk_src.clkr.hw,
21058c2ecf20Sopenharmony_ci			},
21068c2ecf20Sopenharmony_ci			.num_parents = 1,
21078c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21088c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21098c2ecf20Sopenharmony_ci		},
21108c2ecf20Sopenharmony_ci	},
21118c2ecf20Sopenharmony_ci};
21128c2ecf20Sopenharmony_ci
21138c2ecf20Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
21148c2ecf20Sopenharmony_ci	.halt_reg = 0x1300c,
21158c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
21168c2ecf20Sopenharmony_ci	.clkr = {
21178c2ecf20Sopenharmony_ci		.enable_reg = 0x45004,
21188c2ecf20Sopenharmony_ci		.enable_mask = BIT(7),
21198c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21208c2ecf20Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
21218c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
21228c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
21238c2ecf20Sopenharmony_ci			},
21248c2ecf20Sopenharmony_ci			.num_parents = 1,
21258c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21268c2ecf20Sopenharmony_ci		},
21278c2ecf20Sopenharmony_ci	},
21288c2ecf20Sopenharmony_ci};
21298c2ecf20Sopenharmony_ci
21308c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_cci_ahb_clk = {
21318c2ecf20Sopenharmony_ci	.halt_reg = 0x5101c,
21328c2ecf20Sopenharmony_ci	.clkr = {
21338c2ecf20Sopenharmony_ci		.enable_reg = 0x5101c,
21348c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21358c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21368c2ecf20Sopenharmony_ci			.name = "gcc_camss_cci_ahb_clk",
21378c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
21388c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
21398c2ecf20Sopenharmony_ci			},
21408c2ecf20Sopenharmony_ci			.num_parents = 1,
21418c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21428c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21438c2ecf20Sopenharmony_ci		},
21448c2ecf20Sopenharmony_ci	},
21458c2ecf20Sopenharmony_ci};
21468c2ecf20Sopenharmony_ci
21478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_cci_clk = {
21488c2ecf20Sopenharmony_ci	.halt_reg = 0x51018,
21498c2ecf20Sopenharmony_ci	.clkr = {
21508c2ecf20Sopenharmony_ci		.enable_reg = 0x51018,
21518c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21528c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21538c2ecf20Sopenharmony_ci			.name = "gcc_camss_cci_clk",
21548c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
21558c2ecf20Sopenharmony_ci				.hw = &cci_clk_src.clkr.hw,
21568c2ecf20Sopenharmony_ci			},
21578c2ecf20Sopenharmony_ci			.num_parents = 1,
21588c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21598c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21608c2ecf20Sopenharmony_ci		},
21618c2ecf20Sopenharmony_ci	},
21628c2ecf20Sopenharmony_ci};
21638c2ecf20Sopenharmony_ci
21648c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_ahb_clk = {
21658c2ecf20Sopenharmony_ci	.halt_reg = 0x4e040,
21668c2ecf20Sopenharmony_ci	.clkr = {
21678c2ecf20Sopenharmony_ci		.enable_reg = 0x4e040,
21688c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21698c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21708c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi0_ahb_clk",
21718c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
21728c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
21738c2ecf20Sopenharmony_ci			},
21748c2ecf20Sopenharmony_ci			.num_parents = 1,
21758c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21768c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21778c2ecf20Sopenharmony_ci		},
21788c2ecf20Sopenharmony_ci	},
21798c2ecf20Sopenharmony_ci};
21808c2ecf20Sopenharmony_ci
21818c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_clk = {
21828c2ecf20Sopenharmony_ci	.halt_reg = 0x4e03c,
21838c2ecf20Sopenharmony_ci	.clkr = {
21848c2ecf20Sopenharmony_ci		.enable_reg = 0x4e03c,
21858c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21868c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21878c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi0_clk",
21888c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
21898c2ecf20Sopenharmony_ci				.hw = &csi0_clk_src.clkr.hw,
21908c2ecf20Sopenharmony_ci			},
21918c2ecf20Sopenharmony_ci			.num_parents = 1,
21928c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21938c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21948c2ecf20Sopenharmony_ci		},
21958c2ecf20Sopenharmony_ci	},
21968c2ecf20Sopenharmony_ci};
21978c2ecf20Sopenharmony_ci
21988c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phy_clk = {
21998c2ecf20Sopenharmony_ci	.halt_reg = 0x4e048,
22008c2ecf20Sopenharmony_ci	.clkr = {
22018c2ecf20Sopenharmony_ci		.enable_reg = 0x4e048,
22028c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22038c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22048c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi0phy_clk",
22058c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
22068c2ecf20Sopenharmony_ci				.hw = &csi0_clk_src.clkr.hw,
22078c2ecf20Sopenharmony_ci			},
22088c2ecf20Sopenharmony_ci			.num_parents = 1,
22098c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22108c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22118c2ecf20Sopenharmony_ci		},
22128c2ecf20Sopenharmony_ci	},
22138c2ecf20Sopenharmony_ci};
22148c2ecf20Sopenharmony_ci
22158c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi0pix_clk = {
22168c2ecf20Sopenharmony_ci	.halt_reg = 0x4e058,
22178c2ecf20Sopenharmony_ci	.clkr = {
22188c2ecf20Sopenharmony_ci		.enable_reg = 0x4e058,
22198c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22208c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22218c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi0pix_clk",
22228c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
22238c2ecf20Sopenharmony_ci				.hw = &csi0_clk_src.clkr.hw,
22248c2ecf20Sopenharmony_ci			},
22258c2ecf20Sopenharmony_ci			.num_parents = 1,
22268c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22278c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22288c2ecf20Sopenharmony_ci		},
22298c2ecf20Sopenharmony_ci	},
22308c2ecf20Sopenharmony_ci};
22318c2ecf20Sopenharmony_ci
22328c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi0rdi_clk = {
22338c2ecf20Sopenharmony_ci	.halt_reg = 0x4e050,
22348c2ecf20Sopenharmony_ci	.clkr = {
22358c2ecf20Sopenharmony_ci		.enable_reg = 0x4e050,
22368c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22378c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22388c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi0rdi_clk",
22398c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
22408c2ecf20Sopenharmony_ci				.hw = &csi0_clk_src.clkr.hw,
22418c2ecf20Sopenharmony_ci			},
22428c2ecf20Sopenharmony_ci			.num_parents = 1,
22438c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22448c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22458c2ecf20Sopenharmony_ci		},
22468c2ecf20Sopenharmony_ci	},
22478c2ecf20Sopenharmony_ci};
22488c2ecf20Sopenharmony_ci
22498c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_ahb_clk = {
22508c2ecf20Sopenharmony_ci	.halt_reg = 0x4f040,
22518c2ecf20Sopenharmony_ci	.clkr = {
22528c2ecf20Sopenharmony_ci		.enable_reg = 0x4f040,
22538c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22548c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22558c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi1_ahb_clk",
22568c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
22578c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
22588c2ecf20Sopenharmony_ci			},
22598c2ecf20Sopenharmony_ci			.num_parents = 1,
22608c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22618c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22628c2ecf20Sopenharmony_ci		},
22638c2ecf20Sopenharmony_ci	},
22648c2ecf20Sopenharmony_ci};
22658c2ecf20Sopenharmony_ci
22668c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_clk = {
22678c2ecf20Sopenharmony_ci	.halt_reg = 0x4f03c,
22688c2ecf20Sopenharmony_ci	.clkr = {
22698c2ecf20Sopenharmony_ci		.enable_reg = 0x4f03c,
22708c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22718c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22728c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi1_clk",
22738c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
22748c2ecf20Sopenharmony_ci				.hw = &csi1_clk_src.clkr.hw,
22758c2ecf20Sopenharmony_ci			},
22768c2ecf20Sopenharmony_ci			.num_parents = 1,
22778c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22788c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22798c2ecf20Sopenharmony_ci		},
22808c2ecf20Sopenharmony_ci	},
22818c2ecf20Sopenharmony_ci};
22828c2ecf20Sopenharmony_ci
22838c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phy_clk = {
22848c2ecf20Sopenharmony_ci	.halt_reg = 0x4f048,
22858c2ecf20Sopenharmony_ci	.clkr = {
22868c2ecf20Sopenharmony_ci		.enable_reg = 0x4f048,
22878c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22888c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22898c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi1phy_clk",
22908c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
22918c2ecf20Sopenharmony_ci				.hw = &csi1_clk_src.clkr.hw,
22928c2ecf20Sopenharmony_ci			},
22938c2ecf20Sopenharmony_ci			.num_parents = 1,
22948c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22958c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22968c2ecf20Sopenharmony_ci		},
22978c2ecf20Sopenharmony_ci	},
22988c2ecf20Sopenharmony_ci};
22998c2ecf20Sopenharmony_ci
23008c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi1pix_clk = {
23018c2ecf20Sopenharmony_ci	.halt_reg = 0x4f058,
23028c2ecf20Sopenharmony_ci	.clkr = {
23038c2ecf20Sopenharmony_ci		.enable_reg = 0x4f058,
23048c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23058c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23068c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi1pix_clk",
23078c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23088c2ecf20Sopenharmony_ci				.hw = &csi1_clk_src.clkr.hw,
23098c2ecf20Sopenharmony_ci			},
23108c2ecf20Sopenharmony_ci			.num_parents = 1,
23118c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23128c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23138c2ecf20Sopenharmony_ci		},
23148c2ecf20Sopenharmony_ci	},
23158c2ecf20Sopenharmony_ci};
23168c2ecf20Sopenharmony_ci
23178c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi1rdi_clk = {
23188c2ecf20Sopenharmony_ci	.halt_reg = 0x4f050,
23198c2ecf20Sopenharmony_ci	.clkr = {
23208c2ecf20Sopenharmony_ci		.enable_reg = 0x4f050,
23218c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23228c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23238c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi1rdi_clk",
23248c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23258c2ecf20Sopenharmony_ci				.hw = &csi1_clk_src.clkr.hw,
23268c2ecf20Sopenharmony_ci			},
23278c2ecf20Sopenharmony_ci			.num_parents = 1,
23288c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23298c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23308c2ecf20Sopenharmony_ci		},
23318c2ecf20Sopenharmony_ci	},
23328c2ecf20Sopenharmony_ci};
23338c2ecf20Sopenharmony_ci
23348c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe0_clk = {
23358c2ecf20Sopenharmony_ci	.halt_reg = 0x58050,
23368c2ecf20Sopenharmony_ci	.clkr = {
23378c2ecf20Sopenharmony_ci		.enable_reg = 0x58050,
23388c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23398c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23408c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi_vfe0_clk",
23418c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23428c2ecf20Sopenharmony_ci				.hw = &vfe0_clk_src.clkr.hw,
23438c2ecf20Sopenharmony_ci			},
23448c2ecf20Sopenharmony_ci			.num_parents = 1,
23458c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23468c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23478c2ecf20Sopenharmony_ci		},
23488c2ecf20Sopenharmony_ci	},
23498c2ecf20Sopenharmony_ci};
23508c2ecf20Sopenharmony_ci
23518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_gp0_clk = {
23528c2ecf20Sopenharmony_ci	.halt_reg = 0x54018,
23538c2ecf20Sopenharmony_ci	.clkr = {
23548c2ecf20Sopenharmony_ci		.enable_reg = 0x54018,
23558c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23568c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23578c2ecf20Sopenharmony_ci			.name = "gcc_camss_gp0_clk",
23588c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23598c2ecf20Sopenharmony_ci				.hw = &camss_gp0_clk_src.clkr.hw,
23608c2ecf20Sopenharmony_ci			},
23618c2ecf20Sopenharmony_ci			.num_parents = 1,
23628c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23638c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23648c2ecf20Sopenharmony_ci		},
23658c2ecf20Sopenharmony_ci	},
23668c2ecf20Sopenharmony_ci};
23678c2ecf20Sopenharmony_ci
23688c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_gp1_clk = {
23698c2ecf20Sopenharmony_ci	.halt_reg = 0x55018,
23708c2ecf20Sopenharmony_ci	.clkr = {
23718c2ecf20Sopenharmony_ci		.enable_reg = 0x55018,
23728c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23738c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23748c2ecf20Sopenharmony_ci			.name = "gcc_camss_gp1_clk",
23758c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23768c2ecf20Sopenharmony_ci				.hw = &camss_gp1_clk_src.clkr.hw,
23778c2ecf20Sopenharmony_ci			},
23788c2ecf20Sopenharmony_ci			.num_parents = 1,
23798c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23808c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23818c2ecf20Sopenharmony_ci		},
23828c2ecf20Sopenharmony_ci	},
23838c2ecf20Sopenharmony_ci};
23848c2ecf20Sopenharmony_ci
23858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_ispif_ahb_clk = {
23868c2ecf20Sopenharmony_ci	.halt_reg = 0x50004,
23878c2ecf20Sopenharmony_ci	.clkr = {
23888c2ecf20Sopenharmony_ci		.enable_reg = 0x50004,
23898c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23908c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23918c2ecf20Sopenharmony_ci			.name = "gcc_camss_ispif_ahb_clk",
23928c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23938c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
23948c2ecf20Sopenharmony_ci			},
23958c2ecf20Sopenharmony_ci			.num_parents = 1,
23968c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23978c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23988c2ecf20Sopenharmony_ci		},
23998c2ecf20Sopenharmony_ci	},
24008c2ecf20Sopenharmony_ci};
24018c2ecf20Sopenharmony_ci
24028c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg0_clk = {
24038c2ecf20Sopenharmony_ci	.halt_reg = 0x57020,
24048c2ecf20Sopenharmony_ci	.clkr = {
24058c2ecf20Sopenharmony_ci		.enable_reg = 0x57020,
24068c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24078c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24088c2ecf20Sopenharmony_ci			.name = "gcc_camss_jpeg0_clk",
24098c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
24108c2ecf20Sopenharmony_ci				.hw = &jpeg0_clk_src.clkr.hw,
24118c2ecf20Sopenharmony_ci			},
24128c2ecf20Sopenharmony_ci			.num_parents = 1,
24138c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24148c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24158c2ecf20Sopenharmony_ci		},
24168c2ecf20Sopenharmony_ci	},
24178c2ecf20Sopenharmony_ci};
24188c2ecf20Sopenharmony_ci
24198c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_ahb_clk = {
24208c2ecf20Sopenharmony_ci	.halt_reg = 0x57024,
24218c2ecf20Sopenharmony_ci	.clkr = {
24228c2ecf20Sopenharmony_ci		.enable_reg = 0x57024,
24238c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24248c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24258c2ecf20Sopenharmony_ci			.name = "gcc_camss_jpeg_ahb_clk",
24268c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
24278c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
24288c2ecf20Sopenharmony_ci			},
24298c2ecf20Sopenharmony_ci			.num_parents = 1,
24308c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24318c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24328c2ecf20Sopenharmony_ci		},
24338c2ecf20Sopenharmony_ci	},
24348c2ecf20Sopenharmony_ci};
24358c2ecf20Sopenharmony_ci
24368c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_axi_clk = {
24378c2ecf20Sopenharmony_ci	.halt_reg = 0x57028,
24388c2ecf20Sopenharmony_ci	.clkr = {
24398c2ecf20Sopenharmony_ci		.enable_reg = 0x57028,
24408c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24418c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24428c2ecf20Sopenharmony_ci			.name = "gcc_camss_jpeg_axi_clk",
24438c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
24448c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
24458c2ecf20Sopenharmony_ci			},
24468c2ecf20Sopenharmony_ci			.num_parents = 1,
24478c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24488c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24498c2ecf20Sopenharmony_ci		},
24508c2ecf20Sopenharmony_ci	},
24518c2ecf20Sopenharmony_ci};
24528c2ecf20Sopenharmony_ci
24538c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = {
24548c2ecf20Sopenharmony_ci	.halt_reg = 0x52018,
24558c2ecf20Sopenharmony_ci	.clkr = {
24568c2ecf20Sopenharmony_ci		.enable_reg = 0x52018,
24578c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24588c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24598c2ecf20Sopenharmony_ci			.name = "gcc_camss_mclk0_clk",
24608c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
24618c2ecf20Sopenharmony_ci				.hw = &mclk0_clk_src.clkr.hw,
24628c2ecf20Sopenharmony_ci			},
24638c2ecf20Sopenharmony_ci			.num_parents = 1,
24648c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24658c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24668c2ecf20Sopenharmony_ci		},
24678c2ecf20Sopenharmony_ci	},
24688c2ecf20Sopenharmony_ci};
24698c2ecf20Sopenharmony_ci
24708c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = {
24718c2ecf20Sopenharmony_ci	.halt_reg = 0x53018,
24728c2ecf20Sopenharmony_ci	.clkr = {
24738c2ecf20Sopenharmony_ci		.enable_reg = 0x53018,
24748c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24758c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24768c2ecf20Sopenharmony_ci			.name = "gcc_camss_mclk1_clk",
24778c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
24788c2ecf20Sopenharmony_ci				.hw = &mclk1_clk_src.clkr.hw,
24798c2ecf20Sopenharmony_ci			},
24808c2ecf20Sopenharmony_ci			.num_parents = 1,
24818c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24838c2ecf20Sopenharmony_ci		},
24848c2ecf20Sopenharmony_ci	},
24858c2ecf20Sopenharmony_ci};
24868c2ecf20Sopenharmony_ci
24878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_micro_ahb_clk = {
24888c2ecf20Sopenharmony_ci	.halt_reg = 0x5600c,
24898c2ecf20Sopenharmony_ci	.clkr = {
24908c2ecf20Sopenharmony_ci		.enable_reg = 0x5600c,
24918c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24928c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24938c2ecf20Sopenharmony_ci			.name = "gcc_camss_micro_ahb_clk",
24948c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
24958c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
24968c2ecf20Sopenharmony_ci			},
24978c2ecf20Sopenharmony_ci			.num_parents = 1,
24988c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24998c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25008c2ecf20Sopenharmony_ci		},
25018c2ecf20Sopenharmony_ci	},
25028c2ecf20Sopenharmony_ci};
25038c2ecf20Sopenharmony_ci
25048c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = {
25058c2ecf20Sopenharmony_ci	.halt_reg = 0x4e01c,
25068c2ecf20Sopenharmony_ci	.clkr = {
25078c2ecf20Sopenharmony_ci		.enable_reg = 0x4e01c,
25088c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25098c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25108c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi0phytimer_clk",
25118c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25128c2ecf20Sopenharmony_ci				.hw = &csi0phytimer_clk_src.clkr.hw,
25138c2ecf20Sopenharmony_ci			},
25148c2ecf20Sopenharmony_ci			.num_parents = 1,
25158c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25168c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25178c2ecf20Sopenharmony_ci		},
25188c2ecf20Sopenharmony_ci	},
25198c2ecf20Sopenharmony_ci};
25208c2ecf20Sopenharmony_ci
25218c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = {
25228c2ecf20Sopenharmony_ci	.halt_reg = 0x4f01c,
25238c2ecf20Sopenharmony_ci	.clkr = {
25248c2ecf20Sopenharmony_ci		.enable_reg = 0x4f01c,
25258c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25268c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25278c2ecf20Sopenharmony_ci			.name = "gcc_camss_csi1phytimer_clk",
25288c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25298c2ecf20Sopenharmony_ci				.hw = &csi1phytimer_clk_src.clkr.hw,
25308c2ecf20Sopenharmony_ci			},
25318c2ecf20Sopenharmony_ci			.num_parents = 1,
25328c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25338c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25348c2ecf20Sopenharmony_ci		},
25358c2ecf20Sopenharmony_ci	},
25368c2ecf20Sopenharmony_ci};
25378c2ecf20Sopenharmony_ci
25388c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_ahb_clk = {
25398c2ecf20Sopenharmony_ci	.halt_reg = 0x5a014,
25408c2ecf20Sopenharmony_ci	.clkr = {
25418c2ecf20Sopenharmony_ci		.enable_reg = 0x5a014,
25428c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25438c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25448c2ecf20Sopenharmony_ci			.name = "gcc_camss_ahb_clk",
25458c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25468c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
25478c2ecf20Sopenharmony_ci			},
25488c2ecf20Sopenharmony_ci			.num_parents = 1,
25498c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25508c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25518c2ecf20Sopenharmony_ci		},
25528c2ecf20Sopenharmony_ci	},
25538c2ecf20Sopenharmony_ci};
25548c2ecf20Sopenharmony_ci
25558c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = {
25568c2ecf20Sopenharmony_ci	.halt_reg = 0x56004,
25578c2ecf20Sopenharmony_ci	.clkr = {
25588c2ecf20Sopenharmony_ci		.enable_reg = 0x56004,
25598c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25608c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25618c2ecf20Sopenharmony_ci			.name = "gcc_camss_top_ahb_clk",
25628c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25638c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
25648c2ecf20Sopenharmony_ci			},
25658c2ecf20Sopenharmony_ci			.num_parents = 1,
25668c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25678c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25688c2ecf20Sopenharmony_ci		},
25698c2ecf20Sopenharmony_ci	},
25708c2ecf20Sopenharmony_ci};
25718c2ecf20Sopenharmony_ci
25728c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_ahb_clk = {
25738c2ecf20Sopenharmony_ci	.halt_reg = 0x58040,
25748c2ecf20Sopenharmony_ci	.clkr = {
25758c2ecf20Sopenharmony_ci		.enable_reg = 0x58040,
25768c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25778c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25788c2ecf20Sopenharmony_ci			.name = "gcc_camss_cpp_ahb_clk",
25798c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25808c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
25818c2ecf20Sopenharmony_ci			},
25828c2ecf20Sopenharmony_ci			.num_parents = 1,
25838c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25848c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25858c2ecf20Sopenharmony_ci		},
25868c2ecf20Sopenharmony_ci	},
25878c2ecf20Sopenharmony_ci};
25888c2ecf20Sopenharmony_ci
25898c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_clk = {
25908c2ecf20Sopenharmony_ci	.halt_reg = 0x5803c,
25918c2ecf20Sopenharmony_ci	.clkr = {
25928c2ecf20Sopenharmony_ci		.enable_reg = 0x5803c,
25938c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25948c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25958c2ecf20Sopenharmony_ci			.name = "gcc_camss_cpp_clk",
25968c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25978c2ecf20Sopenharmony_ci				.hw = &cpp_clk_src.clkr.hw,
25988c2ecf20Sopenharmony_ci			},
25998c2ecf20Sopenharmony_ci			.num_parents = 1,
26008c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26018c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26028c2ecf20Sopenharmony_ci		},
26038c2ecf20Sopenharmony_ci	},
26048c2ecf20Sopenharmony_ci};
26058c2ecf20Sopenharmony_ci
26068c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_clk = {
26078c2ecf20Sopenharmony_ci	.halt_reg = 0x58038,
26088c2ecf20Sopenharmony_ci	.clkr = {
26098c2ecf20Sopenharmony_ci		.enable_reg = 0x58038,
26108c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26118c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26128c2ecf20Sopenharmony_ci			.name = "gcc_camss_vfe0_clk",
26138c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26148c2ecf20Sopenharmony_ci				.hw = &vfe0_clk_src.clkr.hw,
26158c2ecf20Sopenharmony_ci			},
26168c2ecf20Sopenharmony_ci			.num_parents = 1,
26178c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26188c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26198c2ecf20Sopenharmony_ci		},
26208c2ecf20Sopenharmony_ci	},
26218c2ecf20Sopenharmony_ci};
26228c2ecf20Sopenharmony_ci
26238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_ahb_clk = {
26248c2ecf20Sopenharmony_ci	.halt_reg = 0x58044,
26258c2ecf20Sopenharmony_ci	.clkr = {
26268c2ecf20Sopenharmony_ci		.enable_reg = 0x58044,
26278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26298c2ecf20Sopenharmony_ci			.name = "gcc_camss_vfe_ahb_clk",
26308c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26318c2ecf20Sopenharmony_ci				.hw = &camss_ahb_clk_src.clkr.hw,
26328c2ecf20Sopenharmony_ci			},
26338c2ecf20Sopenharmony_ci			.num_parents = 1,
26348c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26358c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26368c2ecf20Sopenharmony_ci		},
26378c2ecf20Sopenharmony_ci	},
26388c2ecf20Sopenharmony_ci};
26398c2ecf20Sopenharmony_ci
26408c2ecf20Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_axi_clk = {
26418c2ecf20Sopenharmony_ci	.halt_reg = 0x58048,
26428c2ecf20Sopenharmony_ci	.clkr = {
26438c2ecf20Sopenharmony_ci		.enable_reg = 0x58048,
26448c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26458c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26468c2ecf20Sopenharmony_ci			.name = "gcc_camss_vfe_axi_clk",
26478c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26488c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
26498c2ecf20Sopenharmony_ci			},
26508c2ecf20Sopenharmony_ci			.num_parents = 1,
26518c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26528c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26538c2ecf20Sopenharmony_ci		},
26548c2ecf20Sopenharmony_ci	},
26558c2ecf20Sopenharmony_ci};
26568c2ecf20Sopenharmony_ci
26578c2ecf20Sopenharmony_cistatic struct clk_branch gcc_crypto_ahb_clk = {
26588c2ecf20Sopenharmony_ci	.halt_reg = 0x16024,
26598c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
26608c2ecf20Sopenharmony_ci	.clkr = {
26618c2ecf20Sopenharmony_ci		.enable_reg = 0x45004,
26628c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26638c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26648c2ecf20Sopenharmony_ci			.name = "gcc_crypto_ahb_clk",
26658c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26668c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
26678c2ecf20Sopenharmony_ci			},
26688c2ecf20Sopenharmony_ci			.num_parents = 1,
26698c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26708c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26718c2ecf20Sopenharmony_ci		},
26728c2ecf20Sopenharmony_ci	},
26738c2ecf20Sopenharmony_ci};
26748c2ecf20Sopenharmony_ci
26758c2ecf20Sopenharmony_cistatic struct clk_branch gcc_crypto_axi_clk = {
26768c2ecf20Sopenharmony_ci	.halt_reg = 0x16020,
26778c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
26788c2ecf20Sopenharmony_ci	.clkr = {
26798c2ecf20Sopenharmony_ci		.enable_reg = 0x45004,
26808c2ecf20Sopenharmony_ci		.enable_mask = BIT(1),
26818c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26828c2ecf20Sopenharmony_ci			.name = "gcc_crypto_axi_clk",
26838c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26848c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
26858c2ecf20Sopenharmony_ci			},
26868c2ecf20Sopenharmony_ci			.num_parents = 1,
26878c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26888c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26898c2ecf20Sopenharmony_ci		},
26908c2ecf20Sopenharmony_ci	},
26918c2ecf20Sopenharmony_ci};
26928c2ecf20Sopenharmony_ci
26938c2ecf20Sopenharmony_cistatic struct clk_branch gcc_crypto_clk = {
26948c2ecf20Sopenharmony_ci	.halt_reg = 0x1601c,
26958c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
26968c2ecf20Sopenharmony_ci	.clkr = {
26978c2ecf20Sopenharmony_ci		.enable_reg = 0x45004,
26988c2ecf20Sopenharmony_ci		.enable_mask = BIT(2),
26998c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27008c2ecf20Sopenharmony_ci			.name = "gcc_crypto_clk",
27018c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27028c2ecf20Sopenharmony_ci				.hw = &crypto_clk_src.clkr.hw,
27038c2ecf20Sopenharmony_ci			},
27048c2ecf20Sopenharmony_ci			.num_parents = 1,
27058c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27068c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27078c2ecf20Sopenharmony_ci		},
27088c2ecf20Sopenharmony_ci	},
27098c2ecf20Sopenharmony_ci};
27108c2ecf20Sopenharmony_ci
27118c2ecf20Sopenharmony_cistatic struct clk_branch gcc_oxili_gmem_clk = {
27128c2ecf20Sopenharmony_ci	.halt_reg = 0x59024,
27138c2ecf20Sopenharmony_ci	.clkr = {
27148c2ecf20Sopenharmony_ci		.enable_reg = 0x59024,
27158c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27168c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27178c2ecf20Sopenharmony_ci			.name = "gcc_oxili_gmem_clk",
27188c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27198c2ecf20Sopenharmony_ci				.hw = &gfx3d_clk_src.clkr.hw,
27208c2ecf20Sopenharmony_ci			},
27218c2ecf20Sopenharmony_ci			.num_parents = 1,
27228c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27238c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27248c2ecf20Sopenharmony_ci		},
27258c2ecf20Sopenharmony_ci	},
27268c2ecf20Sopenharmony_ci};
27278c2ecf20Sopenharmony_ci
27288c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
27298c2ecf20Sopenharmony_ci	.halt_reg = 0x08000,
27308c2ecf20Sopenharmony_ci	.clkr = {
27318c2ecf20Sopenharmony_ci		.enable_reg = 0x08000,
27328c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27338c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27348c2ecf20Sopenharmony_ci			.name = "gcc_gp1_clk",
27358c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27368c2ecf20Sopenharmony_ci				.hw = &gp1_clk_src.clkr.hw,
27378c2ecf20Sopenharmony_ci			},
27388c2ecf20Sopenharmony_ci			.num_parents = 1,
27398c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27408c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27418c2ecf20Sopenharmony_ci		},
27428c2ecf20Sopenharmony_ci	},
27438c2ecf20Sopenharmony_ci};
27448c2ecf20Sopenharmony_ci
27458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
27468c2ecf20Sopenharmony_ci	.halt_reg = 0x09000,
27478c2ecf20Sopenharmony_ci	.clkr = {
27488c2ecf20Sopenharmony_ci		.enable_reg = 0x09000,
27498c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27508c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27518c2ecf20Sopenharmony_ci			.name = "gcc_gp2_clk",
27528c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27538c2ecf20Sopenharmony_ci				.hw = &gp2_clk_src.clkr.hw,
27548c2ecf20Sopenharmony_ci			},
27558c2ecf20Sopenharmony_ci			.num_parents = 1,
27568c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27578c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27588c2ecf20Sopenharmony_ci		},
27598c2ecf20Sopenharmony_ci	},
27608c2ecf20Sopenharmony_ci};
27618c2ecf20Sopenharmony_ci
27628c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
27638c2ecf20Sopenharmony_ci	.halt_reg = 0x0a000,
27648c2ecf20Sopenharmony_ci	.clkr = {
27658c2ecf20Sopenharmony_ci		.enable_reg = 0x0a000,
27668c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27678c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27688c2ecf20Sopenharmony_ci			.name = "gcc_gp3_clk",
27698c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27708c2ecf20Sopenharmony_ci				.hw = &gp3_clk_src.clkr.hw,
27718c2ecf20Sopenharmony_ci			},
27728c2ecf20Sopenharmony_ci			.num_parents = 1,
27738c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27748c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27758c2ecf20Sopenharmony_ci		},
27768c2ecf20Sopenharmony_ci	},
27778c2ecf20Sopenharmony_ci};
27788c2ecf20Sopenharmony_ci
27798c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_ahb_clk = {
27808c2ecf20Sopenharmony_ci	.halt_reg = 0x4d07c,
27818c2ecf20Sopenharmony_ci	.clkr = {
27828c2ecf20Sopenharmony_ci		.enable_reg = 0x4d07c,
27838c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27848c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27858c2ecf20Sopenharmony_ci			.name = "gcc_mdss_ahb_clk",
27868c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27878c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
27888c2ecf20Sopenharmony_ci			},
27898c2ecf20Sopenharmony_ci			.num_parents = 1,
27908c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27918c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27928c2ecf20Sopenharmony_ci		},
27938c2ecf20Sopenharmony_ci	},
27948c2ecf20Sopenharmony_ci};
27958c2ecf20Sopenharmony_ci
27968c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_axi_clk = {
27978c2ecf20Sopenharmony_ci	.halt_reg = 0x4d080,
27988c2ecf20Sopenharmony_ci	.clkr = {
27998c2ecf20Sopenharmony_ci		.enable_reg = 0x4d080,
28008c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28018c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28028c2ecf20Sopenharmony_ci			.name = "gcc_mdss_axi_clk",
28038c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28048c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
28058c2ecf20Sopenharmony_ci			},
28068c2ecf20Sopenharmony_ci			.num_parents = 1,
28078c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28088c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28098c2ecf20Sopenharmony_ci		},
28108c2ecf20Sopenharmony_ci	},
28118c2ecf20Sopenharmony_ci};
28128c2ecf20Sopenharmony_ci
28138c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_byte0_clk = {
28148c2ecf20Sopenharmony_ci	.halt_reg = 0x4d094,
28158c2ecf20Sopenharmony_ci	.clkr = {
28168c2ecf20Sopenharmony_ci		.enable_reg = 0x4d094,
28178c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28188c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28198c2ecf20Sopenharmony_ci			.name = "gcc_mdss_byte0_clk",
28208c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28218c2ecf20Sopenharmony_ci				.hw = &byte0_clk_src.clkr.hw,
28228c2ecf20Sopenharmony_ci			},
28238c2ecf20Sopenharmony_ci			.num_parents = 1,
28248c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28258c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28268c2ecf20Sopenharmony_ci		},
28278c2ecf20Sopenharmony_ci	},
28288c2ecf20Sopenharmony_ci};
28298c2ecf20Sopenharmony_ci
28308c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_byte1_clk = {
28318c2ecf20Sopenharmony_ci	.halt_reg = 0x4d0a0,
28328c2ecf20Sopenharmony_ci	.clkr = {
28338c2ecf20Sopenharmony_ci		.enable_reg = 0x4d0a0,
28348c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28358c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28368c2ecf20Sopenharmony_ci			.name = "gcc_mdss_byte1_clk",
28378c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28388c2ecf20Sopenharmony_ci				.hw = &byte1_clk_src.clkr.hw,
28398c2ecf20Sopenharmony_ci			},
28408c2ecf20Sopenharmony_ci			.num_parents = 1,
28418c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28428c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28438c2ecf20Sopenharmony_ci		},
28448c2ecf20Sopenharmony_ci	},
28458c2ecf20Sopenharmony_ci};
28468c2ecf20Sopenharmony_ci
28478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_esc0_clk = {
28488c2ecf20Sopenharmony_ci	.halt_reg = 0x4d098,
28498c2ecf20Sopenharmony_ci	.clkr = {
28508c2ecf20Sopenharmony_ci		.enable_reg = 0x4d098,
28518c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28528c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28538c2ecf20Sopenharmony_ci			.name = "gcc_mdss_esc0_clk",
28548c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28558c2ecf20Sopenharmony_ci				.hw = &esc0_clk_src.clkr.hw,
28568c2ecf20Sopenharmony_ci			},
28578c2ecf20Sopenharmony_ci			.num_parents = 1,
28588c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28598c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28608c2ecf20Sopenharmony_ci		},
28618c2ecf20Sopenharmony_ci	},
28628c2ecf20Sopenharmony_ci};
28638c2ecf20Sopenharmony_ci
28648c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_esc1_clk = {
28658c2ecf20Sopenharmony_ci	.halt_reg = 0x4d09c,
28668c2ecf20Sopenharmony_ci	.clkr = {
28678c2ecf20Sopenharmony_ci		.enable_reg = 0x4d09c,
28688c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28698c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28708c2ecf20Sopenharmony_ci			.name = "gcc_mdss_esc1_clk",
28718c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28728c2ecf20Sopenharmony_ci				.hw = &esc1_clk_src.clkr.hw,
28738c2ecf20Sopenharmony_ci			},
28748c2ecf20Sopenharmony_ci			.num_parents = 1,
28758c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28768c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28778c2ecf20Sopenharmony_ci		},
28788c2ecf20Sopenharmony_ci	},
28798c2ecf20Sopenharmony_ci};
28808c2ecf20Sopenharmony_ci
28818c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_mdp_clk = {
28828c2ecf20Sopenharmony_ci	.halt_reg = 0x4D088,
28838c2ecf20Sopenharmony_ci	.clkr = {
28848c2ecf20Sopenharmony_ci		.enable_reg = 0x4D088,
28858c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28868c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28878c2ecf20Sopenharmony_ci			.name = "gcc_mdss_mdp_clk",
28888c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28898c2ecf20Sopenharmony_ci				.hw = &mdp_clk_src.clkr.hw,
28908c2ecf20Sopenharmony_ci			},
28918c2ecf20Sopenharmony_ci			.num_parents = 1,
28928c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28938c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28948c2ecf20Sopenharmony_ci		},
28958c2ecf20Sopenharmony_ci	},
28968c2ecf20Sopenharmony_ci};
28978c2ecf20Sopenharmony_ci
28988c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk0_clk = {
28998c2ecf20Sopenharmony_ci	.halt_reg = 0x4d084,
29008c2ecf20Sopenharmony_ci	.clkr = {
29018c2ecf20Sopenharmony_ci		.enable_reg = 0x4d084,
29028c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29038c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29048c2ecf20Sopenharmony_ci			.name = "gcc_mdss_pclk0_clk",
29058c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29068c2ecf20Sopenharmony_ci				.hw = &pclk0_clk_src.clkr.hw,
29078c2ecf20Sopenharmony_ci			},
29088c2ecf20Sopenharmony_ci			.num_parents = 1,
29098c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29108c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29118c2ecf20Sopenharmony_ci		},
29128c2ecf20Sopenharmony_ci	},
29138c2ecf20Sopenharmony_ci};
29148c2ecf20Sopenharmony_ci
29158c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk1_clk = {
29168c2ecf20Sopenharmony_ci	.halt_reg = 0x4d0a4,
29178c2ecf20Sopenharmony_ci	.clkr = {
29188c2ecf20Sopenharmony_ci		.enable_reg = 0x4d0a4,
29198c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29208c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29218c2ecf20Sopenharmony_ci			.name = "gcc_mdss_pclk1_clk",
29228c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29238c2ecf20Sopenharmony_ci				.hw = &pclk1_clk_src.clkr.hw,
29248c2ecf20Sopenharmony_ci			},
29258c2ecf20Sopenharmony_ci			.num_parents = 1,
29268c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29278c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29288c2ecf20Sopenharmony_ci		},
29298c2ecf20Sopenharmony_ci	},
29308c2ecf20Sopenharmony_ci};
29318c2ecf20Sopenharmony_ci
29328c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdss_vsync_clk = {
29338c2ecf20Sopenharmony_ci	.halt_reg = 0x4d090,
29348c2ecf20Sopenharmony_ci	.clkr = {
29358c2ecf20Sopenharmony_ci		.enable_reg = 0x4d090,
29368c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29378c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29388c2ecf20Sopenharmony_ci			.name = "gcc_mdss_vsync_clk",
29398c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29408c2ecf20Sopenharmony_ci				.hw = &vsync_clk_src.clkr.hw,
29418c2ecf20Sopenharmony_ci			},
29428c2ecf20Sopenharmony_ci			.num_parents = 1,
29438c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29448c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29458c2ecf20Sopenharmony_ci		},
29468c2ecf20Sopenharmony_ci	},
29478c2ecf20Sopenharmony_ci};
29488c2ecf20Sopenharmony_ci
29498c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
29508c2ecf20Sopenharmony_ci	.halt_reg = 0x49000,
29518c2ecf20Sopenharmony_ci	.clkr = {
29528c2ecf20Sopenharmony_ci		.enable_reg = 0x49000,
29538c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29548c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29558c2ecf20Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
29568c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29578c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
29588c2ecf20Sopenharmony_ci			},
29598c2ecf20Sopenharmony_ci			.num_parents = 1,
29608c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29618c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29628c2ecf20Sopenharmony_ci		},
29638c2ecf20Sopenharmony_ci	},
29648c2ecf20Sopenharmony_ci};
29658c2ecf20Sopenharmony_ci
29668c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
29678c2ecf20Sopenharmony_ci	.halt_reg = 0x49004,
29688c2ecf20Sopenharmony_ci	.clkr = {
29698c2ecf20Sopenharmony_ci		.enable_reg = 0x49004,
29708c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29718c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29728c2ecf20Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
29738c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29748c2ecf20Sopenharmony_ci				.hw = &bimc_ddr_clk_src.clkr.hw,
29758c2ecf20Sopenharmony_ci			},
29768c2ecf20Sopenharmony_ci			.num_parents = 1,
29778c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29788c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29798c2ecf20Sopenharmony_ci		},
29808c2ecf20Sopenharmony_ci	},
29818c2ecf20Sopenharmony_ci};
29828c2ecf20Sopenharmony_ci
29838c2ecf20Sopenharmony_cistatic struct clk_branch gcc_oxili_ahb_clk = {
29848c2ecf20Sopenharmony_ci	.halt_reg = 0x59028,
29858c2ecf20Sopenharmony_ci	.clkr = {
29868c2ecf20Sopenharmony_ci		.enable_reg = 0x59028,
29878c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29888c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29898c2ecf20Sopenharmony_ci			.name = "gcc_oxili_ahb_clk",
29908c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29918c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
29928c2ecf20Sopenharmony_ci			},
29938c2ecf20Sopenharmony_ci			.num_parents = 1,
29948c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29958c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29968c2ecf20Sopenharmony_ci		},
29978c2ecf20Sopenharmony_ci	},
29988c2ecf20Sopenharmony_ci};
29998c2ecf20Sopenharmony_ci
30008c2ecf20Sopenharmony_cistatic struct clk_branch gcc_oxili_gfx3d_clk = {
30018c2ecf20Sopenharmony_ci	.halt_reg = 0x59020,
30028c2ecf20Sopenharmony_ci	.clkr = {
30038c2ecf20Sopenharmony_ci		.enable_reg = 0x59020,
30048c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30058c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30068c2ecf20Sopenharmony_ci			.name = "gcc_oxili_gfx3d_clk",
30078c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
30088c2ecf20Sopenharmony_ci				.hw = &gfx3d_clk_src.clkr.hw,
30098c2ecf20Sopenharmony_ci			},
30108c2ecf20Sopenharmony_ci			.num_parents = 1,
30118c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30128c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30138c2ecf20Sopenharmony_ci		},
30148c2ecf20Sopenharmony_ci	},
30158c2ecf20Sopenharmony_ci};
30168c2ecf20Sopenharmony_ci
30178c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
30188c2ecf20Sopenharmony_ci	.halt_reg = 0x4400c,
30198c2ecf20Sopenharmony_ci	.clkr = {
30208c2ecf20Sopenharmony_ci		.enable_reg = 0x4400c,
30218c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30228c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30238c2ecf20Sopenharmony_ci			.name = "gcc_pdm2_clk",
30248c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
30258c2ecf20Sopenharmony_ci				.hw = &pdm2_clk_src.clkr.hw,
30268c2ecf20Sopenharmony_ci			},
30278c2ecf20Sopenharmony_ci			.num_parents = 1,
30288c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30298c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30308c2ecf20Sopenharmony_ci		},
30318c2ecf20Sopenharmony_ci	},
30328c2ecf20Sopenharmony_ci};
30338c2ecf20Sopenharmony_ci
30348c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
30358c2ecf20Sopenharmony_ci	.halt_reg = 0x44004,
30368c2ecf20Sopenharmony_ci	.clkr = {
30378c2ecf20Sopenharmony_ci		.enable_reg = 0x44004,
30388c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30398c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30408c2ecf20Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
30418c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
30428c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
30438c2ecf20Sopenharmony_ci			},
30448c2ecf20Sopenharmony_ci			.num_parents = 1,
30458c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30468c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30478c2ecf20Sopenharmony_ci		},
30488c2ecf20Sopenharmony_ci	},
30498c2ecf20Sopenharmony_ci};
30508c2ecf20Sopenharmony_ci
30518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
30528c2ecf20Sopenharmony_ci	.halt_reg = 0x13004,
30538c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
30548c2ecf20Sopenharmony_ci	.clkr = {
30558c2ecf20Sopenharmony_ci		.enable_reg = 0x45004,
30568c2ecf20Sopenharmony_ci		.enable_mask = BIT(8),
30578c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30588c2ecf20Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
30598c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
30608c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
30618c2ecf20Sopenharmony_ci			},
30628c2ecf20Sopenharmony_ci			.num_parents = 1,
30638c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30648c2ecf20Sopenharmony_ci		},
30658c2ecf20Sopenharmony_ci	},
30668c2ecf20Sopenharmony_ci};
30678c2ecf20Sopenharmony_ci
30688c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
30698c2ecf20Sopenharmony_ci	.halt_reg = 0x4201c,
30708c2ecf20Sopenharmony_ci	.clkr = {
30718c2ecf20Sopenharmony_ci		.enable_reg = 0x4201c,
30728c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30738c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30748c2ecf20Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
30758c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
30768c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
30778c2ecf20Sopenharmony_ci			},
30788c2ecf20Sopenharmony_ci			.num_parents = 1,
30798c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30808c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30818c2ecf20Sopenharmony_ci		},
30828c2ecf20Sopenharmony_ci	},
30838c2ecf20Sopenharmony_ci};
30848c2ecf20Sopenharmony_ci
30858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
30868c2ecf20Sopenharmony_ci	.halt_reg = 0x42018,
30878c2ecf20Sopenharmony_ci	.clkr = {
30888c2ecf20Sopenharmony_ci		.enable_reg = 0x42018,
30898c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30908c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30918c2ecf20Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
30928c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
30938c2ecf20Sopenharmony_ci				.hw = &sdcc1_apps_clk_src.clkr.hw,
30948c2ecf20Sopenharmony_ci			},
30958c2ecf20Sopenharmony_ci			.num_parents = 1,
30968c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30978c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30988c2ecf20Sopenharmony_ci		},
30998c2ecf20Sopenharmony_ci	},
31008c2ecf20Sopenharmony_ci};
31018c2ecf20Sopenharmony_ci
31028c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
31038c2ecf20Sopenharmony_ci	.halt_reg = 0x4301c,
31048c2ecf20Sopenharmony_ci	.clkr = {
31058c2ecf20Sopenharmony_ci		.enable_reg = 0x4301c,
31068c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31078c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31088c2ecf20Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
31098c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
31108c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
31118c2ecf20Sopenharmony_ci			},
31128c2ecf20Sopenharmony_ci			.num_parents = 1,
31138c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31148c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31158c2ecf20Sopenharmony_ci		},
31168c2ecf20Sopenharmony_ci	},
31178c2ecf20Sopenharmony_ci};
31188c2ecf20Sopenharmony_ci
31198c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
31208c2ecf20Sopenharmony_ci	.halt_reg = 0x43018,
31218c2ecf20Sopenharmony_ci	.clkr = {
31228c2ecf20Sopenharmony_ci		.enable_reg = 0x43018,
31238c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31248c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31258c2ecf20Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
31268c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
31278c2ecf20Sopenharmony_ci				.hw = &sdcc2_apps_clk_src.clkr.hw,
31288c2ecf20Sopenharmony_ci			},
31298c2ecf20Sopenharmony_ci			.num_parents = 1,
31308c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31318c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31328c2ecf20Sopenharmony_ci		},
31338c2ecf20Sopenharmony_ci	},
31348c2ecf20Sopenharmony_ci};
31358c2ecf20Sopenharmony_ci
31368c2ecf20Sopenharmony_cistatic struct clk_branch gcc_apss_tcu_clk = {
31378c2ecf20Sopenharmony_ci	.halt_reg = 0x12018,
31388c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
31398c2ecf20Sopenharmony_ci	.clkr = {
31408c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
31418c2ecf20Sopenharmony_ci		.enable_mask = BIT(1),
31428c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31438c2ecf20Sopenharmony_ci			.name = "gcc_apss_tcu_clk",
31448c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
31458c2ecf20Sopenharmony_ci				.hw = &bimc_ddr_clk_src.clkr.hw,
31468c2ecf20Sopenharmony_ci			},
31478c2ecf20Sopenharmony_ci			.num_parents = 1,
31488c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31498c2ecf20Sopenharmony_ci		},
31508c2ecf20Sopenharmony_ci	},
31518c2ecf20Sopenharmony_ci};
31528c2ecf20Sopenharmony_ci
31538c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gfx_tcu_clk = {
31548c2ecf20Sopenharmony_ci	.halt_reg = 0x12020,
31558c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
31568c2ecf20Sopenharmony_ci	.clkr = {
31578c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
31588c2ecf20Sopenharmony_ci		.enable_mask = BIT(2),
31598c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31608c2ecf20Sopenharmony_ci			.name = "gcc_gfx_tcu_clk",
31618c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
31628c2ecf20Sopenharmony_ci				.hw = &bimc_ddr_clk_src.clkr.hw,
31638c2ecf20Sopenharmony_ci			},
31648c2ecf20Sopenharmony_ci			.num_parents = 1,
31658c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31668c2ecf20Sopenharmony_ci		},
31678c2ecf20Sopenharmony_ci	},
31688c2ecf20Sopenharmony_ci};
31698c2ecf20Sopenharmony_ci
31708c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gfx_tbu_clk = {
31718c2ecf20Sopenharmony_ci	.halt_reg = 0x12010,
31728c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
31738c2ecf20Sopenharmony_ci	.clkr = {
31748c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
31758c2ecf20Sopenharmony_ci		.enable_mask = BIT(3),
31768c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31778c2ecf20Sopenharmony_ci			.name = "gcc_gfx_tbu_clk",
31788c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
31798c2ecf20Sopenharmony_ci				.hw = &bimc_ddr_clk_src.clkr.hw,
31808c2ecf20Sopenharmony_ci			},
31818c2ecf20Sopenharmony_ci			.num_parents = 1,
31828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31838c2ecf20Sopenharmony_ci		},
31848c2ecf20Sopenharmony_ci	},
31858c2ecf20Sopenharmony_ci};
31868c2ecf20Sopenharmony_ci
31878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdp_tbu_clk = {
31888c2ecf20Sopenharmony_ci	.halt_reg = 0x1201c,
31898c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
31908c2ecf20Sopenharmony_ci	.clkr = {
31918c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
31928c2ecf20Sopenharmony_ci		.enable_mask = BIT(4),
31938c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31948c2ecf20Sopenharmony_ci			.name = "gcc_mdp_tbu_clk",
31958c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
31968c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
31978c2ecf20Sopenharmony_ci			},
31988c2ecf20Sopenharmony_ci			.num_parents = 1,
31998c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32008c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32018c2ecf20Sopenharmony_ci		},
32028c2ecf20Sopenharmony_ci	},
32038c2ecf20Sopenharmony_ci};
32048c2ecf20Sopenharmony_ci
32058c2ecf20Sopenharmony_cistatic struct clk_branch gcc_venus_tbu_clk = {
32068c2ecf20Sopenharmony_ci	.halt_reg = 0x12014,
32078c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
32088c2ecf20Sopenharmony_ci	.clkr = {
32098c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
32108c2ecf20Sopenharmony_ci		.enable_mask = BIT(5),
32118c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32128c2ecf20Sopenharmony_ci			.name = "gcc_venus_tbu_clk",
32138c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32148c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
32158c2ecf20Sopenharmony_ci			},
32168c2ecf20Sopenharmony_ci			.num_parents = 1,
32178c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32188c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32198c2ecf20Sopenharmony_ci		},
32208c2ecf20Sopenharmony_ci	},
32218c2ecf20Sopenharmony_ci};
32228c2ecf20Sopenharmony_ci
32238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_vfe_tbu_clk = {
32248c2ecf20Sopenharmony_ci	.halt_reg = 0x1203c,
32258c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
32268c2ecf20Sopenharmony_ci	.clkr = {
32278c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
32288c2ecf20Sopenharmony_ci		.enable_mask = BIT(9),
32298c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32308c2ecf20Sopenharmony_ci			.name = "gcc_vfe_tbu_clk",
32318c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32328c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
32338c2ecf20Sopenharmony_ci			},
32348c2ecf20Sopenharmony_ci			.num_parents = 1,
32358c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32368c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32378c2ecf20Sopenharmony_ci		},
32388c2ecf20Sopenharmony_ci	},
32398c2ecf20Sopenharmony_ci};
32408c2ecf20Sopenharmony_ci
32418c2ecf20Sopenharmony_cistatic struct clk_branch gcc_jpeg_tbu_clk = {
32428c2ecf20Sopenharmony_ci	.halt_reg = 0x12034,
32438c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
32448c2ecf20Sopenharmony_ci	.clkr = {
32458c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
32468c2ecf20Sopenharmony_ci		.enable_mask = BIT(10),
32478c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32488c2ecf20Sopenharmony_ci			.name = "gcc_jpeg_tbu_clk",
32498c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32508c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
32518c2ecf20Sopenharmony_ci			},
32528c2ecf20Sopenharmony_ci			.num_parents = 1,
32538c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32548c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32558c2ecf20Sopenharmony_ci		},
32568c2ecf20Sopenharmony_ci	},
32578c2ecf20Sopenharmony_ci};
32588c2ecf20Sopenharmony_ci
32598c2ecf20Sopenharmony_cistatic struct clk_branch gcc_smmu_cfg_clk = {
32608c2ecf20Sopenharmony_ci	.halt_reg = 0x12038,
32618c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
32628c2ecf20Sopenharmony_ci	.clkr = {
32638c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
32648c2ecf20Sopenharmony_ci		.enable_mask = BIT(12),
32658c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32668c2ecf20Sopenharmony_ci			.name = "gcc_smmu_cfg_clk",
32678c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32688c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
32698c2ecf20Sopenharmony_ci			},
32708c2ecf20Sopenharmony_ci			.num_parents = 1,
32718c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32728c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32738c2ecf20Sopenharmony_ci		},
32748c2ecf20Sopenharmony_ci	},
32758c2ecf20Sopenharmony_ci};
32768c2ecf20Sopenharmony_ci
32778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gtcu_ahb_clk = {
32788c2ecf20Sopenharmony_ci	.halt_reg = 0x12044,
32798c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
32808c2ecf20Sopenharmony_ci	.clkr = {
32818c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
32828c2ecf20Sopenharmony_ci		.enable_mask = BIT(13),
32838c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32848c2ecf20Sopenharmony_ci			.name = "gcc_gtcu_ahb_clk",
32858c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32868c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
32878c2ecf20Sopenharmony_ci			},
32888c2ecf20Sopenharmony_ci			.num_parents = 1,
32898c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32908c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32918c2ecf20Sopenharmony_ci		},
32928c2ecf20Sopenharmony_ci	},
32938c2ecf20Sopenharmony_ci};
32948c2ecf20Sopenharmony_ci
32958c2ecf20Sopenharmony_cistatic struct clk_branch gcc_cpp_tbu_clk = {
32968c2ecf20Sopenharmony_ci	.halt_reg = 0x12040,
32978c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
32988c2ecf20Sopenharmony_ci	.clkr = {
32998c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
33008c2ecf20Sopenharmony_ci		.enable_mask = BIT(14),
33018c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33028c2ecf20Sopenharmony_ci			.name = "gcc_cpp_tbu_clk",
33038c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
33048c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
33058c2ecf20Sopenharmony_ci			},
33068c2ecf20Sopenharmony_ci			.num_parents = 1,
33078c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33088c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33098c2ecf20Sopenharmony_ci		},
33108c2ecf20Sopenharmony_ci	},
33118c2ecf20Sopenharmony_ci};
33128c2ecf20Sopenharmony_ci
33138c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdp_rt_tbu_clk = {
33148c2ecf20Sopenharmony_ci	.halt_reg = 0x1201c,
33158c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
33168c2ecf20Sopenharmony_ci	.clkr = {
33178c2ecf20Sopenharmony_ci		.enable_reg = 0x4500c,
33188c2ecf20Sopenharmony_ci		.enable_mask = BIT(15),
33198c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33208c2ecf20Sopenharmony_ci			.name = "gcc_mdp_rt_tbu_clk",
33218c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
33228c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
33238c2ecf20Sopenharmony_ci			},
33248c2ecf20Sopenharmony_ci			.num_parents = 1,
33258c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33268c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33278c2ecf20Sopenharmony_ci		},
33288c2ecf20Sopenharmony_ci	},
33298c2ecf20Sopenharmony_ci};
33308c2ecf20Sopenharmony_ci
33318c2ecf20Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = {
33328c2ecf20Sopenharmony_ci	.halt_reg = 0x31024,
33338c2ecf20Sopenharmony_ci	.clkr = {
33348c2ecf20Sopenharmony_ci		.enable_reg = 0x31024,
33358c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33368c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33378c2ecf20Sopenharmony_ci			.name = "gcc_bimc_gfx_clk",
33388c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
33398c2ecf20Sopenharmony_ci				.hw = &bimc_gpu_clk_src.clkr.hw,
33408c2ecf20Sopenharmony_ci			},
33418c2ecf20Sopenharmony_ci			.num_parents = 1,
33428c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33438c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33448c2ecf20Sopenharmony_ci		},
33458c2ecf20Sopenharmony_ci	},
33468c2ecf20Sopenharmony_ci};
33478c2ecf20Sopenharmony_ci
33488c2ecf20Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_clk = {
33498c2ecf20Sopenharmony_ci	.halt_reg = 0x31040,
33508c2ecf20Sopenharmony_ci	.clkr = {
33518c2ecf20Sopenharmony_ci		.enable_reg = 0x31040,
33528c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33538c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33548c2ecf20Sopenharmony_ci			.name = "gcc_bimc_gpu_clk",
33558c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
33568c2ecf20Sopenharmony_ci				.hw = &bimc_gpu_clk_src.clkr.hw,
33578c2ecf20Sopenharmony_ci			},
33588c2ecf20Sopenharmony_ci			.num_parents = 1,
33598c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33608c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33618c2ecf20Sopenharmony_ci		},
33628c2ecf20Sopenharmony_ci	},
33638c2ecf20Sopenharmony_ci};
33648c2ecf20Sopenharmony_ci
33658c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb2a_phy_sleep_clk = {
33668c2ecf20Sopenharmony_ci	.halt_reg = 0x4102c,
33678c2ecf20Sopenharmony_ci	.clkr = {
33688c2ecf20Sopenharmony_ci		.enable_reg = 0x4102c,
33698c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33708c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33718c2ecf20Sopenharmony_ci			.name = "gcc_usb2a_phy_sleep_clk",
33728c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33738c2ecf20Sopenharmony_ci		},
33748c2ecf20Sopenharmony_ci	},
33758c2ecf20Sopenharmony_ci};
33768c2ecf20Sopenharmony_ci
33778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_fs_ahb_clk = {
33788c2ecf20Sopenharmony_ci	.halt_reg = 0x3f008,
33798c2ecf20Sopenharmony_ci	.clkr = {
33808c2ecf20Sopenharmony_ci		.enable_reg = 0x3f008,
33818c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33828c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33838c2ecf20Sopenharmony_ci			.name = "gcc_usb_fs_ahb_clk",
33848c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
33858c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
33868c2ecf20Sopenharmony_ci			},
33878c2ecf20Sopenharmony_ci			.num_parents = 1,
33888c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33898c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33908c2ecf20Sopenharmony_ci		},
33918c2ecf20Sopenharmony_ci	},
33928c2ecf20Sopenharmony_ci};
33938c2ecf20Sopenharmony_ci
33948c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_fs_ic_clk = {
33958c2ecf20Sopenharmony_ci	.halt_reg = 0x3f030,
33968c2ecf20Sopenharmony_ci	.clkr = {
33978c2ecf20Sopenharmony_ci		.enable_reg = 0x3f030,
33988c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33998c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34008c2ecf20Sopenharmony_ci			.name = "gcc_usb_fs_ic_clk",
34018c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
34028c2ecf20Sopenharmony_ci				.hw = &usb_fs_ic_clk_src.clkr.hw,
34038c2ecf20Sopenharmony_ci			},
34048c2ecf20Sopenharmony_ci			.num_parents = 1,
34058c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34068c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34078c2ecf20Sopenharmony_ci		},
34088c2ecf20Sopenharmony_ci	},
34098c2ecf20Sopenharmony_ci};
34108c2ecf20Sopenharmony_ci
34118c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_fs_system_clk = {
34128c2ecf20Sopenharmony_ci	.halt_reg = 0x3f004,
34138c2ecf20Sopenharmony_ci	.clkr = {
34148c2ecf20Sopenharmony_ci		.enable_reg = 0x3f004,
34158c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34168c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34178c2ecf20Sopenharmony_ci			.name = "gcc_usb_fs_system_clk",
34188c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
34198c2ecf20Sopenharmony_ci				.hw = &usb_fs_system_clk_src.clkr.hw,
34208c2ecf20Sopenharmony_ci			},
34218c2ecf20Sopenharmony_ci			.num_parents = 1,
34228c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34238c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34248c2ecf20Sopenharmony_ci		},
34258c2ecf20Sopenharmony_ci	},
34268c2ecf20Sopenharmony_ci};
34278c2ecf20Sopenharmony_ci
34288c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
34298c2ecf20Sopenharmony_ci	.halt_reg = 0x41008,
34308c2ecf20Sopenharmony_ci	.clkr = {
34318c2ecf20Sopenharmony_ci		.enable_reg = 0x41008,
34328c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34338c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34348c2ecf20Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
34358c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
34368c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
34378c2ecf20Sopenharmony_ci			},
34388c2ecf20Sopenharmony_ci			.num_parents = 1,
34398c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34408c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34418c2ecf20Sopenharmony_ci		},
34428c2ecf20Sopenharmony_ci	},
34438c2ecf20Sopenharmony_ci};
34448c2ecf20Sopenharmony_ci
34458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
34468c2ecf20Sopenharmony_ci	.halt_reg = 0x41004,
34478c2ecf20Sopenharmony_ci	.clkr = {
34488c2ecf20Sopenharmony_ci		.enable_reg = 0x41004,
34498c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34508c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34518c2ecf20Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
34528c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
34538c2ecf20Sopenharmony_ci				.hw = &usb_hs_system_clk_src.clkr.hw,
34548c2ecf20Sopenharmony_ci			},
34558c2ecf20Sopenharmony_ci			.num_parents = 1,
34568c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34578c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34588c2ecf20Sopenharmony_ci		},
34598c2ecf20Sopenharmony_ci	},
34608c2ecf20Sopenharmony_ci};
34618c2ecf20Sopenharmony_ci
34628c2ecf20Sopenharmony_cistatic struct clk_branch gcc_venus0_ahb_clk = {
34638c2ecf20Sopenharmony_ci	.halt_reg = 0x4c020,
34648c2ecf20Sopenharmony_ci	.clkr = {
34658c2ecf20Sopenharmony_ci		.enable_reg = 0x4c020,
34668c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34678c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34688c2ecf20Sopenharmony_ci			.name = "gcc_venus0_ahb_clk",
34698c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
34708c2ecf20Sopenharmony_ci				.hw = &pcnoc_bfdcd_clk_src.clkr.hw,
34718c2ecf20Sopenharmony_ci			},
34728c2ecf20Sopenharmony_ci			.num_parents = 1,
34738c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34748c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34758c2ecf20Sopenharmony_ci		},
34768c2ecf20Sopenharmony_ci	},
34778c2ecf20Sopenharmony_ci};
34788c2ecf20Sopenharmony_ci
34798c2ecf20Sopenharmony_cistatic struct clk_branch gcc_venus0_axi_clk = {
34808c2ecf20Sopenharmony_ci	.halt_reg = 0x4c024,
34818c2ecf20Sopenharmony_ci	.clkr = {
34828c2ecf20Sopenharmony_ci		.enable_reg = 0x4c024,
34838c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34848c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34858c2ecf20Sopenharmony_ci			.name = "gcc_venus0_axi_clk",
34868c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
34878c2ecf20Sopenharmony_ci				.hw = &system_noc_bfdcd_clk_src.clkr.hw,
34888c2ecf20Sopenharmony_ci			},
34898c2ecf20Sopenharmony_ci			.num_parents = 1,
34908c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34918c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34928c2ecf20Sopenharmony_ci		},
34938c2ecf20Sopenharmony_ci	},
34948c2ecf20Sopenharmony_ci};
34958c2ecf20Sopenharmony_ci
34968c2ecf20Sopenharmony_cistatic struct clk_branch gcc_venus0_vcodec0_clk = {
34978c2ecf20Sopenharmony_ci	.halt_reg = 0x4c01c,
34988c2ecf20Sopenharmony_ci	.clkr = {
34998c2ecf20Sopenharmony_ci		.enable_reg = 0x4c01c,
35008c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35018c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35028c2ecf20Sopenharmony_ci			.name = "gcc_venus0_vcodec0_clk",
35038c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
35048c2ecf20Sopenharmony_ci				.hw = &vcodec0_clk_src.clkr.hw,
35058c2ecf20Sopenharmony_ci			},
35068c2ecf20Sopenharmony_ci			.num_parents = 1,
35078c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35088c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35098c2ecf20Sopenharmony_ci		},
35108c2ecf20Sopenharmony_ci	},
35118c2ecf20Sopenharmony_ci};
35128c2ecf20Sopenharmony_ci
35138c2ecf20Sopenharmony_cistatic struct clk_branch gcc_venus0_core0_vcodec0_clk = {
35148c2ecf20Sopenharmony_ci	.halt_reg = 0x4c02c,
35158c2ecf20Sopenharmony_ci	.clkr = {
35168c2ecf20Sopenharmony_ci		.enable_reg = 0x4c02c,
35178c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35188c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35198c2ecf20Sopenharmony_ci			.name = "gcc_venus0_core0_vcodec0_clk",
35208c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
35218c2ecf20Sopenharmony_ci				.hw = &vcodec0_clk_src.clkr.hw,
35228c2ecf20Sopenharmony_ci			},
35238c2ecf20Sopenharmony_ci			.num_parents = 1,
35248c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35258c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35268c2ecf20Sopenharmony_ci		},
35278c2ecf20Sopenharmony_ci	},
35288c2ecf20Sopenharmony_ci};
35298c2ecf20Sopenharmony_ci
35308c2ecf20Sopenharmony_cistatic struct clk_branch gcc_venus0_core1_vcodec0_clk = {
35318c2ecf20Sopenharmony_ci	.halt_reg = 0x4c034,
35328c2ecf20Sopenharmony_ci	.clkr = {
35338c2ecf20Sopenharmony_ci		.enable_reg = 0x4c034,
35348c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35358c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35368c2ecf20Sopenharmony_ci			.name = "gcc_venus0_core1_vcodec0_clk",
35378c2ecf20Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
35388c2ecf20Sopenharmony_ci				.hw = &vcodec0_clk_src.clkr.hw,
35398c2ecf20Sopenharmony_ci			},
35408c2ecf20Sopenharmony_ci			.num_parents = 1,
35418c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35428c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35438c2ecf20Sopenharmony_ci		},
35448c2ecf20Sopenharmony_ci	},
35458c2ecf20Sopenharmony_ci};
35468c2ecf20Sopenharmony_ci
35478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_oxili_timer_clk = {
35488c2ecf20Sopenharmony_ci	.halt_reg = 0x59040,
35498c2ecf20Sopenharmony_ci	.clkr = {
35508c2ecf20Sopenharmony_ci		.enable_reg = 0x59040,
35518c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35528c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35538c2ecf20Sopenharmony_ci			.name = "gcc_oxili_timer_clk",
35548c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35558c2ecf20Sopenharmony_ci		},
35568c2ecf20Sopenharmony_ci	},
35578c2ecf20Sopenharmony_ci};
35588c2ecf20Sopenharmony_ci
35598c2ecf20Sopenharmony_cistatic struct gdsc venus_gdsc = {
35608c2ecf20Sopenharmony_ci	.gdscr = 0x4c018,
35618c2ecf20Sopenharmony_ci	.pd = {
35628c2ecf20Sopenharmony_ci		.name = "venus",
35638c2ecf20Sopenharmony_ci	},
35648c2ecf20Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
35658c2ecf20Sopenharmony_ci};
35668c2ecf20Sopenharmony_ci
35678c2ecf20Sopenharmony_cistatic struct gdsc mdss_gdsc = {
35688c2ecf20Sopenharmony_ci	.gdscr = 0x4d078,
35698c2ecf20Sopenharmony_ci	.pd = {
35708c2ecf20Sopenharmony_ci		.name = "mdss",
35718c2ecf20Sopenharmony_ci	},
35728c2ecf20Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
35738c2ecf20Sopenharmony_ci};
35748c2ecf20Sopenharmony_ci
35758c2ecf20Sopenharmony_cistatic struct gdsc jpeg_gdsc = {
35768c2ecf20Sopenharmony_ci	.gdscr = 0x5701c,
35778c2ecf20Sopenharmony_ci	.pd = {
35788c2ecf20Sopenharmony_ci		.name = "jpeg",
35798c2ecf20Sopenharmony_ci	},
35808c2ecf20Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
35818c2ecf20Sopenharmony_ci};
35828c2ecf20Sopenharmony_ci
35838c2ecf20Sopenharmony_cistatic struct gdsc vfe_gdsc = {
35848c2ecf20Sopenharmony_ci	.gdscr = 0x58034,
35858c2ecf20Sopenharmony_ci	.pd = {
35868c2ecf20Sopenharmony_ci		.name = "vfe",
35878c2ecf20Sopenharmony_ci	},
35888c2ecf20Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
35898c2ecf20Sopenharmony_ci};
35908c2ecf20Sopenharmony_ci
35918c2ecf20Sopenharmony_cistatic struct gdsc oxili_gdsc = {
35928c2ecf20Sopenharmony_ci	.gdscr = 0x5901c,
35938c2ecf20Sopenharmony_ci	.pd = {
35948c2ecf20Sopenharmony_ci		.name = "oxili",
35958c2ecf20Sopenharmony_ci	},
35968c2ecf20Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
35978c2ecf20Sopenharmony_ci};
35988c2ecf20Sopenharmony_ci
35998c2ecf20Sopenharmony_cistatic struct gdsc venus_core0_gdsc = {
36008c2ecf20Sopenharmony_ci	.gdscr = 0x4c028,
36018c2ecf20Sopenharmony_ci	.pd = {
36028c2ecf20Sopenharmony_ci		.name = "venus_core0",
36038c2ecf20Sopenharmony_ci	},
36048c2ecf20Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
36058c2ecf20Sopenharmony_ci};
36068c2ecf20Sopenharmony_ci
36078c2ecf20Sopenharmony_cistatic struct gdsc venus_core1_gdsc = {
36088c2ecf20Sopenharmony_ci	.gdscr = 0x4c030,
36098c2ecf20Sopenharmony_ci	.pd = {
36108c2ecf20Sopenharmony_ci		.name = "venus_core1",
36118c2ecf20Sopenharmony_ci	},
36128c2ecf20Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
36138c2ecf20Sopenharmony_ci};
36148c2ecf20Sopenharmony_ci
36158c2ecf20Sopenharmony_cistatic struct clk_regmap *gcc_msm8939_clocks[] = {
36168c2ecf20Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
36178c2ecf20Sopenharmony_ci	[GPLL0_VOTE] = &gpll0_vote,
36188c2ecf20Sopenharmony_ci	[BIMC_PLL] = &bimc_pll.clkr,
36198c2ecf20Sopenharmony_ci	[BIMC_PLL_VOTE] = &bimc_pll_vote,
36208c2ecf20Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
36218c2ecf20Sopenharmony_ci	[GPLL1_VOTE] = &gpll1_vote,
36228c2ecf20Sopenharmony_ci	[GPLL2] = &gpll2.clkr,
36238c2ecf20Sopenharmony_ci	[GPLL2_VOTE] = &gpll2_vote,
36248c2ecf20Sopenharmony_ci	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
36258c2ecf20Sopenharmony_ci	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
36268c2ecf20Sopenharmony_ci	[CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
36278c2ecf20Sopenharmony_ci	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
36288c2ecf20Sopenharmony_ci	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
36298c2ecf20Sopenharmony_ci	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
36308c2ecf20Sopenharmony_ci	[GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
36318c2ecf20Sopenharmony_ci	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
36328c2ecf20Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
36338c2ecf20Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
36348c2ecf20Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
36358c2ecf20Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
36368c2ecf20Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
36378c2ecf20Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
36388c2ecf20Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
36398c2ecf20Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
36408c2ecf20Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
36418c2ecf20Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
36428c2ecf20Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
36438c2ecf20Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
36448c2ecf20Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
36458c2ecf20Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
36468c2ecf20Sopenharmony_ci	[CCI_CLK_SRC] = &cci_clk_src.clkr,
36478c2ecf20Sopenharmony_ci	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
36488c2ecf20Sopenharmony_ci	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
36498c2ecf20Sopenharmony_ci	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
36508c2ecf20Sopenharmony_ci	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
36518c2ecf20Sopenharmony_ci	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
36528c2ecf20Sopenharmony_ci	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
36538c2ecf20Sopenharmony_ci	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
36548c2ecf20Sopenharmony_ci	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
36558c2ecf20Sopenharmony_ci	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
36568c2ecf20Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
36578c2ecf20Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
36588c2ecf20Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
36598c2ecf20Sopenharmony_ci	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
36608c2ecf20Sopenharmony_ci	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
36618c2ecf20Sopenharmony_ci	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
36628c2ecf20Sopenharmony_ci	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
36638c2ecf20Sopenharmony_ci	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
36648c2ecf20Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
36658c2ecf20Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
36668c2ecf20Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
36678c2ecf20Sopenharmony_ci	[APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
36688c2ecf20Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
36698c2ecf20Sopenharmony_ci	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
36708c2ecf20Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
36718c2ecf20Sopenharmony_ci	[GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
36728c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
36738c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
36748c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
36758c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
36768c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
36778c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
36788c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
36798c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
36808c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
36818c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
36828c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
36838c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
36848c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
36858c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
36868c2ecf20Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
36878c2ecf20Sopenharmony_ci	[GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
36888c2ecf20Sopenharmony_ci	[GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
36898c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
36908c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
36918c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
36928c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
36938c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
36948c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
36958c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
36968c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
36978c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
36988c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
36998c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
37008c2ecf20Sopenharmony_ci	[GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
37018c2ecf20Sopenharmony_ci	[GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
37028c2ecf20Sopenharmony_ci	[GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
37038c2ecf20Sopenharmony_ci	[GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
37048c2ecf20Sopenharmony_ci	[GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
37058c2ecf20Sopenharmony_ci	[GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
37068c2ecf20Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
37078c2ecf20Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
37088c2ecf20Sopenharmony_ci	[GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
37098c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
37108c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
37118c2ecf20Sopenharmony_ci	[GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
37128c2ecf20Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
37138c2ecf20Sopenharmony_ci	[GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
37148c2ecf20Sopenharmony_ci	[GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
37158c2ecf20Sopenharmony_ci	[GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
37168c2ecf20Sopenharmony_ci	[GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
37178c2ecf20Sopenharmony_ci	[GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
37188c2ecf20Sopenharmony_ci	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
37198c2ecf20Sopenharmony_ci	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
37208c2ecf20Sopenharmony_ci	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
37218c2ecf20Sopenharmony_ci	[GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
37228c2ecf20Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
37238c2ecf20Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
37248c2ecf20Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
37258c2ecf20Sopenharmony_ci	[GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
37268c2ecf20Sopenharmony_ci	[GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
37278c2ecf20Sopenharmony_ci	[GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
37288c2ecf20Sopenharmony_ci	[GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
37298c2ecf20Sopenharmony_ci	[GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
37308c2ecf20Sopenharmony_ci	[GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
37318c2ecf20Sopenharmony_ci	[GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
37328c2ecf20Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
37338c2ecf20Sopenharmony_ci	[GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
37348c2ecf20Sopenharmony_ci	[GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
37358c2ecf20Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
37368c2ecf20Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
37378c2ecf20Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
37388c2ecf20Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
37398c2ecf20Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
37408c2ecf20Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
37418c2ecf20Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
37428c2ecf20Sopenharmony_ci	[GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
37438c2ecf20Sopenharmony_ci	[GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
37448c2ecf20Sopenharmony_ci	[GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
37458c2ecf20Sopenharmony_ci	[GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
37468c2ecf20Sopenharmony_ci	[GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
37478c2ecf20Sopenharmony_ci	[GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
37488c2ecf20Sopenharmony_ci	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
37498c2ecf20Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
37508c2ecf20Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
37518c2ecf20Sopenharmony_ci	[GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
37528c2ecf20Sopenharmony_ci	[GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
37538c2ecf20Sopenharmony_ci	[GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
37548c2ecf20Sopenharmony_ci	[BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
37558c2ecf20Sopenharmony_ci	[GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
37568c2ecf20Sopenharmony_ci	[GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
37578c2ecf20Sopenharmony_ci	[BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
37588c2ecf20Sopenharmony_ci	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
37598c2ecf20Sopenharmony_ci	[GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
37608c2ecf20Sopenharmony_ci	[ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
37618c2ecf20Sopenharmony_ci	[ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
37628c2ecf20Sopenharmony_ci	[ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
37638c2ecf20Sopenharmony_ci	[ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
37648c2ecf20Sopenharmony_ci	[ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
37658c2ecf20Sopenharmony_ci	[CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
37668c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
37678c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
37688c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
37698c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
37708c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
37718c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
37728c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
37738c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
37748c2ecf20Sopenharmony_ci	[GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
37758c2ecf20Sopenharmony_ci	[GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
37768c2ecf20Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
37778c2ecf20Sopenharmony_ci	[GPLL3] = &gpll3.clkr,
37788c2ecf20Sopenharmony_ci	[GPLL3_VOTE] = &gpll3_vote,
37798c2ecf20Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
37808c2ecf20Sopenharmony_ci	[GPLL4_VOTE] = &gpll4_vote,
37818c2ecf20Sopenharmony_ci	[GPLL5] = &gpll5.clkr,
37828c2ecf20Sopenharmony_ci	[GPLL5_VOTE] = &gpll5_vote,
37838c2ecf20Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
37848c2ecf20Sopenharmony_ci	[GPLL6_VOTE] = &gpll6_vote,
37858c2ecf20Sopenharmony_ci	[BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
37868c2ecf20Sopenharmony_ci	[GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
37878c2ecf20Sopenharmony_ci	[ESC1_CLK_SRC] = &esc1_clk_src.clkr,
37888c2ecf20Sopenharmony_ci	[GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
37898c2ecf20Sopenharmony_ci	[PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
37908c2ecf20Sopenharmony_ci	[GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
37918c2ecf20Sopenharmony_ci	[GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
37928c2ecf20Sopenharmony_ci	[GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
37938c2ecf20Sopenharmony_ci	[GCC_MDP_RT_TBU_CLK] = &gcc_mdp_rt_tbu_clk.clkr,
37948c2ecf20Sopenharmony_ci	[USB_FS_SYSTEM_CLK_SRC] = &usb_fs_system_clk_src.clkr,
37958c2ecf20Sopenharmony_ci	[USB_FS_IC_CLK_SRC] = &usb_fs_ic_clk_src.clkr,
37968c2ecf20Sopenharmony_ci	[GCC_USB_FS_AHB_CLK] = &gcc_usb_fs_ahb_clk.clkr,
37978c2ecf20Sopenharmony_ci	[GCC_USB_FS_IC_CLK] = &gcc_usb_fs_ic_clk.clkr,
37988c2ecf20Sopenharmony_ci	[GCC_USB_FS_SYSTEM_CLK] = &gcc_usb_fs_system_clk.clkr,
37998c2ecf20Sopenharmony_ci	[GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
38008c2ecf20Sopenharmony_ci	[GCC_VENUS0_CORE1_VCODEC0_CLK] = &gcc_venus0_core1_vcodec0_clk.clkr,
38018c2ecf20Sopenharmony_ci	[GCC_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
38028c2ecf20Sopenharmony_ci};
38038c2ecf20Sopenharmony_ci
38048c2ecf20Sopenharmony_cistatic struct gdsc *gcc_msm8939_gdscs[] = {
38058c2ecf20Sopenharmony_ci	[VENUS_GDSC] = &venus_gdsc,
38068c2ecf20Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
38078c2ecf20Sopenharmony_ci	[JPEG_GDSC] = &jpeg_gdsc,
38088c2ecf20Sopenharmony_ci	[VFE_GDSC] = &vfe_gdsc,
38098c2ecf20Sopenharmony_ci	[OXILI_GDSC] = &oxili_gdsc,
38108c2ecf20Sopenharmony_ci	[VENUS_CORE0_GDSC] = &venus_core0_gdsc,
38118c2ecf20Sopenharmony_ci	[VENUS_CORE1_GDSC] = &venus_core1_gdsc,
38128c2ecf20Sopenharmony_ci};
38138c2ecf20Sopenharmony_ci
38148c2ecf20Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8939_resets[] = {
38158c2ecf20Sopenharmony_ci	[GCC_BLSP1_BCR] = { 0x01000 },
38168c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_BCR] = { 0x02000 },
38178c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART1_BCR] = { 0x02038 },
38188c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_BCR] = { 0x03008 },
38198c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART2_BCR] = { 0x03028 },
38208c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_BCR] = { 0x04018 },
38218c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART3_BCR] = { 0x04038 },
38228c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_BCR] = { 0x05018 },
38238c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_BCR] = { 0x06018 },
38248c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_BCR] = { 0x07018 },
38258c2ecf20Sopenharmony_ci	[GCC_IMEM_BCR] = { 0x0e000 },
38268c2ecf20Sopenharmony_ci	[GCC_SMMU_BCR] = { 0x12000 },
38278c2ecf20Sopenharmony_ci	[GCC_APSS_TCU_BCR] = { 0x12050 },
38288c2ecf20Sopenharmony_ci	[GCC_SMMU_XPU_BCR] = { 0x12054 },
38298c2ecf20Sopenharmony_ci	[GCC_PCNOC_TBU_BCR] = { 0x12058 },
38308c2ecf20Sopenharmony_ci	[GCC_PRNG_BCR] = { 0x13000 },
38318c2ecf20Sopenharmony_ci	[GCC_BOOT_ROM_BCR] = { 0x13008 },
38328c2ecf20Sopenharmony_ci	[GCC_CRYPTO_BCR] = { 0x16000 },
38338c2ecf20Sopenharmony_ci	[GCC_SEC_CTRL_BCR] = { 0x1a000 },
38348c2ecf20Sopenharmony_ci	[GCC_AUDIO_CORE_BCR] = { 0x1c008 },
38358c2ecf20Sopenharmony_ci	[GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
38368c2ecf20Sopenharmony_ci	[GCC_DEHR_BCR] = { 0x1f000 },
38378c2ecf20Sopenharmony_ci	[GCC_SYSTEM_NOC_BCR] = { 0x26000 },
38388c2ecf20Sopenharmony_ci	[GCC_PCNOC_BCR] = { 0x27018 },
38398c2ecf20Sopenharmony_ci	[GCC_TCSR_BCR] = { 0x28000 },
38408c2ecf20Sopenharmony_ci	[GCC_QDSS_BCR] = { 0x29000 },
38418c2ecf20Sopenharmony_ci	[GCC_DCD_BCR] = { 0x2a000 },
38428c2ecf20Sopenharmony_ci	[GCC_MSG_RAM_BCR] = { 0x2b000 },
38438c2ecf20Sopenharmony_ci	[GCC_MPM_BCR] = { 0x2c000 },
38448c2ecf20Sopenharmony_ci	[GCC_SPMI_BCR] = { 0x2e000 },
38458c2ecf20Sopenharmony_ci	[GCC_SPDM_BCR] = { 0x2f000 },
38468c2ecf20Sopenharmony_ci	[GCC_MM_SPDM_BCR] = { 0x2f024 },
38478c2ecf20Sopenharmony_ci	[GCC_BIMC_BCR] = { 0x31000 },
38488c2ecf20Sopenharmony_ci	[GCC_RBCPR_BCR] = { 0x33000 },
38498c2ecf20Sopenharmony_ci	[GCC_TLMM_BCR] = { 0x34000 },
38508c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI2_BCR] = { 0x3c038 },
38518c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI2PHY_BCR] = { 0x3c044 },
38528c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI2RDI_BCR] = { 0x3c04c },
38538c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI2PIX_BCR] = { 0x3c054 },
38548c2ecf20Sopenharmony_ci	[GCC_USB_FS_BCR] = { 0x3f000 },
38558c2ecf20Sopenharmony_ci	[GCC_USB_HS_BCR] = { 0x41000 },
38568c2ecf20Sopenharmony_ci	[GCC_USB2A_PHY_BCR] = { 0x41028 },
38578c2ecf20Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x42000 },
38588c2ecf20Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x43000 },
38598c2ecf20Sopenharmony_ci	[GCC_PDM_BCR] = { 0x44000 },
38608c2ecf20Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
38618c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
38628c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
38638c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
38648c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
38658c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
38668c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
38678c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
38688c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
38698c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
38708c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
38718c2ecf20Sopenharmony_ci	[GCC_MMSS_BCR] = { 0x4b000 },
38728c2ecf20Sopenharmony_ci	[GCC_VENUS0_BCR] = { 0x4c014 },
38738c2ecf20Sopenharmony_ci	[GCC_MDSS_BCR] = { 0x4d074 },
38748c2ecf20Sopenharmony_ci	[GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
38758c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
38768c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
38778c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
38788c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
38798c2ecf20Sopenharmony_ci	[GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
38808c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
38818c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
38828c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
38838c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
38848c2ecf20Sopenharmony_ci	[GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
38858c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CBCR] = { 0x0501c },
38868c2ecf20Sopenharmony_ci	[GCC_CAMSS_CCI_BCR] = { 0x51014 },
38878c2ecf20Sopenharmony_ci	[GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
38888c2ecf20Sopenharmony_ci	[GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
38898c2ecf20Sopenharmony_ci	[GCC_CAMSS_GP0_BCR] = { 0x54014 },
38908c2ecf20Sopenharmony_ci	[GCC_CAMSS_GP1_BCR] = { 0x55014 },
38918c2ecf20Sopenharmony_ci	[GCC_CAMSS_TOP_BCR] = { 0x56000 },
38928c2ecf20Sopenharmony_ci	[GCC_CAMSS_MICRO_BCR] = { 0x56008 },
38938c2ecf20Sopenharmony_ci	[GCC_CAMSS_JPEG_BCR] = { 0x57018 },
38948c2ecf20Sopenharmony_ci	[GCC_CAMSS_VFE_BCR] = { 0x58030 },
38958c2ecf20Sopenharmony_ci	[GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
38968c2ecf20Sopenharmony_ci	[GCC_OXILI_BCR] = { 0x59018 },
38978c2ecf20Sopenharmony_ci	[GCC_GMEM_BCR] = { 0x5902c },
38988c2ecf20Sopenharmony_ci	[GCC_CAMSS_AHB_BCR] = { 0x5a018 },
38998c2ecf20Sopenharmony_ci	[GCC_CAMSS_MCLK2_BCR] = { 0x5c014 },
39008c2ecf20Sopenharmony_ci	[GCC_MDP_TBU_BCR] = { 0x62000 },
39018c2ecf20Sopenharmony_ci	[GCC_GFX_TBU_BCR] = { 0x63000 },
39028c2ecf20Sopenharmony_ci	[GCC_GFX_TCU_BCR] = { 0x64000 },
39038c2ecf20Sopenharmony_ci	[GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
39048c2ecf20Sopenharmony_ci	[GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
39058c2ecf20Sopenharmony_ci	[GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
39068c2ecf20Sopenharmony_ci	[GCC_GTCU_AHB_BCR] = { 0x68000 },
39078c2ecf20Sopenharmony_ci	[GCC_SMMU_CFG_BCR] = { 0x69000 },
39088c2ecf20Sopenharmony_ci	[GCC_VFE_TBU_BCR] = { 0x6a000 },
39098c2ecf20Sopenharmony_ci	[GCC_VENUS_TBU_BCR] = { 0x6b000 },
39108c2ecf20Sopenharmony_ci	[GCC_JPEG_TBU_BCR] = { 0x6c000 },
39118c2ecf20Sopenharmony_ci	[GCC_PRONTO_TBU_BCR] = { 0x6d000 },
39128c2ecf20Sopenharmony_ci	[GCC_CPP_TBU_BCR] = { 0x6e000 },
39138c2ecf20Sopenharmony_ci	[GCC_MDP_RT_TBU_BCR] = { 0x6f000 },
39148c2ecf20Sopenharmony_ci	[GCC_SMMU_CATS_BCR] = { 0x7c000 },
39158c2ecf20Sopenharmony_ci};
39168c2ecf20Sopenharmony_ci
39178c2ecf20Sopenharmony_cistatic const struct regmap_config gcc_msm8939_regmap_config = {
39188c2ecf20Sopenharmony_ci	.reg_bits	= 32,
39198c2ecf20Sopenharmony_ci	.reg_stride	= 4,
39208c2ecf20Sopenharmony_ci	.val_bits	= 32,
39218c2ecf20Sopenharmony_ci	.max_register	= 0x80000,
39228c2ecf20Sopenharmony_ci	.fast_io	= true,
39238c2ecf20Sopenharmony_ci};
39248c2ecf20Sopenharmony_ci
39258c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8939_desc = {
39268c2ecf20Sopenharmony_ci	.config = &gcc_msm8939_regmap_config,
39278c2ecf20Sopenharmony_ci	.clks = gcc_msm8939_clocks,
39288c2ecf20Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8939_clocks),
39298c2ecf20Sopenharmony_ci	.resets = gcc_msm8939_resets,
39308c2ecf20Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8939_resets),
39318c2ecf20Sopenharmony_ci	.gdscs = gcc_msm8939_gdscs,
39328c2ecf20Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8939_gdscs),
39338c2ecf20Sopenharmony_ci};
39348c2ecf20Sopenharmony_ci
39358c2ecf20Sopenharmony_cistatic const struct of_device_id gcc_msm8939_match_table[] = {
39368c2ecf20Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8939" },
39378c2ecf20Sopenharmony_ci	{ }
39388c2ecf20Sopenharmony_ci};
39398c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8939_match_table);
39408c2ecf20Sopenharmony_ci
39418c2ecf20Sopenharmony_cistatic int gcc_msm8939_probe(struct platform_device *pdev)
39428c2ecf20Sopenharmony_ci{
39438c2ecf20Sopenharmony_ci	struct regmap *regmap;
39448c2ecf20Sopenharmony_ci
39458c2ecf20Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_msm8939_desc);
39468c2ecf20Sopenharmony_ci	if (IS_ERR(regmap))
39478c2ecf20Sopenharmony_ci		return PTR_ERR(regmap);
39488c2ecf20Sopenharmony_ci
39498c2ecf20Sopenharmony_ci	clk_pll_configure_sr_hpm_lp(&gpll3, regmap, &gpll3_config, true);
39508c2ecf20Sopenharmony_ci	clk_pll_configure_sr_hpm_lp(&gpll4, regmap, &gpll4_config, true);
39518c2ecf20Sopenharmony_ci
39528c2ecf20Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_msm8939_desc, regmap);
39538c2ecf20Sopenharmony_ci}
39548c2ecf20Sopenharmony_ci
39558c2ecf20Sopenharmony_cistatic struct platform_driver gcc_msm8939_driver = {
39568c2ecf20Sopenharmony_ci	.probe		= gcc_msm8939_probe,
39578c2ecf20Sopenharmony_ci	.driver		= {
39588c2ecf20Sopenharmony_ci		.name	= "gcc-msm8939",
39598c2ecf20Sopenharmony_ci		.of_match_table = gcc_msm8939_match_table,
39608c2ecf20Sopenharmony_ci	},
39618c2ecf20Sopenharmony_ci};
39628c2ecf20Sopenharmony_ci
39638c2ecf20Sopenharmony_cistatic int __init gcc_msm8939_init(void)
39648c2ecf20Sopenharmony_ci{
39658c2ecf20Sopenharmony_ci	return platform_driver_register(&gcc_msm8939_driver);
39668c2ecf20Sopenharmony_ci}
39678c2ecf20Sopenharmony_cicore_initcall(gcc_msm8939_init);
39688c2ecf20Sopenharmony_ci
39698c2ecf20Sopenharmony_cistatic void __exit gcc_msm8939_exit(void)
39708c2ecf20Sopenharmony_ci{
39718c2ecf20Sopenharmony_ci	platform_driver_unregister(&gcc_msm8939_driver);
39728c2ecf20Sopenharmony_ci}
39738c2ecf20Sopenharmony_cimodule_exit(gcc_msm8939_exit);
39748c2ecf20Sopenharmony_ci
39758c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC MSM8939 Driver");
39768c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
3977