18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2017, The Linux Foundation. All rights reserved.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#include <linux/kernel.h>
78c2ecf20Sopenharmony_ci#include <linux/err.h>
88c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
98c2ecf20Sopenharmony_ci#include <linux/module.h>
108c2ecf20Sopenharmony_ci#include <linux/of.h>
118c2ecf20Sopenharmony_ci#include <linux/of_device.h>
128c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
138c2ecf20Sopenharmony_ci#include <linux/regmap.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-ipq8074.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#include "common.h"
188c2ecf20Sopenharmony_ci#include "clk-regmap.h"
198c2ecf20Sopenharmony_ci#include "clk-pll.h"
208c2ecf20Sopenharmony_ci#include "clk-rcg.h"
218c2ecf20Sopenharmony_ci#include "clk-branch.h"
228c2ecf20Sopenharmony_ci#include "clk-alpha-pll.h"
238c2ecf20Sopenharmony_ci#include "clk-regmap-divider.h"
248c2ecf20Sopenharmony_ci#include "clk-regmap-mux.h"
258c2ecf20Sopenharmony_ci#include "reset.h"
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_cienum {
288c2ecf20Sopenharmony_ci	P_XO,
298c2ecf20Sopenharmony_ci	P_GPLL0,
308c2ecf20Sopenharmony_ci	P_GPLL0_DIV2,
318c2ecf20Sopenharmony_ci	P_GPLL2,
328c2ecf20Sopenharmony_ci	P_GPLL4,
338c2ecf20Sopenharmony_ci	P_GPLL6,
348c2ecf20Sopenharmony_ci	P_SLEEP_CLK,
358c2ecf20Sopenharmony_ci	P_PCIE20_PHY0_PIPE,
368c2ecf20Sopenharmony_ci	P_PCIE20_PHY1_PIPE,
378c2ecf20Sopenharmony_ci	P_USB3PHY_0_PIPE,
388c2ecf20Sopenharmony_ci	P_USB3PHY_1_PIPE,
398c2ecf20Sopenharmony_ci	P_UBI32_PLL,
408c2ecf20Sopenharmony_ci	P_NSS_CRYPTO_PLL,
418c2ecf20Sopenharmony_ci	P_BIAS_PLL,
428c2ecf20Sopenharmony_ci	P_BIAS_PLL_NSS_NOC,
438c2ecf20Sopenharmony_ci	P_UNIPHY0_RX,
448c2ecf20Sopenharmony_ci	P_UNIPHY0_TX,
458c2ecf20Sopenharmony_ci	P_UNIPHY1_RX,
468c2ecf20Sopenharmony_ci	P_UNIPHY1_TX,
478c2ecf20Sopenharmony_ci	P_UNIPHY2_RX,
488c2ecf20Sopenharmony_ci	P_UNIPHY2_TX,
498c2ecf20Sopenharmony_ci};
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_gpll0_out_main_div2[] = {
528c2ecf20Sopenharmony_ci	"xo",
538c2ecf20Sopenharmony_ci	"gpll0",
548c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
558c2ecf20Sopenharmony_ci};
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
588c2ecf20Sopenharmony_ci	{ P_XO, 0 },
598c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
608c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
618c2ecf20Sopenharmony_ci};
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
648c2ecf20Sopenharmony_ci	{ P_XO, 0 },
658c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
668c2ecf20Sopenharmony_ci};
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
698c2ecf20Sopenharmony_ci	"xo",
708c2ecf20Sopenharmony_ci	"gpll0",
718c2ecf20Sopenharmony_ci	"gpll2",
728c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
738c2ecf20Sopenharmony_ci};
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
768c2ecf20Sopenharmony_ci	{ P_XO, 0 },
778c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
788c2ecf20Sopenharmony_ci	{ P_GPLL2, 2 },
798c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
808c2ecf20Sopenharmony_ci};
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_sleep_clk[] = {
838c2ecf20Sopenharmony_ci	"xo",
848c2ecf20Sopenharmony_ci	"gpll0",
858c2ecf20Sopenharmony_ci	"sleep_clk",
868c2ecf20Sopenharmony_ci};
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_sleep_clk_map[] = {
898c2ecf20Sopenharmony_ci	{ P_XO, 0 },
908c2ecf20Sopenharmony_ci	{ P_GPLL0, 2 },
918c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
928c2ecf20Sopenharmony_ci};
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
958c2ecf20Sopenharmony_ci	"xo",
968c2ecf20Sopenharmony_ci	"gpll6",
978c2ecf20Sopenharmony_ci	"gpll0",
988c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
998c2ecf20Sopenharmony_ci};
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
1028c2ecf20Sopenharmony_ci	{ P_XO, 0 },
1038c2ecf20Sopenharmony_ci	{ P_GPLL6, 1 },
1048c2ecf20Sopenharmony_ci	{ P_GPLL0, 3 },
1058c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
1068c2ecf20Sopenharmony_ci};
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_out_main_div2_gpll0[] = {
1098c2ecf20Sopenharmony_ci	"xo",
1108c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
1118c2ecf20Sopenharmony_ci	"gpll0",
1128c2ecf20Sopenharmony_ci};
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
1158c2ecf20Sopenharmony_ci	{ P_XO, 0 },
1168c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 2 },
1178c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
1188c2ecf20Sopenharmony_ci};
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_cistatic const char * const gcc_usb3phy_0_cc_pipe_clk_xo[] = {
1218c2ecf20Sopenharmony_ci	"usb3phy_0_cc_pipe_clk",
1228c2ecf20Sopenharmony_ci	"xo",
1238c2ecf20Sopenharmony_ci};
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_cistatic const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
1268c2ecf20Sopenharmony_ci	{ P_USB3PHY_0_PIPE, 0 },
1278c2ecf20Sopenharmony_ci	{ P_XO, 2 },
1288c2ecf20Sopenharmony_ci};
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_cistatic const char * const gcc_usb3phy_1_cc_pipe_clk_xo[] = {
1318c2ecf20Sopenharmony_ci	"usb3phy_1_cc_pipe_clk",
1328c2ecf20Sopenharmony_ci	"xo",
1338c2ecf20Sopenharmony_ci};
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_cistatic const struct parent_map gcc_usb3phy_1_cc_pipe_clk_xo_map[] = {
1368c2ecf20Sopenharmony_ci	{ P_USB3PHY_1_PIPE, 0 },
1378c2ecf20Sopenharmony_ci	{ P_XO, 2 },
1388c2ecf20Sopenharmony_ci};
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_cistatic const char * const gcc_pcie20_phy0_pipe_clk_xo[] = {
1418c2ecf20Sopenharmony_ci	"pcie20_phy0_pipe_clk",
1428c2ecf20Sopenharmony_ci	"xo",
1438c2ecf20Sopenharmony_ci};
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
1468c2ecf20Sopenharmony_ci	{ P_PCIE20_PHY0_PIPE, 0 },
1478c2ecf20Sopenharmony_ci	{ P_XO, 2 },
1488c2ecf20Sopenharmony_ci};
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_cistatic const char * const gcc_pcie20_phy1_pipe_clk_xo[] = {
1518c2ecf20Sopenharmony_ci	"pcie20_phy1_pipe_clk",
1528c2ecf20Sopenharmony_ci	"xo",
1538c2ecf20Sopenharmony_ci};
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
1568c2ecf20Sopenharmony_ci	{ P_PCIE20_PHY1_PIPE, 0 },
1578c2ecf20Sopenharmony_ci	{ P_XO, 2 },
1588c2ecf20Sopenharmony_ci};
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_gpll6_gpll0_div2[] = {
1618c2ecf20Sopenharmony_ci	"xo",
1628c2ecf20Sopenharmony_ci	"gpll0",
1638c2ecf20Sopenharmony_ci	"gpll6",
1648c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
1658c2ecf20Sopenharmony_ci};
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
1688c2ecf20Sopenharmony_ci	{ P_XO, 0 },
1698c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
1708c2ecf20Sopenharmony_ci	{ P_GPLL6, 2 },
1718c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
1728c2ecf20Sopenharmony_ci};
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
1758c2ecf20Sopenharmony_ci	"xo",
1768c2ecf20Sopenharmony_ci	"gpll0",
1778c2ecf20Sopenharmony_ci	"gpll6",
1788c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
1798c2ecf20Sopenharmony_ci};
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
1828c2ecf20Sopenharmony_ci	{ P_XO, 0 },
1838c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
1848c2ecf20Sopenharmony_ci	{ P_GPLL6, 2 },
1858c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 3 },
1868c2ecf20Sopenharmony_ci};
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_cistatic const char * const gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2[] = {
1898c2ecf20Sopenharmony_ci	"xo",
1908c2ecf20Sopenharmony_ci	"bias_pll_nss_noc_clk",
1918c2ecf20Sopenharmony_ci	"gpll0",
1928c2ecf20Sopenharmony_ci	"gpll2",
1938c2ecf20Sopenharmony_ci};
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map[] = {
1968c2ecf20Sopenharmony_ci	{ P_XO, 0 },
1978c2ecf20Sopenharmony_ci	{ P_BIAS_PLL_NSS_NOC, 1 },
1988c2ecf20Sopenharmony_ci	{ P_GPLL0, 2 },
1998c2ecf20Sopenharmony_ci	{ P_GPLL2, 3 },
2008c2ecf20Sopenharmony_ci};
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_cistatic const char * const gcc_xo_nss_crypto_pll_gpll0[] = {
2038c2ecf20Sopenharmony_ci	"xo",
2048c2ecf20Sopenharmony_ci	"nss_crypto_pll",
2058c2ecf20Sopenharmony_ci	"gpll0",
2068c2ecf20Sopenharmony_ci};
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
2098c2ecf20Sopenharmony_ci	{ P_XO, 0 },
2108c2ecf20Sopenharmony_ci	{ P_NSS_CRYPTO_PLL, 1 },
2118c2ecf20Sopenharmony_ci	{ P_GPLL0, 2 },
2128c2ecf20Sopenharmony_ci};
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_cistatic const char * const gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
2158c2ecf20Sopenharmony_ci	"xo",
2168c2ecf20Sopenharmony_ci	"ubi32_pll",
2178c2ecf20Sopenharmony_ci	"gpll0",
2188c2ecf20Sopenharmony_ci	"gpll2",
2198c2ecf20Sopenharmony_ci	"gpll4",
2208c2ecf20Sopenharmony_ci	"gpll6",
2218c2ecf20Sopenharmony_ci};
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
2248c2ecf20Sopenharmony_ci	{ P_XO, 0 },
2258c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 1 },
2268c2ecf20Sopenharmony_ci	{ P_GPLL0, 2 },
2278c2ecf20Sopenharmony_ci	{ P_GPLL2, 3 },
2288c2ecf20Sopenharmony_ci	{ P_GPLL4, 4 },
2298c2ecf20Sopenharmony_ci	{ P_GPLL6, 5 },
2308c2ecf20Sopenharmony_ci};
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_out_main_div2[] = {
2338c2ecf20Sopenharmony_ci	"xo",
2348c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
2358c2ecf20Sopenharmony_ci};
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_out_main_div2_map[] = {
2388c2ecf20Sopenharmony_ci	{ P_XO, 0 },
2398c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 1 },
2408c2ecf20Sopenharmony_ci};
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistatic const char * const gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
2438c2ecf20Sopenharmony_ci	"xo",
2448c2ecf20Sopenharmony_ci	"bias_pll_cc_clk",
2458c2ecf20Sopenharmony_ci	"gpll0",
2468c2ecf20Sopenharmony_ci	"gpll4",
2478c2ecf20Sopenharmony_ci	"nss_crypto_pll",
2488c2ecf20Sopenharmony_ci	"ubi32_pll",
2498c2ecf20Sopenharmony_ci};
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
2528c2ecf20Sopenharmony_ci	{ P_XO, 0 },
2538c2ecf20Sopenharmony_ci	{ P_BIAS_PLL, 1 },
2548c2ecf20Sopenharmony_ci	{ P_GPLL0, 2 },
2558c2ecf20Sopenharmony_ci	{ P_GPLL4, 3 },
2568c2ecf20Sopenharmony_ci	{ P_NSS_CRYPTO_PLL, 4 },
2578c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 5 },
2588c2ecf20Sopenharmony_ci};
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_gpll4[] = {
2618c2ecf20Sopenharmony_ci	"xo",
2628c2ecf20Sopenharmony_ci	"gpll0",
2638c2ecf20Sopenharmony_ci	"gpll4",
2648c2ecf20Sopenharmony_ci};
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
2678c2ecf20Sopenharmony_ci	{ P_XO, 0 },
2688c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
2698c2ecf20Sopenharmony_ci	{ P_GPLL4, 2 },
2708c2ecf20Sopenharmony_ci};
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_cistatic const char * const gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
2738c2ecf20Sopenharmony_ci	"xo",
2748c2ecf20Sopenharmony_ci	"uniphy0_gcc_rx_clk",
2758c2ecf20Sopenharmony_ci	"uniphy0_gcc_tx_clk",
2768c2ecf20Sopenharmony_ci	"ubi32_pll",
2778c2ecf20Sopenharmony_ci	"bias_pll_cc_clk",
2788c2ecf20Sopenharmony_ci};
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
2818c2ecf20Sopenharmony_ci	{ P_XO, 0 },
2828c2ecf20Sopenharmony_ci	{ P_UNIPHY0_RX, 1 },
2838c2ecf20Sopenharmony_ci	{ P_UNIPHY0_TX, 2 },
2848c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 5 },
2858c2ecf20Sopenharmony_ci	{ P_BIAS_PLL, 6 },
2868c2ecf20Sopenharmony_ci};
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_cistatic const char * const gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
2898c2ecf20Sopenharmony_ci	"xo",
2908c2ecf20Sopenharmony_ci	"uniphy0_gcc_tx_clk",
2918c2ecf20Sopenharmony_ci	"uniphy0_gcc_rx_clk",
2928c2ecf20Sopenharmony_ci	"ubi32_pll",
2938c2ecf20Sopenharmony_ci	"bias_pll_cc_clk",
2948c2ecf20Sopenharmony_ci};
2958c2ecf20Sopenharmony_ci
2968c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
2978c2ecf20Sopenharmony_ci	{ P_XO, 0 },
2988c2ecf20Sopenharmony_ci	{ P_UNIPHY0_TX, 1 },
2998c2ecf20Sopenharmony_ci	{ P_UNIPHY0_RX, 2 },
3008c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 5 },
3018c2ecf20Sopenharmony_ci	{ P_BIAS_PLL, 6 },
3028c2ecf20Sopenharmony_ci};
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_cistatic const char * const gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
3058c2ecf20Sopenharmony_ci	"xo",
3068c2ecf20Sopenharmony_ci	"uniphy0_gcc_rx_clk",
3078c2ecf20Sopenharmony_ci	"uniphy0_gcc_tx_clk",
3088c2ecf20Sopenharmony_ci	"uniphy1_gcc_rx_clk",
3098c2ecf20Sopenharmony_ci	"uniphy1_gcc_tx_clk",
3108c2ecf20Sopenharmony_ci	"ubi32_pll",
3118c2ecf20Sopenharmony_ci	"bias_pll_cc_clk",
3128c2ecf20Sopenharmony_ci};
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_cistatic const struct parent_map
3158c2ecf20Sopenharmony_cigcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
3168c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3178c2ecf20Sopenharmony_ci	{ P_UNIPHY0_RX, 1 },
3188c2ecf20Sopenharmony_ci	{ P_UNIPHY0_TX, 2 },
3198c2ecf20Sopenharmony_ci	{ P_UNIPHY1_RX, 3 },
3208c2ecf20Sopenharmony_ci	{ P_UNIPHY1_TX, 4 },
3218c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 5 },
3228c2ecf20Sopenharmony_ci	{ P_BIAS_PLL, 6 },
3238c2ecf20Sopenharmony_ci};
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_cistatic const char * const gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
3268c2ecf20Sopenharmony_ci	"xo",
3278c2ecf20Sopenharmony_ci	"uniphy0_gcc_tx_clk",
3288c2ecf20Sopenharmony_ci	"uniphy0_gcc_rx_clk",
3298c2ecf20Sopenharmony_ci	"uniphy1_gcc_tx_clk",
3308c2ecf20Sopenharmony_ci	"uniphy1_gcc_rx_clk",
3318c2ecf20Sopenharmony_ci	"ubi32_pll",
3328c2ecf20Sopenharmony_ci	"bias_pll_cc_clk",
3338c2ecf20Sopenharmony_ci};
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_cistatic const struct parent_map
3368c2ecf20Sopenharmony_cigcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
3378c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3388c2ecf20Sopenharmony_ci	{ P_UNIPHY0_TX, 1 },
3398c2ecf20Sopenharmony_ci	{ P_UNIPHY0_RX, 2 },
3408c2ecf20Sopenharmony_ci	{ P_UNIPHY1_TX, 3 },
3418c2ecf20Sopenharmony_ci	{ P_UNIPHY1_RX, 4 },
3428c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 5 },
3438c2ecf20Sopenharmony_ci	{ P_BIAS_PLL, 6 },
3448c2ecf20Sopenharmony_ci};
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_cistatic const char * const gcc_xo_uniphy2_rx_tx_ubi32_bias[] = {
3478c2ecf20Sopenharmony_ci	"xo",
3488c2ecf20Sopenharmony_ci	"uniphy2_gcc_rx_clk",
3498c2ecf20Sopenharmony_ci	"uniphy2_gcc_tx_clk",
3508c2ecf20Sopenharmony_ci	"ubi32_pll",
3518c2ecf20Sopenharmony_ci	"bias_pll_cc_clk",
3528c2ecf20Sopenharmony_ci};
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_uniphy2_rx_tx_ubi32_bias_map[] = {
3558c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3568c2ecf20Sopenharmony_ci	{ P_UNIPHY2_RX, 1 },
3578c2ecf20Sopenharmony_ci	{ P_UNIPHY2_TX, 2 },
3588c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 5 },
3598c2ecf20Sopenharmony_ci	{ P_BIAS_PLL, 6 },
3608c2ecf20Sopenharmony_ci};
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_cistatic const char * const gcc_xo_uniphy2_tx_rx_ubi32_bias[] = {
3638c2ecf20Sopenharmony_ci	"xo",
3648c2ecf20Sopenharmony_ci	"uniphy2_gcc_tx_clk",
3658c2ecf20Sopenharmony_ci	"uniphy2_gcc_rx_clk",
3668c2ecf20Sopenharmony_ci	"ubi32_pll",
3678c2ecf20Sopenharmony_ci	"bias_pll_cc_clk",
3688c2ecf20Sopenharmony_ci};
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_uniphy2_tx_rx_ubi32_bias_map[] = {
3718c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3728c2ecf20Sopenharmony_ci	{ P_UNIPHY2_TX, 1 },
3738c2ecf20Sopenharmony_ci	{ P_UNIPHY2_RX, 2 },
3748c2ecf20Sopenharmony_ci	{ P_UBI32_PLL, 5 },
3758c2ecf20Sopenharmony_ci	{ P_BIAS_PLL, 6 },
3768c2ecf20Sopenharmony_ci};
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_cistatic const char * const gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
3798c2ecf20Sopenharmony_ci	"xo",
3808c2ecf20Sopenharmony_ci	"gpll0",
3818c2ecf20Sopenharmony_ci	"gpll6",
3828c2ecf20Sopenharmony_ci	"gpll0_out_main_div2",
3838c2ecf20Sopenharmony_ci	"sleep_clk",
3848c2ecf20Sopenharmony_ci};
3858c2ecf20Sopenharmony_ci
3868c2ecf20Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
3878c2ecf20Sopenharmony_ci	{ P_XO, 0 },
3888c2ecf20Sopenharmony_ci	{ P_GPLL0, 1 },
3898c2ecf20Sopenharmony_ci	{ P_GPLL6, 2 },
3908c2ecf20Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
3918c2ecf20Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
3928c2ecf20Sopenharmony_ci};
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll0_main = {
3958c2ecf20Sopenharmony_ci	.offset = 0x21000,
3968c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
3978c2ecf20Sopenharmony_ci	.clkr = {
3988c2ecf20Sopenharmony_ci		.enable_reg = 0x0b000,
3998c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
4008c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4018c2ecf20Sopenharmony_ci			.name = "gpll0_main",
4028c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
4038c2ecf20Sopenharmony_ci				"xo"
4048c2ecf20Sopenharmony_ci			},
4058c2ecf20Sopenharmony_ci			.num_parents = 1,
4068c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
4078c2ecf20Sopenharmony_ci		},
4088c2ecf20Sopenharmony_ci	},
4098c2ecf20Sopenharmony_ci};
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_cistatic struct clk_fixed_factor gpll0_out_main_div2 = {
4128c2ecf20Sopenharmony_ci	.mult = 1,
4138c2ecf20Sopenharmony_ci	.div = 2,
4148c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
4158c2ecf20Sopenharmony_ci		.name = "gpll0_out_main_div2",
4168c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
4178c2ecf20Sopenharmony_ci			"gpll0_main"
4188c2ecf20Sopenharmony_ci		},
4198c2ecf20Sopenharmony_ci		.num_parents = 1,
4208c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
4218c2ecf20Sopenharmony_ci	},
4228c2ecf20Sopenharmony_ci};
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = {
4258c2ecf20Sopenharmony_ci	.offset = 0x21000,
4268c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
4278c2ecf20Sopenharmony_ci	.width = 4,
4288c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
4298c2ecf20Sopenharmony_ci		.name = "gpll0",
4308c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
4318c2ecf20Sopenharmony_ci			"gpll0_main"
4328c2ecf20Sopenharmony_ci		},
4338c2ecf20Sopenharmony_ci		.num_parents = 1,
4348c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
4358c2ecf20Sopenharmony_ci	},
4368c2ecf20Sopenharmony_ci};
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll2_main = {
4398c2ecf20Sopenharmony_ci	.offset = 0x4a000,
4408c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
4418c2ecf20Sopenharmony_ci	.clkr = {
4428c2ecf20Sopenharmony_ci		.enable_reg = 0x0b000,
4438c2ecf20Sopenharmony_ci		.enable_mask = BIT(2),
4448c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4458c2ecf20Sopenharmony_ci			.name = "gpll2_main",
4468c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
4478c2ecf20Sopenharmony_ci				"xo"
4488c2ecf20Sopenharmony_ci			},
4498c2ecf20Sopenharmony_ci			.num_parents = 1,
4508c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
4518c2ecf20Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
4528c2ecf20Sopenharmony_ci		},
4538c2ecf20Sopenharmony_ci	},
4548c2ecf20Sopenharmony_ci};
4558c2ecf20Sopenharmony_ci
4568c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2 = {
4578c2ecf20Sopenharmony_ci	.offset = 0x4a000,
4588c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
4598c2ecf20Sopenharmony_ci	.width = 4,
4608c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
4618c2ecf20Sopenharmony_ci		.name = "gpll2",
4628c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
4638c2ecf20Sopenharmony_ci			"gpll2_main"
4648c2ecf20Sopenharmony_ci		},
4658c2ecf20Sopenharmony_ci		.num_parents = 1,
4668c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
4678c2ecf20Sopenharmony_ci	},
4688c2ecf20Sopenharmony_ci};
4698c2ecf20Sopenharmony_ci
4708c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll4_main = {
4718c2ecf20Sopenharmony_ci	.offset = 0x24000,
4728c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
4738c2ecf20Sopenharmony_ci	.clkr = {
4748c2ecf20Sopenharmony_ci		.enable_reg = 0x0b000,
4758c2ecf20Sopenharmony_ci		.enable_mask = BIT(5),
4768c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4778c2ecf20Sopenharmony_ci			.name = "gpll4_main",
4788c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
4798c2ecf20Sopenharmony_ci				"xo"
4808c2ecf20Sopenharmony_ci			},
4818c2ecf20Sopenharmony_ci			.num_parents = 1,
4828c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
4838c2ecf20Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
4848c2ecf20Sopenharmony_ci		},
4858c2ecf20Sopenharmony_ci	},
4868c2ecf20Sopenharmony_ci};
4878c2ecf20Sopenharmony_ci
4888c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4 = {
4898c2ecf20Sopenharmony_ci	.offset = 0x24000,
4908c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
4918c2ecf20Sopenharmony_ci	.width = 4,
4928c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
4938c2ecf20Sopenharmony_ci		.name = "gpll4",
4948c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
4958c2ecf20Sopenharmony_ci			"gpll4_main"
4968c2ecf20Sopenharmony_ci		},
4978c2ecf20Sopenharmony_ci		.num_parents = 1,
4988c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
4998c2ecf20Sopenharmony_ci	},
5008c2ecf20Sopenharmony_ci};
5018c2ecf20Sopenharmony_ci
5028c2ecf20Sopenharmony_cistatic struct clk_alpha_pll gpll6_main = {
5038c2ecf20Sopenharmony_ci	.offset = 0x37000,
5048c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
5058c2ecf20Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
5068c2ecf20Sopenharmony_ci	.clkr = {
5078c2ecf20Sopenharmony_ci		.enable_reg = 0x0b000,
5088c2ecf20Sopenharmony_ci		.enable_mask = BIT(7),
5098c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5108c2ecf20Sopenharmony_ci			.name = "gpll6_main",
5118c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
5128c2ecf20Sopenharmony_ci				"xo"
5138c2ecf20Sopenharmony_ci			},
5148c2ecf20Sopenharmony_ci			.num_parents = 1,
5158c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
5168c2ecf20Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
5178c2ecf20Sopenharmony_ci		},
5188c2ecf20Sopenharmony_ci	},
5198c2ecf20Sopenharmony_ci};
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll6 = {
5228c2ecf20Sopenharmony_ci	.offset = 0x37000,
5238c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
5248c2ecf20Sopenharmony_ci	.width = 2,
5258c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
5268c2ecf20Sopenharmony_ci		.name = "gpll6",
5278c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
5288c2ecf20Sopenharmony_ci			"gpll6_main"
5298c2ecf20Sopenharmony_ci		},
5308c2ecf20Sopenharmony_ci		.num_parents = 1,
5318c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
5328c2ecf20Sopenharmony_ci	},
5338c2ecf20Sopenharmony_ci};
5348c2ecf20Sopenharmony_ci
5358c2ecf20Sopenharmony_cistatic struct clk_fixed_factor gpll6_out_main_div2 = {
5368c2ecf20Sopenharmony_ci	.mult = 1,
5378c2ecf20Sopenharmony_ci	.div = 2,
5388c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
5398c2ecf20Sopenharmony_ci		.name = "gpll6_out_main_div2",
5408c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
5418c2ecf20Sopenharmony_ci			"gpll6_main"
5428c2ecf20Sopenharmony_ci		},
5438c2ecf20Sopenharmony_ci		.num_parents = 1,
5448c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
5458c2ecf20Sopenharmony_ci	},
5468c2ecf20Sopenharmony_ci};
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_cistatic struct clk_alpha_pll ubi32_pll_main = {
5498c2ecf20Sopenharmony_ci	.offset = 0x25000,
5508c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
5518c2ecf20Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
5528c2ecf20Sopenharmony_ci	.clkr = {
5538c2ecf20Sopenharmony_ci		.enable_reg = 0x0b000,
5548c2ecf20Sopenharmony_ci		.enable_mask = BIT(6),
5558c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5568c2ecf20Sopenharmony_ci			.name = "ubi32_pll_main",
5578c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
5588c2ecf20Sopenharmony_ci				"xo"
5598c2ecf20Sopenharmony_ci			},
5608c2ecf20Sopenharmony_ci			.num_parents = 1,
5618c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_huayra_ops,
5628c2ecf20Sopenharmony_ci		},
5638c2ecf20Sopenharmony_ci	},
5648c2ecf20Sopenharmony_ci};
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv ubi32_pll = {
5678c2ecf20Sopenharmony_ci	.offset = 0x25000,
5688c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
5698c2ecf20Sopenharmony_ci	.width = 2,
5708c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
5718c2ecf20Sopenharmony_ci		.name = "ubi32_pll",
5728c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
5738c2ecf20Sopenharmony_ci			"ubi32_pll_main"
5748c2ecf20Sopenharmony_ci		},
5758c2ecf20Sopenharmony_ci		.num_parents = 1,
5768c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
5778c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
5788c2ecf20Sopenharmony_ci	},
5798c2ecf20Sopenharmony_ci};
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_cistatic struct clk_alpha_pll nss_crypto_pll_main = {
5828c2ecf20Sopenharmony_ci	.offset = 0x22000,
5838c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
5848c2ecf20Sopenharmony_ci	.clkr = {
5858c2ecf20Sopenharmony_ci		.enable_reg = 0x0b000,
5868c2ecf20Sopenharmony_ci		.enable_mask = BIT(4),
5878c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5888c2ecf20Sopenharmony_ci			.name = "nss_crypto_pll_main",
5898c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
5908c2ecf20Sopenharmony_ci				"xo"
5918c2ecf20Sopenharmony_ci			},
5928c2ecf20Sopenharmony_ci			.num_parents = 1,
5938c2ecf20Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
5948c2ecf20Sopenharmony_ci		},
5958c2ecf20Sopenharmony_ci	},
5968c2ecf20Sopenharmony_ci};
5978c2ecf20Sopenharmony_ci
5988c2ecf20Sopenharmony_cistatic struct clk_alpha_pll_postdiv nss_crypto_pll = {
5998c2ecf20Sopenharmony_ci	.offset = 0x22000,
6008c2ecf20Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
6018c2ecf20Sopenharmony_ci	.width = 4,
6028c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6038c2ecf20Sopenharmony_ci		.name = "nss_crypto_pll",
6048c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
6058c2ecf20Sopenharmony_ci			"nss_crypto_pll_main"
6068c2ecf20Sopenharmony_ci		},
6078c2ecf20Sopenharmony_ci		.num_parents = 1,
6088c2ecf20Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
6098c2ecf20Sopenharmony_ci	},
6108c2ecf20Sopenharmony_ci};
6118c2ecf20Sopenharmony_ci
6128c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
6138c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
6148c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
6158c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
6168c2ecf20Sopenharmony_ci	{ }
6178c2ecf20Sopenharmony_ci};
6188c2ecf20Sopenharmony_ci
6198c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcnoc_bfdcd_clk_src = {
6208c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x27000,
6218c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
6228c2ecf20Sopenharmony_ci	.hid_width = 5,
6238c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
6248c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6258c2ecf20Sopenharmony_ci		.name = "pcnoc_bfdcd_clk_src",
6268c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
6278c2ecf20Sopenharmony_ci		.num_parents = 3,
6288c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6298c2ecf20Sopenharmony_ci		.flags = CLK_IS_CRITICAL,
6308c2ecf20Sopenharmony_ci	},
6318c2ecf20Sopenharmony_ci};
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_cistatic struct clk_fixed_factor pcnoc_clk_src = {
6348c2ecf20Sopenharmony_ci	.mult = 1,
6358c2ecf20Sopenharmony_ci	.div = 1,
6368c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
6378c2ecf20Sopenharmony_ci		.name = "pcnoc_clk_src",
6388c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
6398c2ecf20Sopenharmony_ci			"pcnoc_bfdcd_clk_src"
6408c2ecf20Sopenharmony_ci		},
6418c2ecf20Sopenharmony_ci		.num_parents = 1,
6428c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
6438c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
6448c2ecf20Sopenharmony_ci	},
6458c2ecf20Sopenharmony_ci};
6468c2ecf20Sopenharmony_ci
6478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sleep_clk_src = {
6488c2ecf20Sopenharmony_ci	.halt_reg = 0x30000,
6498c2ecf20Sopenharmony_ci	.clkr = {
6508c2ecf20Sopenharmony_ci		.enable_reg = 0x30000,
6518c2ecf20Sopenharmony_ci		.enable_mask = BIT(1),
6528c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6538c2ecf20Sopenharmony_ci			.name = "gcc_sleep_clk_src",
6548c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
6558c2ecf20Sopenharmony_ci				"sleep_clk"
6568c2ecf20Sopenharmony_ci			},
6578c2ecf20Sopenharmony_ci			.num_parents = 1,
6588c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
6598c2ecf20Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
6608c2ecf20Sopenharmony_ci		},
6618c2ecf20Sopenharmony_ci	},
6628c2ecf20Sopenharmony_ci};
6638c2ecf20Sopenharmony_ci
6648c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
6658c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
6668c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
6678c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
6688c2ecf20Sopenharmony_ci	{ }
6698c2ecf20Sopenharmony_ci};
6708c2ecf20Sopenharmony_ci
6718c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
6728c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0200c,
6738c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
6748c2ecf20Sopenharmony_ci	.hid_width = 5,
6758c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
6768c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6778c2ecf20Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
6788c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
6798c2ecf20Sopenharmony_ci		.num_parents = 3,
6808c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
6818c2ecf20Sopenharmony_ci	},
6828c2ecf20Sopenharmony_ci};
6838c2ecf20Sopenharmony_ci
6848c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
6858c2ecf20Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
6868c2ecf20Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
6878c2ecf20Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
6888c2ecf20Sopenharmony_ci	F(12500000, P_GPLL0_DIV2, 16, 1, 2),
6898c2ecf20Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
6908c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
6918c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
6928c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
6938c2ecf20Sopenharmony_ci	{ }
6948c2ecf20Sopenharmony_ci};
6958c2ecf20Sopenharmony_ci
6968c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
6978c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x02024,
6988c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
6998c2ecf20Sopenharmony_ci	.mnd_width = 8,
7008c2ecf20Sopenharmony_ci	.hid_width = 5,
7018c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7028c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7038c2ecf20Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
7048c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7058c2ecf20Sopenharmony_ci		.num_parents = 3,
7068c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7078c2ecf20Sopenharmony_ci	},
7088c2ecf20Sopenharmony_ci};
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
7118c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03000,
7128c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
7138c2ecf20Sopenharmony_ci	.hid_width = 5,
7148c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7158c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7168c2ecf20Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
7178c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7188c2ecf20Sopenharmony_ci		.num_parents = 3,
7198c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7208c2ecf20Sopenharmony_ci	},
7218c2ecf20Sopenharmony_ci};
7228c2ecf20Sopenharmony_ci
7238c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
7248c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03014,
7258c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
7268c2ecf20Sopenharmony_ci	.mnd_width = 8,
7278c2ecf20Sopenharmony_ci	.hid_width = 5,
7288c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7298c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7308c2ecf20Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
7318c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7328c2ecf20Sopenharmony_ci		.num_parents = 3,
7338c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7348c2ecf20Sopenharmony_ci	},
7358c2ecf20Sopenharmony_ci};
7368c2ecf20Sopenharmony_ci
7378c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
7388c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x04000,
7398c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
7408c2ecf20Sopenharmony_ci	.hid_width = 5,
7418c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7428c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7438c2ecf20Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
7448c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7458c2ecf20Sopenharmony_ci		.num_parents = 3,
7468c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7478c2ecf20Sopenharmony_ci	},
7488c2ecf20Sopenharmony_ci};
7498c2ecf20Sopenharmony_ci
7508c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
7518c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x04014,
7528c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
7538c2ecf20Sopenharmony_ci	.mnd_width = 8,
7548c2ecf20Sopenharmony_ci	.hid_width = 5,
7558c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7568c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7578c2ecf20Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
7588c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7598c2ecf20Sopenharmony_ci		.num_parents = 3,
7608c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7618c2ecf20Sopenharmony_ci	},
7628c2ecf20Sopenharmony_ci};
7638c2ecf20Sopenharmony_ci
7648c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
7658c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x05000,
7668c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
7678c2ecf20Sopenharmony_ci	.hid_width = 5,
7688c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7698c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7708c2ecf20Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
7718c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7728c2ecf20Sopenharmony_ci		.num_parents = 3,
7738c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7748c2ecf20Sopenharmony_ci	},
7758c2ecf20Sopenharmony_ci};
7768c2ecf20Sopenharmony_ci
7778c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
7788c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x05014,
7798c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
7808c2ecf20Sopenharmony_ci	.mnd_width = 8,
7818c2ecf20Sopenharmony_ci	.hid_width = 5,
7828c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7838c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7848c2ecf20Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
7858c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7868c2ecf20Sopenharmony_ci		.num_parents = 3,
7878c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
7888c2ecf20Sopenharmony_ci	},
7898c2ecf20Sopenharmony_ci};
7908c2ecf20Sopenharmony_ci
7918c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
7928c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x06000,
7938c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
7948c2ecf20Sopenharmony_ci	.hid_width = 5,
7958c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
7968c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7978c2ecf20Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
7988c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
7998c2ecf20Sopenharmony_ci		.num_parents = 3,
8008c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8018c2ecf20Sopenharmony_ci	},
8028c2ecf20Sopenharmony_ci};
8038c2ecf20Sopenharmony_ci
8048c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
8058c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x06014,
8068c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
8078c2ecf20Sopenharmony_ci	.mnd_width = 8,
8088c2ecf20Sopenharmony_ci	.hid_width = 5,
8098c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
8108c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8118c2ecf20Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
8128c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
8138c2ecf20Sopenharmony_ci		.num_parents = 3,
8148c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8158c2ecf20Sopenharmony_ci	},
8168c2ecf20Sopenharmony_ci};
8178c2ecf20Sopenharmony_ci
8188c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
8198c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x07000,
8208c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
8218c2ecf20Sopenharmony_ci	.hid_width = 5,
8228c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
8238c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8248c2ecf20Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
8258c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
8268c2ecf20Sopenharmony_ci		.num_parents = 3,
8278c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8288c2ecf20Sopenharmony_ci	},
8298c2ecf20Sopenharmony_ci};
8308c2ecf20Sopenharmony_ci
8318c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
8328c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x07014,
8338c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
8348c2ecf20Sopenharmony_ci	.mnd_width = 8,
8358c2ecf20Sopenharmony_ci	.hid_width = 5,
8368c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
8378c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8388c2ecf20Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
8398c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
8408c2ecf20Sopenharmony_ci		.num_parents = 3,
8418c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8428c2ecf20Sopenharmony_ci	},
8438c2ecf20Sopenharmony_ci};
8448c2ecf20Sopenharmony_ci
8458c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
8468c2ecf20Sopenharmony_ci	F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
8478c2ecf20Sopenharmony_ci	F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
8488c2ecf20Sopenharmony_ci	F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
8498c2ecf20Sopenharmony_ci	F(16000000, P_GPLL0_DIV2, 5, 1, 5),
8508c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
8518c2ecf20Sopenharmony_ci	F(24000000, P_GPLL0, 1, 3, 100),
8528c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
8538c2ecf20Sopenharmony_ci	F(32000000, P_GPLL0, 1, 1, 25),
8548c2ecf20Sopenharmony_ci	F(40000000, P_GPLL0, 1, 1, 20),
8558c2ecf20Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 500),
8568c2ecf20Sopenharmony_ci	F(48000000, P_GPLL0, 1, 3, 50),
8578c2ecf20Sopenharmony_ci	F(51200000, P_GPLL0, 1, 8, 125),
8588c2ecf20Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 100),
8598c2ecf20Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1152, 15625),
8608c2ecf20Sopenharmony_ci	F(60000000, P_GPLL0, 1, 3, 40),
8618c2ecf20Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 1, 1),
8628c2ecf20Sopenharmony_ci	{ }
8638c2ecf20Sopenharmony_ci};
8648c2ecf20Sopenharmony_ci
8658c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
8668c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x02044,
8678c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
8688c2ecf20Sopenharmony_ci	.mnd_width = 16,
8698c2ecf20Sopenharmony_ci	.hid_width = 5,
8708c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
8718c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8728c2ecf20Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
8738c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
8748c2ecf20Sopenharmony_ci		.num_parents = 3,
8758c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8768c2ecf20Sopenharmony_ci	},
8778c2ecf20Sopenharmony_ci};
8788c2ecf20Sopenharmony_ci
8798c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
8808c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x03034,
8818c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
8828c2ecf20Sopenharmony_ci	.mnd_width = 16,
8838c2ecf20Sopenharmony_ci	.hid_width = 5,
8848c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
8858c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8868c2ecf20Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
8878c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
8888c2ecf20Sopenharmony_ci		.num_parents = 3,
8898c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
8908c2ecf20Sopenharmony_ci	},
8918c2ecf20Sopenharmony_ci};
8928c2ecf20Sopenharmony_ci
8938c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = {
8948c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x04034,
8958c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
8968c2ecf20Sopenharmony_ci	.mnd_width = 16,
8978c2ecf20Sopenharmony_ci	.hid_width = 5,
8988c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
8998c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9008c2ecf20Sopenharmony_ci		.name = "blsp1_uart3_apps_clk_src",
9018c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
9028c2ecf20Sopenharmony_ci		.num_parents = 3,
9038c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9048c2ecf20Sopenharmony_ci	},
9058c2ecf20Sopenharmony_ci};
9068c2ecf20Sopenharmony_ci
9078c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart4_apps_clk_src = {
9088c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x05034,
9098c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
9108c2ecf20Sopenharmony_ci	.mnd_width = 16,
9118c2ecf20Sopenharmony_ci	.hid_width = 5,
9128c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
9138c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9148c2ecf20Sopenharmony_ci		.name = "blsp1_uart4_apps_clk_src",
9158c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
9168c2ecf20Sopenharmony_ci		.num_parents = 3,
9178c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9188c2ecf20Sopenharmony_ci	},
9198c2ecf20Sopenharmony_ci};
9208c2ecf20Sopenharmony_ci
9218c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart5_apps_clk_src = {
9228c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x06034,
9238c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
9248c2ecf20Sopenharmony_ci	.mnd_width = 16,
9258c2ecf20Sopenharmony_ci	.hid_width = 5,
9268c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
9278c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9288c2ecf20Sopenharmony_ci		.name = "blsp1_uart5_apps_clk_src",
9298c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
9308c2ecf20Sopenharmony_ci		.num_parents = 3,
9318c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9328c2ecf20Sopenharmony_ci	},
9338c2ecf20Sopenharmony_ci};
9348c2ecf20Sopenharmony_ci
9358c2ecf20Sopenharmony_cistatic struct clk_rcg2 blsp1_uart6_apps_clk_src = {
9368c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x07034,
9378c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
9388c2ecf20Sopenharmony_ci	.mnd_width = 16,
9398c2ecf20Sopenharmony_ci	.hid_width = 5,
9408c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
9418c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9428c2ecf20Sopenharmony_ci		.name = "blsp1_uart6_apps_clk_src",
9438c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
9448c2ecf20Sopenharmony_ci		.num_parents = 3,
9458c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9468c2ecf20Sopenharmony_ci	},
9478c2ecf20Sopenharmony_ci};
9488c2ecf20Sopenharmony_ci
9498c2ecf20Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0[] = {
9508c2ecf20Sopenharmony_ci	{ .fw_name = "xo" },
9518c2ecf20Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
9528c2ecf20Sopenharmony_ci};
9538c2ecf20Sopenharmony_ci
9548c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
9558c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
9568c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
9578c2ecf20Sopenharmony_ci	{ }
9588c2ecf20Sopenharmony_ci};
9598c2ecf20Sopenharmony_ci
9608c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie0_axi_clk_src = {
9618c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x75054,
9628c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_axi_clk_src,
9638c2ecf20Sopenharmony_ci	.hid_width = 5,
9648c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
9658c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9668c2ecf20Sopenharmony_ci		.name = "pcie0_axi_clk_src",
9678c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
9688c2ecf20Sopenharmony_ci		.num_parents = 2,
9698c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9708c2ecf20Sopenharmony_ci	},
9718c2ecf20Sopenharmony_ci};
9728c2ecf20Sopenharmony_ci
9738c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
9748c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
9758c2ecf20Sopenharmony_ci};
9768c2ecf20Sopenharmony_ci
9778c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie0_aux_clk_src = {
9788c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x75024,
9798c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_aux_clk_src,
9808c2ecf20Sopenharmony_ci	.mnd_width = 16,
9818c2ecf20Sopenharmony_ci	.hid_width = 5,
9828c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_sleep_clk_map,
9838c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9848c2ecf20Sopenharmony_ci		.name = "pcie0_aux_clk_src",
9858c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_sleep_clk,
9868c2ecf20Sopenharmony_ci		.num_parents = 3,
9878c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
9888c2ecf20Sopenharmony_ci	},
9898c2ecf20Sopenharmony_ci};
9908c2ecf20Sopenharmony_ci
9918c2ecf20Sopenharmony_cistatic struct clk_regmap_mux pcie0_pipe_clk_src = {
9928c2ecf20Sopenharmony_ci	.reg = 0x7501c,
9938c2ecf20Sopenharmony_ci	.shift = 8,
9948c2ecf20Sopenharmony_ci	.width = 2,
9958c2ecf20Sopenharmony_ci	.parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
9968c2ecf20Sopenharmony_ci	.clkr = {
9978c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
9988c2ecf20Sopenharmony_ci			.name = "pcie0_pipe_clk_src",
9998c2ecf20Sopenharmony_ci			.parent_names = gcc_pcie20_phy0_pipe_clk_xo,
10008c2ecf20Sopenharmony_ci			.num_parents = 2,
10018c2ecf20Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
10028c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
10038c2ecf20Sopenharmony_ci		},
10048c2ecf20Sopenharmony_ci	},
10058c2ecf20Sopenharmony_ci};
10068c2ecf20Sopenharmony_ci
10078c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie1_axi_clk_src = {
10088c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x76054,
10098c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_axi_clk_src,
10108c2ecf20Sopenharmony_ci	.hid_width = 5,
10118c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
10128c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10138c2ecf20Sopenharmony_ci		.name = "pcie1_axi_clk_src",
10148c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
10158c2ecf20Sopenharmony_ci		.num_parents = 2,
10168c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10178c2ecf20Sopenharmony_ci	},
10188c2ecf20Sopenharmony_ci};
10198c2ecf20Sopenharmony_ci
10208c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie1_aux_clk_src = {
10218c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x76024,
10228c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_aux_clk_src,
10238c2ecf20Sopenharmony_ci	.mnd_width = 16,
10248c2ecf20Sopenharmony_ci	.hid_width = 5,
10258c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_sleep_clk_map,
10268c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10278c2ecf20Sopenharmony_ci		.name = "pcie1_aux_clk_src",
10288c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_sleep_clk,
10298c2ecf20Sopenharmony_ci		.num_parents = 3,
10308c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10318c2ecf20Sopenharmony_ci	},
10328c2ecf20Sopenharmony_ci};
10338c2ecf20Sopenharmony_ci
10348c2ecf20Sopenharmony_cistatic struct clk_regmap_mux pcie1_pipe_clk_src = {
10358c2ecf20Sopenharmony_ci	.reg = 0x7601c,
10368c2ecf20Sopenharmony_ci	.shift = 8,
10378c2ecf20Sopenharmony_ci	.width = 2,
10388c2ecf20Sopenharmony_ci	.parent_map = gcc_pcie20_phy1_pipe_clk_xo_map,
10398c2ecf20Sopenharmony_ci	.clkr = {
10408c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
10418c2ecf20Sopenharmony_ci			.name = "pcie1_pipe_clk_src",
10428c2ecf20Sopenharmony_ci			.parent_names = gcc_pcie20_phy1_pipe_clk_xo,
10438c2ecf20Sopenharmony_ci			.num_parents = 2,
10448c2ecf20Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
10458c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
10468c2ecf20Sopenharmony_ci		},
10478c2ecf20Sopenharmony_ci	},
10488c2ecf20Sopenharmony_ci};
10498c2ecf20Sopenharmony_ci
10508c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
10518c2ecf20Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
10528c2ecf20Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
10538c2ecf20Sopenharmony_ci	F(24000000, P_GPLL2, 12, 1, 4),
10548c2ecf20Sopenharmony_ci	F(48000000, P_GPLL2, 12, 1, 2),
10558c2ecf20Sopenharmony_ci	F(96000000, P_GPLL2, 12, 0, 0),
10568c2ecf20Sopenharmony_ci	F(177777778, P_GPLL0, 4.5, 0, 0),
10578c2ecf20Sopenharmony_ci	F(192000000, P_GPLL2, 6, 0, 0),
10588c2ecf20Sopenharmony_ci	F(384000000, P_GPLL2, 3, 0, 0),
10598c2ecf20Sopenharmony_ci	{ }
10608c2ecf20Sopenharmony_ci};
10618c2ecf20Sopenharmony_ci
10628c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
10638c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x42004,
10648c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_sdcc_apps_clk_src,
10658c2ecf20Sopenharmony_ci	.mnd_width = 8,
10668c2ecf20Sopenharmony_ci	.hid_width = 5,
10678c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
10688c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10698c2ecf20Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
10708c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
10718c2ecf20Sopenharmony_ci		.num_parents = 4,
10728c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
10738c2ecf20Sopenharmony_ci	},
10748c2ecf20Sopenharmony_ci};
10758c2ecf20Sopenharmony_ci
10768c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
10778c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
10788c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
10798c2ecf20Sopenharmony_ci	F(308570000, P_GPLL6, 3.5, 0, 0),
10808c2ecf20Sopenharmony_ci};
10818c2ecf20Sopenharmony_ci
10828c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc1_ice_core_clk_src = {
10838c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x5d000,
10848c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_sdcc_ice_core_clk_src,
10858c2ecf20Sopenharmony_ci	.mnd_width = 8,
10868c2ecf20Sopenharmony_ci	.hid_width = 5,
10878c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
10888c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10898c2ecf20Sopenharmony_ci		.name = "sdcc1_ice_core_clk_src",
10908c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll6_gpll0_div2,
10918c2ecf20Sopenharmony_ci		.num_parents = 4,
10928c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
10938c2ecf20Sopenharmony_ci	},
10948c2ecf20Sopenharmony_ci};
10958c2ecf20Sopenharmony_ci
10968c2ecf20Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
10978c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x43004,
10988c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_sdcc_apps_clk_src,
10998c2ecf20Sopenharmony_ci	.mnd_width = 8,
11008c2ecf20Sopenharmony_ci	.hid_width = 5,
11018c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
11028c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11038c2ecf20Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
11048c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
11058c2ecf20Sopenharmony_ci		.num_parents = 4,
11068c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
11078c2ecf20Sopenharmony_ci	},
11088c2ecf20Sopenharmony_ci};
11098c2ecf20Sopenharmony_ci
11108c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_usb_master_clk_src[] = {
11118c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
11128c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
11138c2ecf20Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
11148c2ecf20Sopenharmony_ci	{ }
11158c2ecf20Sopenharmony_ci};
11168c2ecf20Sopenharmony_ci
11178c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb0_master_clk_src = {
11188c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3e00c,
11198c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb_master_clk_src,
11208c2ecf20Sopenharmony_ci	.mnd_width = 8,
11218c2ecf20Sopenharmony_ci	.hid_width = 5,
11228c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
11238c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11248c2ecf20Sopenharmony_ci		.name = "usb0_master_clk_src",
11258c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
11268c2ecf20Sopenharmony_ci		.num_parents = 3,
11278c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11288c2ecf20Sopenharmony_ci	},
11298c2ecf20Sopenharmony_ci};
11308c2ecf20Sopenharmony_ci
11318c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_usb_aux_clk_src[] = {
11328c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
11338c2ecf20Sopenharmony_ci	{ }
11348c2ecf20Sopenharmony_ci};
11358c2ecf20Sopenharmony_ci
11368c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb0_aux_clk_src = {
11378c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3e05c,
11388c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb_aux_clk_src,
11398c2ecf20Sopenharmony_ci	.mnd_width = 16,
11408c2ecf20Sopenharmony_ci	.hid_width = 5,
11418c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_sleep_clk_map,
11428c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11438c2ecf20Sopenharmony_ci		.name = "usb0_aux_clk_src",
11448c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_sleep_clk,
11458c2ecf20Sopenharmony_ci		.num_parents = 3,
11468c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11478c2ecf20Sopenharmony_ci	},
11488c2ecf20Sopenharmony_ci};
11498c2ecf20Sopenharmony_ci
11508c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
11518c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
11528c2ecf20Sopenharmony_ci	F(20000000, P_GPLL6, 6, 1, 9),
11538c2ecf20Sopenharmony_ci	F(60000000, P_GPLL6, 6, 1, 3),
11548c2ecf20Sopenharmony_ci	{ }
11558c2ecf20Sopenharmony_ci};
11568c2ecf20Sopenharmony_ci
11578c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb0_mock_utmi_clk_src = {
11588c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3e020,
11598c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb_mock_utmi_clk_src,
11608c2ecf20Sopenharmony_ci	.mnd_width = 8,
11618c2ecf20Sopenharmony_ci	.hid_width = 5,
11628c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
11638c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11648c2ecf20Sopenharmony_ci		.name = "usb0_mock_utmi_clk_src",
11658c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
11668c2ecf20Sopenharmony_ci		.num_parents = 4,
11678c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11688c2ecf20Sopenharmony_ci	},
11698c2ecf20Sopenharmony_ci};
11708c2ecf20Sopenharmony_ci
11718c2ecf20Sopenharmony_cistatic struct clk_regmap_mux usb0_pipe_clk_src = {
11728c2ecf20Sopenharmony_ci	.reg = 0x3e048,
11738c2ecf20Sopenharmony_ci	.shift = 8,
11748c2ecf20Sopenharmony_ci	.width = 2,
11758c2ecf20Sopenharmony_ci	.parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
11768c2ecf20Sopenharmony_ci	.clkr = {
11778c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11788c2ecf20Sopenharmony_ci			.name = "usb0_pipe_clk_src",
11798c2ecf20Sopenharmony_ci			.parent_names = gcc_usb3phy_0_cc_pipe_clk_xo,
11808c2ecf20Sopenharmony_ci			.num_parents = 2,
11818c2ecf20Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
11828c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
11838c2ecf20Sopenharmony_ci		},
11848c2ecf20Sopenharmony_ci	},
11858c2ecf20Sopenharmony_ci};
11868c2ecf20Sopenharmony_ci
11878c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb1_master_clk_src = {
11888c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3f00c,
11898c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb_master_clk_src,
11908c2ecf20Sopenharmony_ci	.mnd_width = 8,
11918c2ecf20Sopenharmony_ci	.hid_width = 5,
11928c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
11938c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11948c2ecf20Sopenharmony_ci		.name = "usb1_master_clk_src",
11958c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
11968c2ecf20Sopenharmony_ci		.num_parents = 3,
11978c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
11988c2ecf20Sopenharmony_ci	},
11998c2ecf20Sopenharmony_ci};
12008c2ecf20Sopenharmony_ci
12018c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb1_aux_clk_src = {
12028c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3f05c,
12038c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb_aux_clk_src,
12048c2ecf20Sopenharmony_ci	.mnd_width = 16,
12058c2ecf20Sopenharmony_ci	.hid_width = 5,
12068c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_sleep_clk_map,
12078c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12088c2ecf20Sopenharmony_ci		.name = "usb1_aux_clk_src",
12098c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_sleep_clk,
12108c2ecf20Sopenharmony_ci		.num_parents = 3,
12118c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12128c2ecf20Sopenharmony_ci	},
12138c2ecf20Sopenharmony_ci};
12148c2ecf20Sopenharmony_ci
12158c2ecf20Sopenharmony_cistatic struct clk_rcg2 usb1_mock_utmi_clk_src = {
12168c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x3f020,
12178c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_usb_mock_utmi_clk_src,
12188c2ecf20Sopenharmony_ci	.mnd_width = 8,
12198c2ecf20Sopenharmony_ci	.hid_width = 5,
12208c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
12218c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12228c2ecf20Sopenharmony_ci		.name = "usb1_mock_utmi_clk_src",
12238c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
12248c2ecf20Sopenharmony_ci		.num_parents = 4,
12258c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12268c2ecf20Sopenharmony_ci	},
12278c2ecf20Sopenharmony_ci};
12288c2ecf20Sopenharmony_ci
12298c2ecf20Sopenharmony_cistatic struct clk_regmap_mux usb1_pipe_clk_src = {
12308c2ecf20Sopenharmony_ci	.reg = 0x3f048,
12318c2ecf20Sopenharmony_ci	.shift = 8,
12328c2ecf20Sopenharmony_ci	.width = 2,
12338c2ecf20Sopenharmony_ci	.parent_map = gcc_usb3phy_1_cc_pipe_clk_xo_map,
12348c2ecf20Sopenharmony_ci	.clkr = {
12358c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
12368c2ecf20Sopenharmony_ci			.name = "usb1_pipe_clk_src",
12378c2ecf20Sopenharmony_ci			.parent_names = gcc_usb3phy_1_cc_pipe_clk_xo,
12388c2ecf20Sopenharmony_ci			.num_parents = 2,
12398c2ecf20Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
12408c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
12418c2ecf20Sopenharmony_ci		},
12428c2ecf20Sopenharmony_ci	},
12438c2ecf20Sopenharmony_ci};
12448c2ecf20Sopenharmony_ci
12458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_xo_clk_src = {
12468c2ecf20Sopenharmony_ci	.halt_reg = 0x30018,
12478c2ecf20Sopenharmony_ci	.clkr = {
12488c2ecf20Sopenharmony_ci		.enable_reg = 0x30018,
12498c2ecf20Sopenharmony_ci		.enable_mask = BIT(1),
12508c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
12518c2ecf20Sopenharmony_ci			.name = "gcc_xo_clk_src",
12528c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
12538c2ecf20Sopenharmony_ci				"xo"
12548c2ecf20Sopenharmony_ci			},
12558c2ecf20Sopenharmony_ci			.num_parents = 1,
12568c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
12578c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
12588c2ecf20Sopenharmony_ci		},
12598c2ecf20Sopenharmony_ci	},
12608c2ecf20Sopenharmony_ci};
12618c2ecf20Sopenharmony_ci
12628c2ecf20Sopenharmony_cistatic struct clk_fixed_factor gcc_xo_div4_clk_src = {
12638c2ecf20Sopenharmony_ci	.mult = 1,
12648c2ecf20Sopenharmony_ci	.div = 4,
12658c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
12668c2ecf20Sopenharmony_ci		.name = "gcc_xo_div4_clk_src",
12678c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
12688c2ecf20Sopenharmony_ci			"gcc_xo_clk_src"
12698c2ecf20Sopenharmony_ci		},
12708c2ecf20Sopenharmony_ci		.num_parents = 1,
12718c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
12728c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
12738c2ecf20Sopenharmony_ci	},
12748c2ecf20Sopenharmony_ci};
12758c2ecf20Sopenharmony_ci
12768c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
12778c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
12788c2ecf20Sopenharmony_ci	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
12798c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
12808c2ecf20Sopenharmony_ci	F(133333333, P_GPLL0, 6, 0, 0),
12818c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
12828c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
12838c2ecf20Sopenharmony_ci	F(266666667, P_GPLL0, 3, 0, 0),
12848c2ecf20Sopenharmony_ci	{ }
12858c2ecf20Sopenharmony_ci};
12868c2ecf20Sopenharmony_ci
12878c2ecf20Sopenharmony_cistatic struct clk_rcg2 system_noc_bfdcd_clk_src = {
12888c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x26004,
12898c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_system_noc_bfdcd_clk_src,
12908c2ecf20Sopenharmony_ci	.hid_width = 5,
12918c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
12928c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12938c2ecf20Sopenharmony_ci		.name = "system_noc_bfdcd_clk_src",
12948c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
12958c2ecf20Sopenharmony_ci		.num_parents = 4,
12968c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
12978c2ecf20Sopenharmony_ci		.flags = CLK_IS_CRITICAL,
12988c2ecf20Sopenharmony_ci	},
12998c2ecf20Sopenharmony_ci};
13008c2ecf20Sopenharmony_ci
13018c2ecf20Sopenharmony_cistatic struct clk_fixed_factor system_noc_clk_src = {
13028c2ecf20Sopenharmony_ci	.mult = 1,
13038c2ecf20Sopenharmony_ci	.div = 1,
13048c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
13058c2ecf20Sopenharmony_ci		.name = "system_noc_clk_src",
13068c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
13078c2ecf20Sopenharmony_ci			"system_noc_bfdcd_clk_src"
13088c2ecf20Sopenharmony_ci		},
13098c2ecf20Sopenharmony_ci		.num_parents = 1,
13108c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
13118c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
13128c2ecf20Sopenharmony_ci	},
13138c2ecf20Sopenharmony_ci};
13148c2ecf20Sopenharmony_ci
13158c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_ce_clk_src[] = {
13168c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
13178c2ecf20Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
13188c2ecf20Sopenharmony_ci	{ }
13198c2ecf20Sopenharmony_ci};
13208c2ecf20Sopenharmony_ci
13218c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_ce_clk_src = {
13228c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68098,
13238c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_ce_clk_src,
13248c2ecf20Sopenharmony_ci	.hid_width = 5,
13258c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
13268c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13278c2ecf20Sopenharmony_ci		.name = "nss_ce_clk_src",
13288c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
13298c2ecf20Sopenharmony_ci		.num_parents = 2,
13308c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
13318c2ecf20Sopenharmony_ci	},
13328c2ecf20Sopenharmony_ci};
13338c2ecf20Sopenharmony_ci
13348c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_noc_bfdcd_clk_src[] = {
13358c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
13368c2ecf20Sopenharmony_ci	F(461500000, P_BIAS_PLL_NSS_NOC, 1, 0, 0),
13378c2ecf20Sopenharmony_ci	{ }
13388c2ecf20Sopenharmony_ci};
13398c2ecf20Sopenharmony_ci
13408c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_noc_bfdcd_clk_src = {
13418c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68088,
13428c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_noc_bfdcd_clk_src,
13438c2ecf20Sopenharmony_ci	.hid_width = 5,
13448c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map,
13458c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13468c2ecf20Sopenharmony_ci		.name = "nss_noc_bfdcd_clk_src",
13478c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2,
13488c2ecf20Sopenharmony_ci		.num_parents = 4,
13498c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
13508c2ecf20Sopenharmony_ci	},
13518c2ecf20Sopenharmony_ci};
13528c2ecf20Sopenharmony_ci
13538c2ecf20Sopenharmony_cistatic struct clk_fixed_factor nss_noc_clk_src = {
13548c2ecf20Sopenharmony_ci	.mult = 1,
13558c2ecf20Sopenharmony_ci	.div = 1,
13568c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
13578c2ecf20Sopenharmony_ci		.name = "nss_noc_clk_src",
13588c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
13598c2ecf20Sopenharmony_ci			"nss_noc_bfdcd_clk_src"
13608c2ecf20Sopenharmony_ci		},
13618c2ecf20Sopenharmony_ci		.num_parents = 1,
13628c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
13638c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
13648c2ecf20Sopenharmony_ci	},
13658c2ecf20Sopenharmony_ci};
13668c2ecf20Sopenharmony_ci
13678c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
13688c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
13698c2ecf20Sopenharmony_ci	F(600000000, P_NSS_CRYPTO_PLL, 1, 0, 0),
13708c2ecf20Sopenharmony_ci	{ }
13718c2ecf20Sopenharmony_ci};
13728c2ecf20Sopenharmony_ci
13738c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_crypto_clk_src = {
13748c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68144,
13758c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_crypto_clk_src,
13768c2ecf20Sopenharmony_ci	.mnd_width = 16,
13778c2ecf20Sopenharmony_ci	.hid_width = 5,
13788c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
13798c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13808c2ecf20Sopenharmony_ci		.name = "nss_crypto_clk_src",
13818c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_nss_crypto_pll_gpll0,
13828c2ecf20Sopenharmony_ci		.num_parents = 3,
13838c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
13848c2ecf20Sopenharmony_ci	},
13858c2ecf20Sopenharmony_ci};
13868c2ecf20Sopenharmony_ci
13878c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
13888c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
13898c2ecf20Sopenharmony_ci	F(187200000, P_UBI32_PLL, 8, 0, 0),
13908c2ecf20Sopenharmony_ci	F(748800000, P_UBI32_PLL, 2, 0, 0),
13918c2ecf20Sopenharmony_ci	F(1497600000, P_UBI32_PLL, 1, 0, 0),
13928c2ecf20Sopenharmony_ci	F(1689600000, P_UBI32_PLL, 1, 0, 0),
13938c2ecf20Sopenharmony_ci	{ }
13948c2ecf20Sopenharmony_ci};
13958c2ecf20Sopenharmony_ci
13968c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_ubi0_clk_src = {
13978c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68104,
13988c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_ubi_clk_src,
13998c2ecf20Sopenharmony_ci	.hid_width = 5,
14008c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
14018c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14028c2ecf20Sopenharmony_ci		.name = "nss_ubi0_clk_src",
14038c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
14048c2ecf20Sopenharmony_ci		.num_parents = 6,
14058c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14068c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
14078c2ecf20Sopenharmony_ci	},
14088c2ecf20Sopenharmony_ci};
14098c2ecf20Sopenharmony_ci
14108c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_ubi0_div_clk_src = {
14118c2ecf20Sopenharmony_ci	.reg = 0x68118,
14128c2ecf20Sopenharmony_ci	.shift = 0,
14138c2ecf20Sopenharmony_ci	.width = 4,
14148c2ecf20Sopenharmony_ci	.clkr = {
14158c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
14168c2ecf20Sopenharmony_ci			.name = "nss_ubi0_div_clk_src",
14178c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
14188c2ecf20Sopenharmony_ci				"nss_ubi0_clk_src"
14198c2ecf20Sopenharmony_ci			},
14208c2ecf20Sopenharmony_ci			.num_parents = 1,
14218c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ro_ops,
14228c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
14238c2ecf20Sopenharmony_ci		},
14248c2ecf20Sopenharmony_ci	},
14258c2ecf20Sopenharmony_ci};
14268c2ecf20Sopenharmony_ci
14278c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_ubi1_clk_src = {
14288c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68124,
14298c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_ubi_clk_src,
14308c2ecf20Sopenharmony_ci	.hid_width = 5,
14318c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
14328c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14338c2ecf20Sopenharmony_ci		.name = "nss_ubi1_clk_src",
14348c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
14358c2ecf20Sopenharmony_ci		.num_parents = 6,
14368c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14378c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
14388c2ecf20Sopenharmony_ci	},
14398c2ecf20Sopenharmony_ci};
14408c2ecf20Sopenharmony_ci
14418c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_ubi1_div_clk_src = {
14428c2ecf20Sopenharmony_ci	.reg = 0x68138,
14438c2ecf20Sopenharmony_ci	.shift = 0,
14448c2ecf20Sopenharmony_ci	.width = 4,
14458c2ecf20Sopenharmony_ci	.clkr = {
14468c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
14478c2ecf20Sopenharmony_ci			.name = "nss_ubi1_div_clk_src",
14488c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
14498c2ecf20Sopenharmony_ci				"nss_ubi1_clk_src"
14508c2ecf20Sopenharmony_ci			},
14518c2ecf20Sopenharmony_ci			.num_parents = 1,
14528c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ro_ops,
14538c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
14548c2ecf20Sopenharmony_ci		},
14558c2ecf20Sopenharmony_ci	},
14568c2ecf20Sopenharmony_ci};
14578c2ecf20Sopenharmony_ci
14588c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_ubi_mpt_clk_src[] = {
14598c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
14608c2ecf20Sopenharmony_ci	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
14618c2ecf20Sopenharmony_ci	{ }
14628c2ecf20Sopenharmony_ci};
14638c2ecf20Sopenharmony_ci
14648c2ecf20Sopenharmony_cistatic struct clk_rcg2 ubi_mpt_clk_src = {
14658c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68090,
14668c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_ubi_mpt_clk_src,
14678c2ecf20Sopenharmony_ci	.hid_width = 5,
14688c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_out_main_div2_map,
14698c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14708c2ecf20Sopenharmony_ci		.name = "ubi_mpt_clk_src",
14718c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_out_main_div2,
14728c2ecf20Sopenharmony_ci		.num_parents = 2,
14738c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14748c2ecf20Sopenharmony_ci	},
14758c2ecf20Sopenharmony_ci};
14768c2ecf20Sopenharmony_ci
14778c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_imem_clk_src[] = {
14788c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
14798c2ecf20Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
14808c2ecf20Sopenharmony_ci	{ }
14818c2ecf20Sopenharmony_ci};
14828c2ecf20Sopenharmony_ci
14838c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_imem_clk_src = {
14848c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68158,
14858c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_imem_clk_src,
14868c2ecf20Sopenharmony_ci	.hid_width = 5,
14878c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll4_map,
14888c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14898c2ecf20Sopenharmony_ci		.name = "nss_imem_clk_src",
14908c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll4,
14918c2ecf20Sopenharmony_ci		.num_parents = 3,
14928c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
14938c2ecf20Sopenharmony_ci	},
14948c2ecf20Sopenharmony_ci};
14958c2ecf20Sopenharmony_ci
14968c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
14978c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
14988c2ecf20Sopenharmony_ci	F(300000000, P_BIAS_PLL, 1, 0, 0),
14998c2ecf20Sopenharmony_ci	{ }
15008c2ecf20Sopenharmony_ci};
15018c2ecf20Sopenharmony_ci
15028c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_ppe_clk_src = {
15038c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68080,
15048c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_ppe_clk_src,
15058c2ecf20Sopenharmony_ci	.hid_width = 5,
15068c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
15078c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15088c2ecf20Sopenharmony_ci		.name = "nss_ppe_clk_src",
15098c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
15108c2ecf20Sopenharmony_ci		.num_parents = 6,
15118c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
15128c2ecf20Sopenharmony_ci	},
15138c2ecf20Sopenharmony_ci};
15148c2ecf20Sopenharmony_ci
15158c2ecf20Sopenharmony_cistatic struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
15168c2ecf20Sopenharmony_ci	.mult = 1,
15178c2ecf20Sopenharmony_ci	.div = 4,
15188c2ecf20Sopenharmony_ci	.hw.init = &(struct clk_init_data){
15198c2ecf20Sopenharmony_ci		.name = "nss_ppe_cdiv_clk_src",
15208c2ecf20Sopenharmony_ci		.parent_names = (const char *[]){
15218c2ecf20Sopenharmony_ci			"nss_ppe_clk_src"
15228c2ecf20Sopenharmony_ci		},
15238c2ecf20Sopenharmony_ci		.num_parents = 1,
15248c2ecf20Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
15258c2ecf20Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
15268c2ecf20Sopenharmony_ci	},
15278c2ecf20Sopenharmony_ci};
15288c2ecf20Sopenharmony_ci
15298c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
15308c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
15318c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY0_RX, 5, 0, 0),
15328c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY0_RX, 1, 0, 0),
15338c2ecf20Sopenharmony_ci	{ }
15348c2ecf20Sopenharmony_ci};
15358c2ecf20Sopenharmony_ci
15368c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port1_rx_clk_src = {
15378c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68020,
15388c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_rx_clk_src,
15398c2ecf20Sopenharmony_ci	.hid_width = 5,
15408c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
15418c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15428c2ecf20Sopenharmony_ci		.name = "nss_port1_rx_clk_src",
15438c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
15448c2ecf20Sopenharmony_ci		.num_parents = 5,
15458c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
15468c2ecf20Sopenharmony_ci	},
15478c2ecf20Sopenharmony_ci};
15488c2ecf20Sopenharmony_ci
15498c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port1_rx_div_clk_src = {
15508c2ecf20Sopenharmony_ci	.reg = 0x68400,
15518c2ecf20Sopenharmony_ci	.shift = 0,
15528c2ecf20Sopenharmony_ci	.width = 4,
15538c2ecf20Sopenharmony_ci	.clkr = {
15548c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
15558c2ecf20Sopenharmony_ci			.name = "nss_port1_rx_div_clk_src",
15568c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
15578c2ecf20Sopenharmony_ci				"nss_port1_rx_clk_src"
15588c2ecf20Sopenharmony_ci			},
15598c2ecf20Sopenharmony_ci			.num_parents = 1,
15608c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
15618c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15628c2ecf20Sopenharmony_ci		},
15638c2ecf20Sopenharmony_ci	},
15648c2ecf20Sopenharmony_ci};
15658c2ecf20Sopenharmony_ci
15668c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
15678c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
15688c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY0_TX, 5, 0, 0),
15698c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY0_TX, 1, 0, 0),
15708c2ecf20Sopenharmony_ci	{ }
15718c2ecf20Sopenharmony_ci};
15728c2ecf20Sopenharmony_ci
15738c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port1_tx_clk_src = {
15748c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68028,
15758c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_tx_clk_src,
15768c2ecf20Sopenharmony_ci	.hid_width = 5,
15778c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
15788c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15798c2ecf20Sopenharmony_ci		.name = "nss_port1_tx_clk_src",
15808c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
15818c2ecf20Sopenharmony_ci		.num_parents = 5,
15828c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
15838c2ecf20Sopenharmony_ci	},
15848c2ecf20Sopenharmony_ci};
15858c2ecf20Sopenharmony_ci
15868c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port1_tx_div_clk_src = {
15878c2ecf20Sopenharmony_ci	.reg = 0x68404,
15888c2ecf20Sopenharmony_ci	.shift = 0,
15898c2ecf20Sopenharmony_ci	.width = 4,
15908c2ecf20Sopenharmony_ci	.clkr = {
15918c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
15928c2ecf20Sopenharmony_ci			.name = "nss_port1_tx_div_clk_src",
15938c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
15948c2ecf20Sopenharmony_ci				"nss_port1_tx_clk_src"
15958c2ecf20Sopenharmony_ci			},
15968c2ecf20Sopenharmony_ci			.num_parents = 1,
15978c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
15988c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15998c2ecf20Sopenharmony_ci		},
16008c2ecf20Sopenharmony_ci	},
16018c2ecf20Sopenharmony_ci};
16028c2ecf20Sopenharmony_ci
16038c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port2_rx_clk_src = {
16048c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68030,
16058c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_rx_clk_src,
16068c2ecf20Sopenharmony_ci	.hid_width = 5,
16078c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
16088c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16098c2ecf20Sopenharmony_ci		.name = "nss_port2_rx_clk_src",
16108c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
16118c2ecf20Sopenharmony_ci		.num_parents = 5,
16128c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
16138c2ecf20Sopenharmony_ci	},
16148c2ecf20Sopenharmony_ci};
16158c2ecf20Sopenharmony_ci
16168c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port2_rx_div_clk_src = {
16178c2ecf20Sopenharmony_ci	.reg = 0x68410,
16188c2ecf20Sopenharmony_ci	.shift = 0,
16198c2ecf20Sopenharmony_ci	.width = 4,
16208c2ecf20Sopenharmony_ci	.clkr = {
16218c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16228c2ecf20Sopenharmony_ci			.name = "nss_port2_rx_div_clk_src",
16238c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
16248c2ecf20Sopenharmony_ci				"nss_port2_rx_clk_src"
16258c2ecf20Sopenharmony_ci			},
16268c2ecf20Sopenharmony_ci			.num_parents = 1,
16278c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
16288c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16298c2ecf20Sopenharmony_ci		},
16308c2ecf20Sopenharmony_ci	},
16318c2ecf20Sopenharmony_ci};
16328c2ecf20Sopenharmony_ci
16338c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port2_tx_clk_src = {
16348c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68038,
16358c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_tx_clk_src,
16368c2ecf20Sopenharmony_ci	.hid_width = 5,
16378c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
16388c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16398c2ecf20Sopenharmony_ci		.name = "nss_port2_tx_clk_src",
16408c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
16418c2ecf20Sopenharmony_ci		.num_parents = 5,
16428c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
16438c2ecf20Sopenharmony_ci	},
16448c2ecf20Sopenharmony_ci};
16458c2ecf20Sopenharmony_ci
16468c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port2_tx_div_clk_src = {
16478c2ecf20Sopenharmony_ci	.reg = 0x68414,
16488c2ecf20Sopenharmony_ci	.shift = 0,
16498c2ecf20Sopenharmony_ci	.width = 4,
16508c2ecf20Sopenharmony_ci	.clkr = {
16518c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16528c2ecf20Sopenharmony_ci			.name = "nss_port2_tx_div_clk_src",
16538c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
16548c2ecf20Sopenharmony_ci				"nss_port2_tx_clk_src"
16558c2ecf20Sopenharmony_ci			},
16568c2ecf20Sopenharmony_ci			.num_parents = 1,
16578c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
16588c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16598c2ecf20Sopenharmony_ci		},
16608c2ecf20Sopenharmony_ci	},
16618c2ecf20Sopenharmony_ci};
16628c2ecf20Sopenharmony_ci
16638c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port3_rx_clk_src = {
16648c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68040,
16658c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_rx_clk_src,
16668c2ecf20Sopenharmony_ci	.hid_width = 5,
16678c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
16688c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16698c2ecf20Sopenharmony_ci		.name = "nss_port3_rx_clk_src",
16708c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
16718c2ecf20Sopenharmony_ci		.num_parents = 5,
16728c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
16738c2ecf20Sopenharmony_ci	},
16748c2ecf20Sopenharmony_ci};
16758c2ecf20Sopenharmony_ci
16768c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port3_rx_div_clk_src = {
16778c2ecf20Sopenharmony_ci	.reg = 0x68420,
16788c2ecf20Sopenharmony_ci	.shift = 0,
16798c2ecf20Sopenharmony_ci	.width = 4,
16808c2ecf20Sopenharmony_ci	.clkr = {
16818c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16828c2ecf20Sopenharmony_ci			.name = "nss_port3_rx_div_clk_src",
16838c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
16848c2ecf20Sopenharmony_ci				"nss_port3_rx_clk_src"
16858c2ecf20Sopenharmony_ci			},
16868c2ecf20Sopenharmony_ci			.num_parents = 1,
16878c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
16888c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16898c2ecf20Sopenharmony_ci		},
16908c2ecf20Sopenharmony_ci	},
16918c2ecf20Sopenharmony_ci};
16928c2ecf20Sopenharmony_ci
16938c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port3_tx_clk_src = {
16948c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68048,
16958c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_tx_clk_src,
16968c2ecf20Sopenharmony_ci	.hid_width = 5,
16978c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
16988c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16998c2ecf20Sopenharmony_ci		.name = "nss_port3_tx_clk_src",
17008c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
17018c2ecf20Sopenharmony_ci		.num_parents = 5,
17028c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
17038c2ecf20Sopenharmony_ci	},
17048c2ecf20Sopenharmony_ci};
17058c2ecf20Sopenharmony_ci
17068c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port3_tx_div_clk_src = {
17078c2ecf20Sopenharmony_ci	.reg = 0x68424,
17088c2ecf20Sopenharmony_ci	.shift = 0,
17098c2ecf20Sopenharmony_ci	.width = 4,
17108c2ecf20Sopenharmony_ci	.clkr = {
17118c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17128c2ecf20Sopenharmony_ci			.name = "nss_port3_tx_div_clk_src",
17138c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
17148c2ecf20Sopenharmony_ci				"nss_port3_tx_clk_src"
17158c2ecf20Sopenharmony_ci			},
17168c2ecf20Sopenharmony_ci			.num_parents = 1,
17178c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
17188c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17198c2ecf20Sopenharmony_ci		},
17208c2ecf20Sopenharmony_ci	},
17218c2ecf20Sopenharmony_ci};
17228c2ecf20Sopenharmony_ci
17238c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port4_rx_clk_src = {
17248c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68050,
17258c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_rx_clk_src,
17268c2ecf20Sopenharmony_ci	.hid_width = 5,
17278c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
17288c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17298c2ecf20Sopenharmony_ci		.name = "nss_port4_rx_clk_src",
17308c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
17318c2ecf20Sopenharmony_ci		.num_parents = 5,
17328c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
17338c2ecf20Sopenharmony_ci	},
17348c2ecf20Sopenharmony_ci};
17358c2ecf20Sopenharmony_ci
17368c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port4_rx_div_clk_src = {
17378c2ecf20Sopenharmony_ci	.reg = 0x68430,
17388c2ecf20Sopenharmony_ci	.shift = 0,
17398c2ecf20Sopenharmony_ci	.width = 4,
17408c2ecf20Sopenharmony_ci	.clkr = {
17418c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17428c2ecf20Sopenharmony_ci			.name = "nss_port4_rx_div_clk_src",
17438c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
17448c2ecf20Sopenharmony_ci				"nss_port4_rx_clk_src"
17458c2ecf20Sopenharmony_ci			},
17468c2ecf20Sopenharmony_ci			.num_parents = 1,
17478c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
17488c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17498c2ecf20Sopenharmony_ci		},
17508c2ecf20Sopenharmony_ci	},
17518c2ecf20Sopenharmony_ci};
17528c2ecf20Sopenharmony_ci
17538c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port4_tx_clk_src = {
17548c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68058,
17558c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port1_tx_clk_src,
17568c2ecf20Sopenharmony_ci	.hid_width = 5,
17578c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
17588c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17598c2ecf20Sopenharmony_ci		.name = "nss_port4_tx_clk_src",
17608c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
17618c2ecf20Sopenharmony_ci		.num_parents = 5,
17628c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
17638c2ecf20Sopenharmony_ci	},
17648c2ecf20Sopenharmony_ci};
17658c2ecf20Sopenharmony_ci
17668c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port4_tx_div_clk_src = {
17678c2ecf20Sopenharmony_ci	.reg = 0x68434,
17688c2ecf20Sopenharmony_ci	.shift = 0,
17698c2ecf20Sopenharmony_ci	.width = 4,
17708c2ecf20Sopenharmony_ci	.clkr = {
17718c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17728c2ecf20Sopenharmony_ci			.name = "nss_port4_tx_div_clk_src",
17738c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
17748c2ecf20Sopenharmony_ci				"nss_port4_tx_clk_src"
17758c2ecf20Sopenharmony_ci			},
17768c2ecf20Sopenharmony_ci			.num_parents = 1,
17778c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
17788c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
17798c2ecf20Sopenharmony_ci		},
17808c2ecf20Sopenharmony_ci	},
17818c2ecf20Sopenharmony_ci};
17828c2ecf20Sopenharmony_ci
17838c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_port5_rx_clk_src[] = {
17848c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
17858c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY1_RX, 12.5, 0, 0),
17868c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY0_RX, 5, 0, 0),
17878c2ecf20Sopenharmony_ci	F(78125000, P_UNIPHY1_RX, 4, 0, 0),
17888c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY1_RX, 2.5, 0, 0),
17898c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY0_RX, 1, 0, 0),
17908c2ecf20Sopenharmony_ci	F(156250000, P_UNIPHY1_RX, 2, 0, 0),
17918c2ecf20Sopenharmony_ci	F(312500000, P_UNIPHY1_RX, 1, 0, 0),
17928c2ecf20Sopenharmony_ci	{ }
17938c2ecf20Sopenharmony_ci};
17948c2ecf20Sopenharmony_ci
17958c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port5_rx_clk_src = {
17968c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68060,
17978c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port5_rx_clk_src,
17988c2ecf20Sopenharmony_ci	.hid_width = 5,
17998c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
18008c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18018c2ecf20Sopenharmony_ci		.name = "nss_port5_rx_clk_src",
18028c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
18038c2ecf20Sopenharmony_ci		.num_parents = 7,
18048c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
18058c2ecf20Sopenharmony_ci	},
18068c2ecf20Sopenharmony_ci};
18078c2ecf20Sopenharmony_ci
18088c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port5_rx_div_clk_src = {
18098c2ecf20Sopenharmony_ci	.reg = 0x68440,
18108c2ecf20Sopenharmony_ci	.shift = 0,
18118c2ecf20Sopenharmony_ci	.width = 4,
18128c2ecf20Sopenharmony_ci	.clkr = {
18138c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18148c2ecf20Sopenharmony_ci			.name = "nss_port5_rx_div_clk_src",
18158c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
18168c2ecf20Sopenharmony_ci				"nss_port5_rx_clk_src"
18178c2ecf20Sopenharmony_ci			},
18188c2ecf20Sopenharmony_ci			.num_parents = 1,
18198c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
18208c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
18218c2ecf20Sopenharmony_ci		},
18228c2ecf20Sopenharmony_ci	},
18238c2ecf20Sopenharmony_ci};
18248c2ecf20Sopenharmony_ci
18258c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_port5_tx_clk_src[] = {
18268c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
18278c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY1_TX, 12.5, 0, 0),
18288c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY0_TX, 5, 0, 0),
18298c2ecf20Sopenharmony_ci	F(78125000, P_UNIPHY1_TX, 4, 0, 0),
18308c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY1_TX, 2.5, 0, 0),
18318c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY0_TX, 1, 0, 0),
18328c2ecf20Sopenharmony_ci	F(156250000, P_UNIPHY1_TX, 2, 0, 0),
18338c2ecf20Sopenharmony_ci	F(312500000, P_UNIPHY1_TX, 1, 0, 0),
18348c2ecf20Sopenharmony_ci	{ }
18358c2ecf20Sopenharmony_ci};
18368c2ecf20Sopenharmony_ci
18378c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port5_tx_clk_src = {
18388c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68068,
18398c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port5_tx_clk_src,
18408c2ecf20Sopenharmony_ci	.hid_width = 5,
18418c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
18428c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18438c2ecf20Sopenharmony_ci		.name = "nss_port5_tx_clk_src",
18448c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
18458c2ecf20Sopenharmony_ci		.num_parents = 7,
18468c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
18478c2ecf20Sopenharmony_ci	},
18488c2ecf20Sopenharmony_ci};
18498c2ecf20Sopenharmony_ci
18508c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port5_tx_div_clk_src = {
18518c2ecf20Sopenharmony_ci	.reg = 0x68444,
18528c2ecf20Sopenharmony_ci	.shift = 0,
18538c2ecf20Sopenharmony_ci	.width = 4,
18548c2ecf20Sopenharmony_ci	.clkr = {
18558c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18568c2ecf20Sopenharmony_ci			.name = "nss_port5_tx_div_clk_src",
18578c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
18588c2ecf20Sopenharmony_ci				"nss_port5_tx_clk_src"
18598c2ecf20Sopenharmony_ci			},
18608c2ecf20Sopenharmony_ci			.num_parents = 1,
18618c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
18628c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
18638c2ecf20Sopenharmony_ci		},
18648c2ecf20Sopenharmony_ci	},
18658c2ecf20Sopenharmony_ci};
18668c2ecf20Sopenharmony_ci
18678c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_port6_rx_clk_src[] = {
18688c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
18698c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY2_RX, 5, 0, 0),
18708c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY2_RX, 12.5, 0, 0),
18718c2ecf20Sopenharmony_ci	F(78125000, P_UNIPHY2_RX, 4, 0, 0),
18728c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY2_RX, 1, 0, 0),
18738c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY2_RX, 2.5, 0, 0),
18748c2ecf20Sopenharmony_ci	F(156250000, P_UNIPHY2_RX, 2, 0, 0),
18758c2ecf20Sopenharmony_ci	F(312500000, P_UNIPHY2_RX, 1, 0, 0),
18768c2ecf20Sopenharmony_ci	{ }
18778c2ecf20Sopenharmony_ci};
18788c2ecf20Sopenharmony_ci
18798c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port6_rx_clk_src = {
18808c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68070,
18818c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port6_rx_clk_src,
18828c2ecf20Sopenharmony_ci	.hid_width = 5,
18838c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy2_rx_tx_ubi32_bias_map,
18848c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18858c2ecf20Sopenharmony_ci		.name = "nss_port6_rx_clk_src",
18868c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy2_rx_tx_ubi32_bias,
18878c2ecf20Sopenharmony_ci		.num_parents = 5,
18888c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
18898c2ecf20Sopenharmony_ci	},
18908c2ecf20Sopenharmony_ci};
18918c2ecf20Sopenharmony_ci
18928c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port6_rx_div_clk_src = {
18938c2ecf20Sopenharmony_ci	.reg = 0x68450,
18948c2ecf20Sopenharmony_ci	.shift = 0,
18958c2ecf20Sopenharmony_ci	.width = 4,
18968c2ecf20Sopenharmony_ci	.clkr = {
18978c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18988c2ecf20Sopenharmony_ci			.name = "nss_port6_rx_div_clk_src",
18998c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
19008c2ecf20Sopenharmony_ci				"nss_port6_rx_clk_src"
19018c2ecf20Sopenharmony_ci			},
19028c2ecf20Sopenharmony_ci			.num_parents = 1,
19038c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
19048c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19058c2ecf20Sopenharmony_ci		},
19068c2ecf20Sopenharmony_ci	},
19078c2ecf20Sopenharmony_ci};
19088c2ecf20Sopenharmony_ci
19098c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_nss_port6_tx_clk_src[] = {
19108c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
19118c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY2_TX, 5, 0, 0),
19128c2ecf20Sopenharmony_ci	F(25000000, P_UNIPHY2_TX, 12.5, 0, 0),
19138c2ecf20Sopenharmony_ci	F(78125000, P_UNIPHY2_TX, 4, 0, 0),
19148c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY2_TX, 1, 0, 0),
19158c2ecf20Sopenharmony_ci	F(125000000, P_UNIPHY2_TX, 2.5, 0, 0),
19168c2ecf20Sopenharmony_ci	F(156250000, P_UNIPHY2_TX, 2, 0, 0),
19178c2ecf20Sopenharmony_ci	F(312500000, P_UNIPHY2_TX, 1, 0, 0),
19188c2ecf20Sopenharmony_ci	{ }
19198c2ecf20Sopenharmony_ci};
19208c2ecf20Sopenharmony_ci
19218c2ecf20Sopenharmony_cistatic struct clk_rcg2 nss_port6_tx_clk_src = {
19228c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x68078,
19238c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_nss_port6_tx_clk_src,
19248c2ecf20Sopenharmony_ci	.hid_width = 5,
19258c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_uniphy2_tx_rx_ubi32_bias_map,
19268c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19278c2ecf20Sopenharmony_ci		.name = "nss_port6_tx_clk_src",
19288c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_uniphy2_tx_rx_ubi32_bias,
19298c2ecf20Sopenharmony_ci		.num_parents = 5,
19308c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
19318c2ecf20Sopenharmony_ci	},
19328c2ecf20Sopenharmony_ci};
19338c2ecf20Sopenharmony_ci
19348c2ecf20Sopenharmony_cistatic struct clk_regmap_div nss_port6_tx_div_clk_src = {
19358c2ecf20Sopenharmony_ci	.reg = 0x68454,
19368c2ecf20Sopenharmony_ci	.shift = 0,
19378c2ecf20Sopenharmony_ci	.width = 4,
19388c2ecf20Sopenharmony_ci	.clkr = {
19398c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19408c2ecf20Sopenharmony_ci			.name = "nss_port6_tx_div_clk_src",
19418c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
19428c2ecf20Sopenharmony_ci				"nss_port6_tx_clk_src"
19438c2ecf20Sopenharmony_ci			},
19448c2ecf20Sopenharmony_ci			.num_parents = 1,
19458c2ecf20Sopenharmony_ci			.ops = &clk_regmap_div_ops,
19468c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19478c2ecf20Sopenharmony_ci		},
19488c2ecf20Sopenharmony_ci	},
19498c2ecf20Sopenharmony_ci};
19508c2ecf20Sopenharmony_ci
19518c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_crypto_clk_src[] = {
19528c2ecf20Sopenharmony_ci	F(40000000, P_GPLL0_DIV2, 10, 0, 0),
19538c2ecf20Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
19548c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
19558c2ecf20Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
19568c2ecf20Sopenharmony_ci	{ }
19578c2ecf20Sopenharmony_ci};
19588c2ecf20Sopenharmony_ci
19598c2ecf20Sopenharmony_cistatic struct clk_rcg2 crypto_clk_src = {
19608c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x16004,
19618c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_crypto_clk_src,
19628c2ecf20Sopenharmony_ci	.hid_width = 5,
19638c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
19648c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19658c2ecf20Sopenharmony_ci		.name = "crypto_clk_src",
19668c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
19678c2ecf20Sopenharmony_ci		.num_parents = 3,
19688c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
19698c2ecf20Sopenharmony_ci	},
19708c2ecf20Sopenharmony_ci};
19718c2ecf20Sopenharmony_ci
19728c2ecf20Sopenharmony_cistatic struct freq_tbl ftbl_gp_clk_src[] = {
19738c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
19748c2ecf20Sopenharmony_ci	{ }
19758c2ecf20Sopenharmony_ci};
19768c2ecf20Sopenharmony_ci
19778c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
19788c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x08004,
19798c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
19808c2ecf20Sopenharmony_ci	.mnd_width = 8,
19818c2ecf20Sopenharmony_ci	.hid_width = 5,
19828c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
19838c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19848c2ecf20Sopenharmony_ci		.name = "gp1_clk_src",
19858c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
19868c2ecf20Sopenharmony_ci		.num_parents = 5,
19878c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
19888c2ecf20Sopenharmony_ci	},
19898c2ecf20Sopenharmony_ci};
19908c2ecf20Sopenharmony_ci
19918c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
19928c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x09004,
19938c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
19948c2ecf20Sopenharmony_ci	.mnd_width = 8,
19958c2ecf20Sopenharmony_ci	.hid_width = 5,
19968c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
19978c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19988c2ecf20Sopenharmony_ci		.name = "gp2_clk_src",
19998c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
20008c2ecf20Sopenharmony_ci		.num_parents = 5,
20018c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
20028c2ecf20Sopenharmony_ci	},
20038c2ecf20Sopenharmony_ci};
20048c2ecf20Sopenharmony_ci
20058c2ecf20Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
20068c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x0a004,
20078c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
20088c2ecf20Sopenharmony_ci	.mnd_width = 8,
20098c2ecf20Sopenharmony_ci	.hid_width = 5,
20108c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
20118c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20128c2ecf20Sopenharmony_ci		.name = "gp3_clk_src",
20138c2ecf20Sopenharmony_ci		.parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
20148c2ecf20Sopenharmony_ci		.num_parents = 5,
20158c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
20168c2ecf20Sopenharmony_ci	},
20178c2ecf20Sopenharmony_ci};
20188c2ecf20Sopenharmony_ci
20198c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
20208c2ecf20Sopenharmony_ci	.halt_reg = 0x01008,
20218c2ecf20Sopenharmony_ci	.clkr = {
20228c2ecf20Sopenharmony_ci		.enable_reg = 0x01008,
20238c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20248c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20258c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
20268c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20278c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
20288c2ecf20Sopenharmony_ci			},
20298c2ecf20Sopenharmony_ci			.num_parents = 1,
20308c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20318c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20328c2ecf20Sopenharmony_ci		},
20338c2ecf20Sopenharmony_ci	},
20348c2ecf20Sopenharmony_ci};
20358c2ecf20Sopenharmony_ci
20368c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
20378c2ecf20Sopenharmony_ci	.halt_reg = 0x02008,
20388c2ecf20Sopenharmony_ci	.clkr = {
20398c2ecf20Sopenharmony_ci		.enable_reg = 0x02008,
20408c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20418c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20428c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
20438c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20448c2ecf20Sopenharmony_ci				"blsp1_qup1_i2c_apps_clk_src"
20458c2ecf20Sopenharmony_ci			},
20468c2ecf20Sopenharmony_ci			.num_parents = 1,
20478c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20488c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20498c2ecf20Sopenharmony_ci		},
20508c2ecf20Sopenharmony_ci	},
20518c2ecf20Sopenharmony_ci};
20528c2ecf20Sopenharmony_ci
20538c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
20548c2ecf20Sopenharmony_ci	.halt_reg = 0x02004,
20558c2ecf20Sopenharmony_ci	.clkr = {
20568c2ecf20Sopenharmony_ci		.enable_reg = 0x02004,
20578c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20588c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20598c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
20608c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20618c2ecf20Sopenharmony_ci				"blsp1_qup1_spi_apps_clk_src"
20628c2ecf20Sopenharmony_ci			},
20638c2ecf20Sopenharmony_ci			.num_parents = 1,
20648c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20658c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20668c2ecf20Sopenharmony_ci		},
20678c2ecf20Sopenharmony_ci	},
20688c2ecf20Sopenharmony_ci};
20698c2ecf20Sopenharmony_ci
20708c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
20718c2ecf20Sopenharmony_ci	.halt_reg = 0x03010,
20728c2ecf20Sopenharmony_ci	.clkr = {
20738c2ecf20Sopenharmony_ci		.enable_reg = 0x03010,
20748c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20758c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20768c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
20778c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20788c2ecf20Sopenharmony_ci				"blsp1_qup2_i2c_apps_clk_src"
20798c2ecf20Sopenharmony_ci			},
20808c2ecf20Sopenharmony_ci			.num_parents = 1,
20818c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
20838c2ecf20Sopenharmony_ci		},
20848c2ecf20Sopenharmony_ci	},
20858c2ecf20Sopenharmony_ci};
20868c2ecf20Sopenharmony_ci
20878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
20888c2ecf20Sopenharmony_ci	.halt_reg = 0x0300c,
20898c2ecf20Sopenharmony_ci	.clkr = {
20908c2ecf20Sopenharmony_ci		.enable_reg = 0x0300c,
20918c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
20928c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20938c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
20948c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
20958c2ecf20Sopenharmony_ci				"blsp1_qup2_spi_apps_clk_src"
20968c2ecf20Sopenharmony_ci			},
20978c2ecf20Sopenharmony_ci			.num_parents = 1,
20988c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
20998c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21008c2ecf20Sopenharmony_ci		},
21018c2ecf20Sopenharmony_ci	},
21028c2ecf20Sopenharmony_ci};
21038c2ecf20Sopenharmony_ci
21048c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
21058c2ecf20Sopenharmony_ci	.halt_reg = 0x04010,
21068c2ecf20Sopenharmony_ci	.clkr = {
21078c2ecf20Sopenharmony_ci		.enable_reg = 0x04010,
21088c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21098c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21108c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
21118c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
21128c2ecf20Sopenharmony_ci				"blsp1_qup3_i2c_apps_clk_src"
21138c2ecf20Sopenharmony_ci			},
21148c2ecf20Sopenharmony_ci			.num_parents = 1,
21158c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21168c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21178c2ecf20Sopenharmony_ci		},
21188c2ecf20Sopenharmony_ci	},
21198c2ecf20Sopenharmony_ci};
21208c2ecf20Sopenharmony_ci
21218c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
21228c2ecf20Sopenharmony_ci	.halt_reg = 0x0400c,
21238c2ecf20Sopenharmony_ci	.clkr = {
21248c2ecf20Sopenharmony_ci		.enable_reg = 0x0400c,
21258c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21268c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21278c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
21288c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
21298c2ecf20Sopenharmony_ci				"blsp1_qup3_spi_apps_clk_src"
21308c2ecf20Sopenharmony_ci			},
21318c2ecf20Sopenharmony_ci			.num_parents = 1,
21328c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21338c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21348c2ecf20Sopenharmony_ci		},
21358c2ecf20Sopenharmony_ci	},
21368c2ecf20Sopenharmony_ci};
21378c2ecf20Sopenharmony_ci
21388c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
21398c2ecf20Sopenharmony_ci	.halt_reg = 0x05010,
21408c2ecf20Sopenharmony_ci	.clkr = {
21418c2ecf20Sopenharmony_ci		.enable_reg = 0x05010,
21428c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21438c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21448c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
21458c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
21468c2ecf20Sopenharmony_ci				"blsp1_qup4_i2c_apps_clk_src"
21478c2ecf20Sopenharmony_ci			},
21488c2ecf20Sopenharmony_ci			.num_parents = 1,
21498c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21508c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21518c2ecf20Sopenharmony_ci		},
21528c2ecf20Sopenharmony_ci	},
21538c2ecf20Sopenharmony_ci};
21548c2ecf20Sopenharmony_ci
21558c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
21568c2ecf20Sopenharmony_ci	.halt_reg = 0x0500c,
21578c2ecf20Sopenharmony_ci	.clkr = {
21588c2ecf20Sopenharmony_ci		.enable_reg = 0x0500c,
21598c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21608c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21618c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
21628c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
21638c2ecf20Sopenharmony_ci				"blsp1_qup4_spi_apps_clk_src"
21648c2ecf20Sopenharmony_ci			},
21658c2ecf20Sopenharmony_ci			.num_parents = 1,
21668c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21678c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21688c2ecf20Sopenharmony_ci		},
21698c2ecf20Sopenharmony_ci	},
21708c2ecf20Sopenharmony_ci};
21718c2ecf20Sopenharmony_ci
21728c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
21738c2ecf20Sopenharmony_ci	.halt_reg = 0x06010,
21748c2ecf20Sopenharmony_ci	.clkr = {
21758c2ecf20Sopenharmony_ci		.enable_reg = 0x06010,
21768c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21778c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21788c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
21798c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
21808c2ecf20Sopenharmony_ci				"blsp1_qup5_i2c_apps_clk_src"
21818c2ecf20Sopenharmony_ci			},
21828c2ecf20Sopenharmony_ci			.num_parents = 1,
21838c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21848c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
21858c2ecf20Sopenharmony_ci		},
21868c2ecf20Sopenharmony_ci	},
21878c2ecf20Sopenharmony_ci};
21888c2ecf20Sopenharmony_ci
21898c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
21908c2ecf20Sopenharmony_ci	.halt_reg = 0x0600c,
21918c2ecf20Sopenharmony_ci	.clkr = {
21928c2ecf20Sopenharmony_ci		.enable_reg = 0x0600c,
21938c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
21948c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21958c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
21968c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
21978c2ecf20Sopenharmony_ci				"blsp1_qup5_spi_apps_clk_src"
21988c2ecf20Sopenharmony_ci			},
21998c2ecf20Sopenharmony_ci			.num_parents = 1,
22008c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22018c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22028c2ecf20Sopenharmony_ci		},
22038c2ecf20Sopenharmony_ci	},
22048c2ecf20Sopenharmony_ci};
22058c2ecf20Sopenharmony_ci
22068c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
22078c2ecf20Sopenharmony_ci	.halt_reg = 0x07010,
22088c2ecf20Sopenharmony_ci	.clkr = {
22098c2ecf20Sopenharmony_ci		.enable_reg = 0x07010,
22108c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22118c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22128c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
22138c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
22148c2ecf20Sopenharmony_ci				"blsp1_qup6_i2c_apps_clk_src"
22158c2ecf20Sopenharmony_ci			},
22168c2ecf20Sopenharmony_ci			.num_parents = 1,
22178c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22188c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22198c2ecf20Sopenharmony_ci		},
22208c2ecf20Sopenharmony_ci	},
22218c2ecf20Sopenharmony_ci};
22228c2ecf20Sopenharmony_ci
22238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
22248c2ecf20Sopenharmony_ci	.halt_reg = 0x0700c,
22258c2ecf20Sopenharmony_ci	.clkr = {
22268c2ecf20Sopenharmony_ci		.enable_reg = 0x0700c,
22278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22298c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
22308c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
22318c2ecf20Sopenharmony_ci				"blsp1_qup6_spi_apps_clk_src"
22328c2ecf20Sopenharmony_ci			},
22338c2ecf20Sopenharmony_ci			.num_parents = 1,
22348c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22358c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22368c2ecf20Sopenharmony_ci		},
22378c2ecf20Sopenharmony_ci	},
22388c2ecf20Sopenharmony_ci};
22398c2ecf20Sopenharmony_ci
22408c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
22418c2ecf20Sopenharmony_ci	.halt_reg = 0x0203c,
22428c2ecf20Sopenharmony_ci	.clkr = {
22438c2ecf20Sopenharmony_ci		.enable_reg = 0x0203c,
22448c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22458c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22468c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
22478c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
22488c2ecf20Sopenharmony_ci				"blsp1_uart1_apps_clk_src"
22498c2ecf20Sopenharmony_ci			},
22508c2ecf20Sopenharmony_ci			.num_parents = 1,
22518c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22528c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22538c2ecf20Sopenharmony_ci		},
22548c2ecf20Sopenharmony_ci	},
22558c2ecf20Sopenharmony_ci};
22568c2ecf20Sopenharmony_ci
22578c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
22588c2ecf20Sopenharmony_ci	.halt_reg = 0x0302c,
22598c2ecf20Sopenharmony_ci	.clkr = {
22608c2ecf20Sopenharmony_ci		.enable_reg = 0x0302c,
22618c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22628c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22638c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
22648c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
22658c2ecf20Sopenharmony_ci				"blsp1_uart2_apps_clk_src"
22668c2ecf20Sopenharmony_ci			},
22678c2ecf20Sopenharmony_ci			.num_parents = 1,
22688c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22698c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22708c2ecf20Sopenharmony_ci		},
22718c2ecf20Sopenharmony_ci	},
22728c2ecf20Sopenharmony_ci};
22738c2ecf20Sopenharmony_ci
22748c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = {
22758c2ecf20Sopenharmony_ci	.halt_reg = 0x0402c,
22768c2ecf20Sopenharmony_ci	.clkr = {
22778c2ecf20Sopenharmony_ci		.enable_reg = 0x0402c,
22788c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22798c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22808c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart3_apps_clk",
22818c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
22828c2ecf20Sopenharmony_ci				"blsp1_uart3_apps_clk_src"
22838c2ecf20Sopenharmony_ci			},
22848c2ecf20Sopenharmony_ci			.num_parents = 1,
22858c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22868c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
22878c2ecf20Sopenharmony_ci		},
22888c2ecf20Sopenharmony_ci	},
22898c2ecf20Sopenharmony_ci};
22908c2ecf20Sopenharmony_ci
22918c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart4_apps_clk = {
22928c2ecf20Sopenharmony_ci	.halt_reg = 0x0502c,
22938c2ecf20Sopenharmony_ci	.clkr = {
22948c2ecf20Sopenharmony_ci		.enable_reg = 0x0502c,
22958c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
22968c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22978c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart4_apps_clk",
22988c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
22998c2ecf20Sopenharmony_ci				"blsp1_uart4_apps_clk_src"
23008c2ecf20Sopenharmony_ci			},
23018c2ecf20Sopenharmony_ci			.num_parents = 1,
23028c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23038c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23048c2ecf20Sopenharmony_ci		},
23058c2ecf20Sopenharmony_ci	},
23068c2ecf20Sopenharmony_ci};
23078c2ecf20Sopenharmony_ci
23088c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart5_apps_clk = {
23098c2ecf20Sopenharmony_ci	.halt_reg = 0x0602c,
23108c2ecf20Sopenharmony_ci	.clkr = {
23118c2ecf20Sopenharmony_ci		.enable_reg = 0x0602c,
23128c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23138c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23148c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart5_apps_clk",
23158c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
23168c2ecf20Sopenharmony_ci				"blsp1_uart5_apps_clk_src"
23178c2ecf20Sopenharmony_ci			},
23188c2ecf20Sopenharmony_ci			.num_parents = 1,
23198c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23208c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23218c2ecf20Sopenharmony_ci		},
23228c2ecf20Sopenharmony_ci	},
23238c2ecf20Sopenharmony_ci};
23248c2ecf20Sopenharmony_ci
23258c2ecf20Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart6_apps_clk = {
23268c2ecf20Sopenharmony_ci	.halt_reg = 0x0702c,
23278c2ecf20Sopenharmony_ci	.clkr = {
23288c2ecf20Sopenharmony_ci		.enable_reg = 0x0702c,
23298c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23308c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23318c2ecf20Sopenharmony_ci			.name = "gcc_blsp1_uart6_apps_clk",
23328c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
23338c2ecf20Sopenharmony_ci				"blsp1_uart6_apps_clk_src"
23348c2ecf20Sopenharmony_ci			},
23358c2ecf20Sopenharmony_ci			.num_parents = 1,
23368c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23378c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23388c2ecf20Sopenharmony_ci		},
23398c2ecf20Sopenharmony_ci	},
23408c2ecf20Sopenharmony_ci};
23418c2ecf20Sopenharmony_ci
23428c2ecf20Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
23438c2ecf20Sopenharmony_ci	.halt_reg = 0x13004,
23448c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
23458c2ecf20Sopenharmony_ci	.clkr = {
23468c2ecf20Sopenharmony_ci		.enable_reg = 0x0b004,
23478c2ecf20Sopenharmony_ci		.enable_mask = BIT(8),
23488c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23498c2ecf20Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
23508c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
23518c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
23528c2ecf20Sopenharmony_ci			},
23538c2ecf20Sopenharmony_ci			.num_parents = 1,
23548c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23558c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23568c2ecf20Sopenharmony_ci		},
23578c2ecf20Sopenharmony_ci	},
23588c2ecf20Sopenharmony_ci};
23598c2ecf20Sopenharmony_ci
23608c2ecf20Sopenharmony_cistatic struct clk_branch gcc_qpic_ahb_clk = {
23618c2ecf20Sopenharmony_ci	.halt_reg = 0x57024,
23628c2ecf20Sopenharmony_ci	.clkr = {
23638c2ecf20Sopenharmony_ci		.enable_reg = 0x57024,
23648c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23658c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23668c2ecf20Sopenharmony_ci			.name = "gcc_qpic_ahb_clk",
23678c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
23688c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
23698c2ecf20Sopenharmony_ci			},
23708c2ecf20Sopenharmony_ci			.num_parents = 1,
23718c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23728c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23738c2ecf20Sopenharmony_ci		},
23748c2ecf20Sopenharmony_ci	},
23758c2ecf20Sopenharmony_ci};
23768c2ecf20Sopenharmony_ci
23778c2ecf20Sopenharmony_cistatic struct clk_branch gcc_qpic_clk = {
23788c2ecf20Sopenharmony_ci	.halt_reg = 0x57020,
23798c2ecf20Sopenharmony_ci	.clkr = {
23808c2ecf20Sopenharmony_ci		.enable_reg = 0x57020,
23818c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23828c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23838c2ecf20Sopenharmony_ci			.name = "gcc_qpic_clk",
23848c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
23858c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
23868c2ecf20Sopenharmony_ci			},
23878c2ecf20Sopenharmony_ci			.num_parents = 1,
23888c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23898c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
23908c2ecf20Sopenharmony_ci		},
23918c2ecf20Sopenharmony_ci	},
23928c2ecf20Sopenharmony_ci};
23938c2ecf20Sopenharmony_ci
23948c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie0_ahb_clk = {
23958c2ecf20Sopenharmony_ci	.halt_reg = 0x75010,
23968c2ecf20Sopenharmony_ci	.clkr = {
23978c2ecf20Sopenharmony_ci		.enable_reg = 0x75010,
23988c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
23998c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24008c2ecf20Sopenharmony_ci			.name = "gcc_pcie0_ahb_clk",
24018c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
24028c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
24038c2ecf20Sopenharmony_ci			},
24048c2ecf20Sopenharmony_ci			.num_parents = 1,
24058c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24068c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24078c2ecf20Sopenharmony_ci		},
24088c2ecf20Sopenharmony_ci	},
24098c2ecf20Sopenharmony_ci};
24108c2ecf20Sopenharmony_ci
24118c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie0_aux_clk = {
24128c2ecf20Sopenharmony_ci	.halt_reg = 0x75014,
24138c2ecf20Sopenharmony_ci	.clkr = {
24148c2ecf20Sopenharmony_ci		.enable_reg = 0x75014,
24158c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24168c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24178c2ecf20Sopenharmony_ci			.name = "gcc_pcie0_aux_clk",
24188c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
24198c2ecf20Sopenharmony_ci				"pcie0_aux_clk_src"
24208c2ecf20Sopenharmony_ci			},
24218c2ecf20Sopenharmony_ci			.num_parents = 1,
24228c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24238c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24248c2ecf20Sopenharmony_ci		},
24258c2ecf20Sopenharmony_ci	},
24268c2ecf20Sopenharmony_ci};
24278c2ecf20Sopenharmony_ci
24288c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie0_axi_m_clk = {
24298c2ecf20Sopenharmony_ci	.halt_reg = 0x75008,
24308c2ecf20Sopenharmony_ci	.clkr = {
24318c2ecf20Sopenharmony_ci		.enable_reg = 0x75008,
24328c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24338c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24348c2ecf20Sopenharmony_ci			.name = "gcc_pcie0_axi_m_clk",
24358c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
24368c2ecf20Sopenharmony_ci				"pcie0_axi_clk_src"
24378c2ecf20Sopenharmony_ci			},
24388c2ecf20Sopenharmony_ci			.num_parents = 1,
24398c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24408c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24418c2ecf20Sopenharmony_ci		},
24428c2ecf20Sopenharmony_ci	},
24438c2ecf20Sopenharmony_ci};
24448c2ecf20Sopenharmony_ci
24458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie0_axi_s_clk = {
24468c2ecf20Sopenharmony_ci	.halt_reg = 0x7500c,
24478c2ecf20Sopenharmony_ci	.clkr = {
24488c2ecf20Sopenharmony_ci		.enable_reg = 0x7500c,
24498c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24508c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24518c2ecf20Sopenharmony_ci			.name = "gcc_pcie0_axi_s_clk",
24528c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
24538c2ecf20Sopenharmony_ci				"pcie0_axi_clk_src"
24548c2ecf20Sopenharmony_ci			},
24558c2ecf20Sopenharmony_ci			.num_parents = 1,
24568c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24578c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24588c2ecf20Sopenharmony_ci		},
24598c2ecf20Sopenharmony_ci	},
24608c2ecf20Sopenharmony_ci};
24618c2ecf20Sopenharmony_ci
24628c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie0_pipe_clk = {
24638c2ecf20Sopenharmony_ci	.halt_reg = 0x75018,
24648c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
24658c2ecf20Sopenharmony_ci	.clkr = {
24668c2ecf20Sopenharmony_ci		.enable_reg = 0x75018,
24678c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24688c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24698c2ecf20Sopenharmony_ci			.name = "gcc_pcie0_pipe_clk",
24708c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
24718c2ecf20Sopenharmony_ci				"pcie0_pipe_clk_src"
24728c2ecf20Sopenharmony_ci			},
24738c2ecf20Sopenharmony_ci			.num_parents = 1,
24748c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24758c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24768c2ecf20Sopenharmony_ci		},
24778c2ecf20Sopenharmony_ci	},
24788c2ecf20Sopenharmony_ci};
24798c2ecf20Sopenharmony_ci
24808c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
24818c2ecf20Sopenharmony_ci	.halt_reg = 0x26048,
24828c2ecf20Sopenharmony_ci	.clkr = {
24838c2ecf20Sopenharmony_ci		.enable_reg = 0x26048,
24848c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
24858c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24868c2ecf20Sopenharmony_ci			.name = "gcc_sys_noc_pcie0_axi_clk",
24878c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
24888c2ecf20Sopenharmony_ci				"pcie0_axi_clk_src"
24898c2ecf20Sopenharmony_ci			},
24908c2ecf20Sopenharmony_ci			.num_parents = 1,
24918c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24928c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
24938c2ecf20Sopenharmony_ci		},
24948c2ecf20Sopenharmony_ci	},
24958c2ecf20Sopenharmony_ci};
24968c2ecf20Sopenharmony_ci
24978c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie1_ahb_clk = {
24988c2ecf20Sopenharmony_ci	.halt_reg = 0x76010,
24998c2ecf20Sopenharmony_ci	.clkr = {
25008c2ecf20Sopenharmony_ci		.enable_reg = 0x76010,
25018c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25028c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25038c2ecf20Sopenharmony_ci			.name = "gcc_pcie1_ahb_clk",
25048c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
25058c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
25068c2ecf20Sopenharmony_ci			},
25078c2ecf20Sopenharmony_ci			.num_parents = 1,
25088c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25098c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25108c2ecf20Sopenharmony_ci		},
25118c2ecf20Sopenharmony_ci	},
25128c2ecf20Sopenharmony_ci};
25138c2ecf20Sopenharmony_ci
25148c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie1_aux_clk = {
25158c2ecf20Sopenharmony_ci	.halt_reg = 0x76014,
25168c2ecf20Sopenharmony_ci	.clkr = {
25178c2ecf20Sopenharmony_ci		.enable_reg = 0x76014,
25188c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25198c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25208c2ecf20Sopenharmony_ci			.name = "gcc_pcie1_aux_clk",
25218c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
25228c2ecf20Sopenharmony_ci				"pcie1_aux_clk_src"
25238c2ecf20Sopenharmony_ci			},
25248c2ecf20Sopenharmony_ci			.num_parents = 1,
25258c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25268c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25278c2ecf20Sopenharmony_ci		},
25288c2ecf20Sopenharmony_ci	},
25298c2ecf20Sopenharmony_ci};
25308c2ecf20Sopenharmony_ci
25318c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie1_axi_m_clk = {
25328c2ecf20Sopenharmony_ci	.halt_reg = 0x76008,
25338c2ecf20Sopenharmony_ci	.clkr = {
25348c2ecf20Sopenharmony_ci		.enable_reg = 0x76008,
25358c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25368c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25378c2ecf20Sopenharmony_ci			.name = "gcc_pcie1_axi_m_clk",
25388c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
25398c2ecf20Sopenharmony_ci				"pcie1_axi_clk_src"
25408c2ecf20Sopenharmony_ci			},
25418c2ecf20Sopenharmony_ci			.num_parents = 1,
25428c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25438c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25448c2ecf20Sopenharmony_ci		},
25458c2ecf20Sopenharmony_ci	},
25468c2ecf20Sopenharmony_ci};
25478c2ecf20Sopenharmony_ci
25488c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie1_axi_s_clk = {
25498c2ecf20Sopenharmony_ci	.halt_reg = 0x7600c,
25508c2ecf20Sopenharmony_ci	.clkr = {
25518c2ecf20Sopenharmony_ci		.enable_reg = 0x7600c,
25528c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25538c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25548c2ecf20Sopenharmony_ci			.name = "gcc_pcie1_axi_s_clk",
25558c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
25568c2ecf20Sopenharmony_ci				"pcie1_axi_clk_src"
25578c2ecf20Sopenharmony_ci			},
25588c2ecf20Sopenharmony_ci			.num_parents = 1,
25598c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25608c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25618c2ecf20Sopenharmony_ci		},
25628c2ecf20Sopenharmony_ci	},
25638c2ecf20Sopenharmony_ci};
25648c2ecf20Sopenharmony_ci
25658c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie1_pipe_clk = {
25668c2ecf20Sopenharmony_ci	.halt_reg = 0x76018,
25678c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
25688c2ecf20Sopenharmony_ci	.clkr = {
25698c2ecf20Sopenharmony_ci		.enable_reg = 0x76018,
25708c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25718c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25728c2ecf20Sopenharmony_ci			.name = "gcc_pcie1_pipe_clk",
25738c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
25748c2ecf20Sopenharmony_ci				"pcie1_pipe_clk_src"
25758c2ecf20Sopenharmony_ci			},
25768c2ecf20Sopenharmony_ci			.num_parents = 1,
25778c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25788c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25798c2ecf20Sopenharmony_ci		},
25808c2ecf20Sopenharmony_ci	},
25818c2ecf20Sopenharmony_ci};
25828c2ecf20Sopenharmony_ci
25838c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
25848c2ecf20Sopenharmony_ci	.halt_reg = 0x2604c,
25858c2ecf20Sopenharmony_ci	.clkr = {
25868c2ecf20Sopenharmony_ci		.enable_reg = 0x2604c,
25878c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
25888c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25898c2ecf20Sopenharmony_ci			.name = "gcc_sys_noc_pcie1_axi_clk",
25908c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
25918c2ecf20Sopenharmony_ci				"pcie1_axi_clk_src"
25928c2ecf20Sopenharmony_ci			},
25938c2ecf20Sopenharmony_ci			.num_parents = 1,
25948c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25958c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
25968c2ecf20Sopenharmony_ci		},
25978c2ecf20Sopenharmony_ci	},
25988c2ecf20Sopenharmony_ci};
25998c2ecf20Sopenharmony_ci
26008c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb0_aux_clk = {
26018c2ecf20Sopenharmony_ci	.halt_reg = 0x3e044,
26028c2ecf20Sopenharmony_ci	.clkr = {
26038c2ecf20Sopenharmony_ci		.enable_reg = 0x3e044,
26048c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26058c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26068c2ecf20Sopenharmony_ci			.name = "gcc_usb0_aux_clk",
26078c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
26088c2ecf20Sopenharmony_ci				"usb0_aux_clk_src"
26098c2ecf20Sopenharmony_ci			},
26108c2ecf20Sopenharmony_ci			.num_parents = 1,
26118c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26128c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26138c2ecf20Sopenharmony_ci		},
26148c2ecf20Sopenharmony_ci	},
26158c2ecf20Sopenharmony_ci};
26168c2ecf20Sopenharmony_ci
26178c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb0_axi_clk = {
26188c2ecf20Sopenharmony_ci	.halt_reg = 0x26040,
26198c2ecf20Sopenharmony_ci	.clkr = {
26208c2ecf20Sopenharmony_ci		.enable_reg = 0x26040,
26218c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26228c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26238c2ecf20Sopenharmony_ci			.name = "gcc_sys_noc_usb0_axi_clk",
26248c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
26258c2ecf20Sopenharmony_ci				"usb0_master_clk_src"
26268c2ecf20Sopenharmony_ci			},
26278c2ecf20Sopenharmony_ci			.num_parents = 1,
26288c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26298c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26308c2ecf20Sopenharmony_ci		},
26318c2ecf20Sopenharmony_ci	},
26328c2ecf20Sopenharmony_ci};
26338c2ecf20Sopenharmony_ci
26348c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb0_master_clk = {
26358c2ecf20Sopenharmony_ci	.halt_reg = 0x3e000,
26368c2ecf20Sopenharmony_ci	.clkr = {
26378c2ecf20Sopenharmony_ci		.enable_reg = 0x3e000,
26388c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26398c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26408c2ecf20Sopenharmony_ci			.name = "gcc_usb0_master_clk",
26418c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
26428c2ecf20Sopenharmony_ci				"usb0_master_clk_src"
26438c2ecf20Sopenharmony_ci			},
26448c2ecf20Sopenharmony_ci			.num_parents = 1,
26458c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26468c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26478c2ecf20Sopenharmony_ci		},
26488c2ecf20Sopenharmony_ci	},
26498c2ecf20Sopenharmony_ci};
26508c2ecf20Sopenharmony_ci
26518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb0_mock_utmi_clk = {
26528c2ecf20Sopenharmony_ci	.halt_reg = 0x3e008,
26538c2ecf20Sopenharmony_ci	.clkr = {
26548c2ecf20Sopenharmony_ci		.enable_reg = 0x3e008,
26558c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26568c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26578c2ecf20Sopenharmony_ci			.name = "gcc_usb0_mock_utmi_clk",
26588c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
26598c2ecf20Sopenharmony_ci				"usb0_mock_utmi_clk_src"
26608c2ecf20Sopenharmony_ci			},
26618c2ecf20Sopenharmony_ci			.num_parents = 1,
26628c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26638c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26648c2ecf20Sopenharmony_ci		},
26658c2ecf20Sopenharmony_ci	},
26668c2ecf20Sopenharmony_ci};
26678c2ecf20Sopenharmony_ci
26688c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
26698c2ecf20Sopenharmony_ci	.halt_reg = 0x3e080,
26708c2ecf20Sopenharmony_ci	.clkr = {
26718c2ecf20Sopenharmony_ci		.enable_reg = 0x3e080,
26728c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26738c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26748c2ecf20Sopenharmony_ci			.name = "gcc_usb0_phy_cfg_ahb_clk",
26758c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
26768c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
26778c2ecf20Sopenharmony_ci			},
26788c2ecf20Sopenharmony_ci			.num_parents = 1,
26798c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26808c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26818c2ecf20Sopenharmony_ci		},
26828c2ecf20Sopenharmony_ci	},
26838c2ecf20Sopenharmony_ci};
26848c2ecf20Sopenharmony_ci
26858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb0_pipe_clk = {
26868c2ecf20Sopenharmony_ci	.halt_reg = 0x3e040,
26878c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
26888c2ecf20Sopenharmony_ci	.clkr = {
26898c2ecf20Sopenharmony_ci		.enable_reg = 0x3e040,
26908c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
26918c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26928c2ecf20Sopenharmony_ci			.name = "gcc_usb0_pipe_clk",
26938c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
26948c2ecf20Sopenharmony_ci				"usb0_pipe_clk_src"
26958c2ecf20Sopenharmony_ci			},
26968c2ecf20Sopenharmony_ci			.num_parents = 1,
26978c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26988c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
26998c2ecf20Sopenharmony_ci		},
27008c2ecf20Sopenharmony_ci	},
27018c2ecf20Sopenharmony_ci};
27028c2ecf20Sopenharmony_ci
27038c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb0_sleep_clk = {
27048c2ecf20Sopenharmony_ci	.halt_reg = 0x3e004,
27058c2ecf20Sopenharmony_ci	.clkr = {
27068c2ecf20Sopenharmony_ci		.enable_reg = 0x3e004,
27078c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27088c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27098c2ecf20Sopenharmony_ci			.name = "gcc_usb0_sleep_clk",
27108c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
27118c2ecf20Sopenharmony_ci				"gcc_sleep_clk_src"
27128c2ecf20Sopenharmony_ci			},
27138c2ecf20Sopenharmony_ci			.num_parents = 1,
27148c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27158c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27168c2ecf20Sopenharmony_ci		},
27178c2ecf20Sopenharmony_ci	},
27188c2ecf20Sopenharmony_ci};
27198c2ecf20Sopenharmony_ci
27208c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb1_aux_clk = {
27218c2ecf20Sopenharmony_ci	.halt_reg = 0x3f044,
27228c2ecf20Sopenharmony_ci	.clkr = {
27238c2ecf20Sopenharmony_ci		.enable_reg = 0x3f044,
27248c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27258c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27268c2ecf20Sopenharmony_ci			.name = "gcc_usb1_aux_clk",
27278c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
27288c2ecf20Sopenharmony_ci				"usb1_aux_clk_src"
27298c2ecf20Sopenharmony_ci			},
27308c2ecf20Sopenharmony_ci			.num_parents = 1,
27318c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27328c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27338c2ecf20Sopenharmony_ci		},
27348c2ecf20Sopenharmony_ci	},
27358c2ecf20Sopenharmony_ci};
27368c2ecf20Sopenharmony_ci
27378c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb1_axi_clk = {
27388c2ecf20Sopenharmony_ci	.halt_reg = 0x26044,
27398c2ecf20Sopenharmony_ci	.clkr = {
27408c2ecf20Sopenharmony_ci		.enable_reg = 0x26044,
27418c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27428c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27438c2ecf20Sopenharmony_ci			.name = "gcc_sys_noc_usb1_axi_clk",
27448c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
27458c2ecf20Sopenharmony_ci				"usb1_master_clk_src"
27468c2ecf20Sopenharmony_ci			},
27478c2ecf20Sopenharmony_ci			.num_parents = 1,
27488c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27498c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27508c2ecf20Sopenharmony_ci		},
27518c2ecf20Sopenharmony_ci	},
27528c2ecf20Sopenharmony_ci};
27538c2ecf20Sopenharmony_ci
27548c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb1_master_clk = {
27558c2ecf20Sopenharmony_ci	.halt_reg = 0x3f000,
27568c2ecf20Sopenharmony_ci	.clkr = {
27578c2ecf20Sopenharmony_ci		.enable_reg = 0x3f000,
27588c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27598c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27608c2ecf20Sopenharmony_ci			.name = "gcc_usb1_master_clk",
27618c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
27628c2ecf20Sopenharmony_ci				"usb1_master_clk_src"
27638c2ecf20Sopenharmony_ci			},
27648c2ecf20Sopenharmony_ci			.num_parents = 1,
27658c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27668c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27678c2ecf20Sopenharmony_ci		},
27688c2ecf20Sopenharmony_ci	},
27698c2ecf20Sopenharmony_ci};
27708c2ecf20Sopenharmony_ci
27718c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb1_mock_utmi_clk = {
27728c2ecf20Sopenharmony_ci	.halt_reg = 0x3f008,
27738c2ecf20Sopenharmony_ci	.clkr = {
27748c2ecf20Sopenharmony_ci		.enable_reg = 0x3f008,
27758c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27768c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27778c2ecf20Sopenharmony_ci			.name = "gcc_usb1_mock_utmi_clk",
27788c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
27798c2ecf20Sopenharmony_ci				"usb1_mock_utmi_clk_src"
27808c2ecf20Sopenharmony_ci			},
27818c2ecf20Sopenharmony_ci			.num_parents = 1,
27828c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27838c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
27848c2ecf20Sopenharmony_ci		},
27858c2ecf20Sopenharmony_ci	},
27868c2ecf20Sopenharmony_ci};
27878c2ecf20Sopenharmony_ci
27888c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
27898c2ecf20Sopenharmony_ci	.halt_reg = 0x3f080,
27908c2ecf20Sopenharmony_ci	.clkr = {
27918c2ecf20Sopenharmony_ci		.enable_reg = 0x3f080,
27928c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
27938c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27948c2ecf20Sopenharmony_ci			.name = "gcc_usb1_phy_cfg_ahb_clk",
27958c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
27968c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
27978c2ecf20Sopenharmony_ci			},
27988c2ecf20Sopenharmony_ci			.num_parents = 1,
27998c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28008c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28018c2ecf20Sopenharmony_ci		},
28028c2ecf20Sopenharmony_ci	},
28038c2ecf20Sopenharmony_ci};
28048c2ecf20Sopenharmony_ci
28058c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb1_pipe_clk = {
28068c2ecf20Sopenharmony_ci	.halt_reg = 0x3f040,
28078c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
28088c2ecf20Sopenharmony_ci	.clkr = {
28098c2ecf20Sopenharmony_ci		.enable_reg = 0x3f040,
28108c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28118c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28128c2ecf20Sopenharmony_ci			.name = "gcc_usb1_pipe_clk",
28138c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
28148c2ecf20Sopenharmony_ci				"usb1_pipe_clk_src"
28158c2ecf20Sopenharmony_ci			},
28168c2ecf20Sopenharmony_ci			.num_parents = 1,
28178c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28188c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28198c2ecf20Sopenharmony_ci		},
28208c2ecf20Sopenharmony_ci	},
28218c2ecf20Sopenharmony_ci};
28228c2ecf20Sopenharmony_ci
28238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_usb1_sleep_clk = {
28248c2ecf20Sopenharmony_ci	.halt_reg = 0x3f004,
28258c2ecf20Sopenharmony_ci	.clkr = {
28268c2ecf20Sopenharmony_ci		.enable_reg = 0x3f004,
28278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28298c2ecf20Sopenharmony_ci			.name = "gcc_usb1_sleep_clk",
28308c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
28318c2ecf20Sopenharmony_ci				"gcc_sleep_clk_src"
28328c2ecf20Sopenharmony_ci			},
28338c2ecf20Sopenharmony_ci			.num_parents = 1,
28348c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28358c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28368c2ecf20Sopenharmony_ci		},
28378c2ecf20Sopenharmony_ci	},
28388c2ecf20Sopenharmony_ci};
28398c2ecf20Sopenharmony_ci
28408c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
28418c2ecf20Sopenharmony_ci	.halt_reg = 0x4201c,
28428c2ecf20Sopenharmony_ci	.clkr = {
28438c2ecf20Sopenharmony_ci		.enable_reg = 0x4201c,
28448c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28458c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28468c2ecf20Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
28478c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
28488c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
28498c2ecf20Sopenharmony_ci			},
28508c2ecf20Sopenharmony_ci			.num_parents = 1,
28518c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28528c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28538c2ecf20Sopenharmony_ci		},
28548c2ecf20Sopenharmony_ci	},
28558c2ecf20Sopenharmony_ci};
28568c2ecf20Sopenharmony_ci
28578c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
28588c2ecf20Sopenharmony_ci	.halt_reg = 0x42018,
28598c2ecf20Sopenharmony_ci	.clkr = {
28608c2ecf20Sopenharmony_ci		.enable_reg = 0x42018,
28618c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28628c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28638c2ecf20Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
28648c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
28658c2ecf20Sopenharmony_ci				"sdcc1_apps_clk_src"
28668c2ecf20Sopenharmony_ci			},
28678c2ecf20Sopenharmony_ci			.num_parents = 1,
28688c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28698c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28708c2ecf20Sopenharmony_ci		},
28718c2ecf20Sopenharmony_ci	},
28728c2ecf20Sopenharmony_ci};
28738c2ecf20Sopenharmony_ci
28748c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
28758c2ecf20Sopenharmony_ci	.halt_reg = 0x5d014,
28768c2ecf20Sopenharmony_ci	.clkr = {
28778c2ecf20Sopenharmony_ci		.enable_reg = 0x5d014,
28788c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28798c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28808c2ecf20Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
28818c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
28828c2ecf20Sopenharmony_ci				"sdcc1_ice_core_clk_src"
28838c2ecf20Sopenharmony_ci			},
28848c2ecf20Sopenharmony_ci			.num_parents = 1,
28858c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28868c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
28878c2ecf20Sopenharmony_ci		},
28888c2ecf20Sopenharmony_ci	},
28898c2ecf20Sopenharmony_ci};
28908c2ecf20Sopenharmony_ci
28918c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
28928c2ecf20Sopenharmony_ci	.halt_reg = 0x4301c,
28938c2ecf20Sopenharmony_ci	.clkr = {
28948c2ecf20Sopenharmony_ci		.enable_reg = 0x4301c,
28958c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
28968c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28978c2ecf20Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
28988c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
28998c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
29008c2ecf20Sopenharmony_ci			},
29018c2ecf20Sopenharmony_ci			.num_parents = 1,
29028c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29038c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29048c2ecf20Sopenharmony_ci		},
29058c2ecf20Sopenharmony_ci	},
29068c2ecf20Sopenharmony_ci};
29078c2ecf20Sopenharmony_ci
29088c2ecf20Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
29098c2ecf20Sopenharmony_ci	.halt_reg = 0x43018,
29108c2ecf20Sopenharmony_ci	.clkr = {
29118c2ecf20Sopenharmony_ci		.enable_reg = 0x43018,
29128c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29138c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29148c2ecf20Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
29158c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
29168c2ecf20Sopenharmony_ci				"sdcc2_apps_clk_src"
29178c2ecf20Sopenharmony_ci			},
29188c2ecf20Sopenharmony_ci			.num_parents = 1,
29198c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29208c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29218c2ecf20Sopenharmony_ci		},
29228c2ecf20Sopenharmony_ci	},
29238c2ecf20Sopenharmony_ci};
29248c2ecf20Sopenharmony_ci
29258c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mem_noc_nss_axi_clk = {
29268c2ecf20Sopenharmony_ci	.halt_reg = 0x1d03c,
29278c2ecf20Sopenharmony_ci	.clkr = {
29288c2ecf20Sopenharmony_ci		.enable_reg = 0x1d03c,
29298c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29308c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29318c2ecf20Sopenharmony_ci			.name = "gcc_mem_noc_nss_axi_clk",
29328c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
29338c2ecf20Sopenharmony_ci				"nss_noc_clk_src"
29348c2ecf20Sopenharmony_ci			},
29358c2ecf20Sopenharmony_ci			.num_parents = 1,
29368c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29378c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29388c2ecf20Sopenharmony_ci		},
29398c2ecf20Sopenharmony_ci	},
29408c2ecf20Sopenharmony_ci};
29418c2ecf20Sopenharmony_ci
29428c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_ce_apb_clk = {
29438c2ecf20Sopenharmony_ci	.halt_reg = 0x68174,
29448c2ecf20Sopenharmony_ci	.clkr = {
29458c2ecf20Sopenharmony_ci		.enable_reg = 0x68174,
29468c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29478c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29488c2ecf20Sopenharmony_ci			.name = "gcc_nss_ce_apb_clk",
29498c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
29508c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
29518c2ecf20Sopenharmony_ci			},
29528c2ecf20Sopenharmony_ci			.num_parents = 1,
29538c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29548c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29558c2ecf20Sopenharmony_ci		},
29568c2ecf20Sopenharmony_ci	},
29578c2ecf20Sopenharmony_ci};
29588c2ecf20Sopenharmony_ci
29598c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_ce_axi_clk = {
29608c2ecf20Sopenharmony_ci	.halt_reg = 0x68170,
29618c2ecf20Sopenharmony_ci	.clkr = {
29628c2ecf20Sopenharmony_ci		.enable_reg = 0x68170,
29638c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29648c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29658c2ecf20Sopenharmony_ci			.name = "gcc_nss_ce_axi_clk",
29668c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
29678c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
29688c2ecf20Sopenharmony_ci			},
29698c2ecf20Sopenharmony_ci			.num_parents = 1,
29708c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29718c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29728c2ecf20Sopenharmony_ci		},
29738c2ecf20Sopenharmony_ci	},
29748c2ecf20Sopenharmony_ci};
29758c2ecf20Sopenharmony_ci
29768c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_cfg_clk = {
29778c2ecf20Sopenharmony_ci	.halt_reg = 0x68160,
29788c2ecf20Sopenharmony_ci	.clkr = {
29798c2ecf20Sopenharmony_ci		.enable_reg = 0x68160,
29808c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29818c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29828c2ecf20Sopenharmony_ci			.name = "gcc_nss_cfg_clk",
29838c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
29848c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
29858c2ecf20Sopenharmony_ci			},
29868c2ecf20Sopenharmony_ci			.num_parents = 1,
29878c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29888c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
29898c2ecf20Sopenharmony_ci		},
29908c2ecf20Sopenharmony_ci	},
29918c2ecf20Sopenharmony_ci};
29928c2ecf20Sopenharmony_ci
29938c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_crypto_clk = {
29948c2ecf20Sopenharmony_ci	.halt_reg = 0x68164,
29958c2ecf20Sopenharmony_ci	.clkr = {
29968c2ecf20Sopenharmony_ci		.enable_reg = 0x68164,
29978c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
29988c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29998c2ecf20Sopenharmony_ci			.name = "gcc_nss_crypto_clk",
30008c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
30018c2ecf20Sopenharmony_ci				"nss_crypto_clk_src"
30028c2ecf20Sopenharmony_ci			},
30038c2ecf20Sopenharmony_ci			.num_parents = 1,
30048c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30058c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30068c2ecf20Sopenharmony_ci		},
30078c2ecf20Sopenharmony_ci	},
30088c2ecf20Sopenharmony_ci};
30098c2ecf20Sopenharmony_ci
30108c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_csr_clk = {
30118c2ecf20Sopenharmony_ci	.halt_reg = 0x68318,
30128c2ecf20Sopenharmony_ci	.clkr = {
30138c2ecf20Sopenharmony_ci		.enable_reg = 0x68318,
30148c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30158c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30168c2ecf20Sopenharmony_ci			.name = "gcc_nss_csr_clk",
30178c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
30188c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
30198c2ecf20Sopenharmony_ci			},
30208c2ecf20Sopenharmony_ci			.num_parents = 1,
30218c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30228c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30238c2ecf20Sopenharmony_ci		},
30248c2ecf20Sopenharmony_ci	},
30258c2ecf20Sopenharmony_ci};
30268c2ecf20Sopenharmony_ci
30278c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_edma_cfg_clk = {
30288c2ecf20Sopenharmony_ci	.halt_reg = 0x6819c,
30298c2ecf20Sopenharmony_ci	.clkr = {
30308c2ecf20Sopenharmony_ci		.enable_reg = 0x6819c,
30318c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30328c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30338c2ecf20Sopenharmony_ci			.name = "gcc_nss_edma_cfg_clk",
30348c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
30358c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
30368c2ecf20Sopenharmony_ci			},
30378c2ecf20Sopenharmony_ci			.num_parents = 1,
30388c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30398c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30408c2ecf20Sopenharmony_ci		},
30418c2ecf20Sopenharmony_ci	},
30428c2ecf20Sopenharmony_ci};
30438c2ecf20Sopenharmony_ci
30448c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_edma_clk = {
30458c2ecf20Sopenharmony_ci	.halt_reg = 0x68198,
30468c2ecf20Sopenharmony_ci	.clkr = {
30478c2ecf20Sopenharmony_ci		.enable_reg = 0x68198,
30488c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30498c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30508c2ecf20Sopenharmony_ci			.name = "gcc_nss_edma_clk",
30518c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
30528c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
30538c2ecf20Sopenharmony_ci			},
30548c2ecf20Sopenharmony_ci			.num_parents = 1,
30558c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30568c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30578c2ecf20Sopenharmony_ci		},
30588c2ecf20Sopenharmony_ci	},
30598c2ecf20Sopenharmony_ci};
30608c2ecf20Sopenharmony_ci
30618c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_imem_clk = {
30628c2ecf20Sopenharmony_ci	.halt_reg = 0x68178,
30638c2ecf20Sopenharmony_ci	.clkr = {
30648c2ecf20Sopenharmony_ci		.enable_reg = 0x68178,
30658c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30668c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30678c2ecf20Sopenharmony_ci			.name = "gcc_nss_imem_clk",
30688c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
30698c2ecf20Sopenharmony_ci				"nss_imem_clk_src"
30708c2ecf20Sopenharmony_ci			},
30718c2ecf20Sopenharmony_ci			.num_parents = 1,
30728c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30738c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30748c2ecf20Sopenharmony_ci		},
30758c2ecf20Sopenharmony_ci	},
30768c2ecf20Sopenharmony_ci};
30778c2ecf20Sopenharmony_ci
30788c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_noc_clk = {
30798c2ecf20Sopenharmony_ci	.halt_reg = 0x68168,
30808c2ecf20Sopenharmony_ci	.clkr = {
30818c2ecf20Sopenharmony_ci		.enable_reg = 0x68168,
30828c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
30838c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30848c2ecf20Sopenharmony_ci			.name = "gcc_nss_noc_clk",
30858c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
30868c2ecf20Sopenharmony_ci				"nss_noc_clk_src"
30878c2ecf20Sopenharmony_ci			},
30888c2ecf20Sopenharmony_ci			.num_parents = 1,
30898c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30908c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
30918c2ecf20Sopenharmony_ci		},
30928c2ecf20Sopenharmony_ci	},
30938c2ecf20Sopenharmony_ci};
30948c2ecf20Sopenharmony_ci
30958c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_ppe_btq_clk = {
30968c2ecf20Sopenharmony_ci	.halt_reg = 0x6833c,
30978c2ecf20Sopenharmony_ci	.clkr = {
30988c2ecf20Sopenharmony_ci		.enable_reg = 0x6833c,
30998c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31008c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31018c2ecf20Sopenharmony_ci			.name = "gcc_nss_ppe_btq_clk",
31028c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
31038c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
31048c2ecf20Sopenharmony_ci			},
31058c2ecf20Sopenharmony_ci			.num_parents = 1,
31068c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31078c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31088c2ecf20Sopenharmony_ci		},
31098c2ecf20Sopenharmony_ci	},
31108c2ecf20Sopenharmony_ci};
31118c2ecf20Sopenharmony_ci
31128c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_ppe_cfg_clk = {
31138c2ecf20Sopenharmony_ci	.halt_reg = 0x68194,
31148c2ecf20Sopenharmony_ci	.clkr = {
31158c2ecf20Sopenharmony_ci		.enable_reg = 0x68194,
31168c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31178c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31188c2ecf20Sopenharmony_ci			.name = "gcc_nss_ppe_cfg_clk",
31198c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
31208c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
31218c2ecf20Sopenharmony_ci			},
31228c2ecf20Sopenharmony_ci			.num_parents = 1,
31238c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31248c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31258c2ecf20Sopenharmony_ci		},
31268c2ecf20Sopenharmony_ci	},
31278c2ecf20Sopenharmony_ci};
31288c2ecf20Sopenharmony_ci
31298c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_ppe_clk = {
31308c2ecf20Sopenharmony_ci	.halt_reg = 0x68190,
31318c2ecf20Sopenharmony_ci	.clkr = {
31328c2ecf20Sopenharmony_ci		.enable_reg = 0x68190,
31338c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31348c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31358c2ecf20Sopenharmony_ci			.name = "gcc_nss_ppe_clk",
31368c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
31378c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
31388c2ecf20Sopenharmony_ci			},
31398c2ecf20Sopenharmony_ci			.num_parents = 1,
31408c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31418c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31428c2ecf20Sopenharmony_ci		},
31438c2ecf20Sopenharmony_ci	},
31448c2ecf20Sopenharmony_ci};
31458c2ecf20Sopenharmony_ci
31468c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_ppe_ipe_clk = {
31478c2ecf20Sopenharmony_ci	.halt_reg = 0x68338,
31488c2ecf20Sopenharmony_ci	.clkr = {
31498c2ecf20Sopenharmony_ci		.enable_reg = 0x68338,
31508c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31518c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31528c2ecf20Sopenharmony_ci			.name = "gcc_nss_ppe_ipe_clk",
31538c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
31548c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
31558c2ecf20Sopenharmony_ci			},
31568c2ecf20Sopenharmony_ci			.num_parents = 1,
31578c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31588c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31598c2ecf20Sopenharmony_ci		},
31608c2ecf20Sopenharmony_ci	},
31618c2ecf20Sopenharmony_ci};
31628c2ecf20Sopenharmony_ci
31638c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_ptp_ref_clk = {
31648c2ecf20Sopenharmony_ci	.halt_reg = 0x6816c,
31658c2ecf20Sopenharmony_ci	.clkr = {
31668c2ecf20Sopenharmony_ci		.enable_reg = 0x6816c,
31678c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31688c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31698c2ecf20Sopenharmony_ci			.name = "gcc_nss_ptp_ref_clk",
31708c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
31718c2ecf20Sopenharmony_ci				"nss_ppe_cdiv_clk_src"
31728c2ecf20Sopenharmony_ci			},
31738c2ecf20Sopenharmony_ci			.num_parents = 1,
31748c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31758c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31768c2ecf20Sopenharmony_ci		},
31778c2ecf20Sopenharmony_ci	},
31788c2ecf20Sopenharmony_ci};
31798c2ecf20Sopenharmony_ci
31808c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_ce_apb_clk = {
31818c2ecf20Sopenharmony_ci	.halt_reg = 0x6830c,
31828c2ecf20Sopenharmony_ci	.clkr = {
31838c2ecf20Sopenharmony_ci		.enable_reg = 0x6830c,
31848c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
31858c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31868c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_ce_apb_clk",
31878c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
31888c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
31898c2ecf20Sopenharmony_ci			},
31908c2ecf20Sopenharmony_ci			.num_parents = 1,
31918c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31928c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
31938c2ecf20Sopenharmony_ci		},
31948c2ecf20Sopenharmony_ci	},
31958c2ecf20Sopenharmony_ci};
31968c2ecf20Sopenharmony_ci
31978c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_ce_axi_clk = {
31988c2ecf20Sopenharmony_ci	.halt_reg = 0x68308,
31998c2ecf20Sopenharmony_ci	.clkr = {
32008c2ecf20Sopenharmony_ci		.enable_reg = 0x68308,
32018c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
32028c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32038c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_ce_axi_clk",
32048c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
32058c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
32068c2ecf20Sopenharmony_ci			},
32078c2ecf20Sopenharmony_ci			.num_parents = 1,
32088c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32098c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32108c2ecf20Sopenharmony_ci		},
32118c2ecf20Sopenharmony_ci	},
32128c2ecf20Sopenharmony_ci};
32138c2ecf20Sopenharmony_ci
32148c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_crypto_clk = {
32158c2ecf20Sopenharmony_ci	.halt_reg = 0x68314,
32168c2ecf20Sopenharmony_ci	.clkr = {
32178c2ecf20Sopenharmony_ci		.enable_reg = 0x68314,
32188c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
32198c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32208c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_crypto_clk",
32218c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
32228c2ecf20Sopenharmony_ci				"nss_crypto_clk_src"
32238c2ecf20Sopenharmony_ci			},
32248c2ecf20Sopenharmony_ci			.num_parents = 1,
32258c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32268c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32278c2ecf20Sopenharmony_ci		},
32288c2ecf20Sopenharmony_ci	},
32298c2ecf20Sopenharmony_ci};
32308c2ecf20Sopenharmony_ci
32318c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
32328c2ecf20Sopenharmony_ci	.halt_reg = 0x68304,
32338c2ecf20Sopenharmony_ci	.clkr = {
32348c2ecf20Sopenharmony_ci		.enable_reg = 0x68304,
32358c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
32368c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32378c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_ppe_cfg_clk",
32388c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
32398c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
32408c2ecf20Sopenharmony_ci			},
32418c2ecf20Sopenharmony_ci			.num_parents = 1,
32428c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32438c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32448c2ecf20Sopenharmony_ci		},
32458c2ecf20Sopenharmony_ci	},
32468c2ecf20Sopenharmony_ci};
32478c2ecf20Sopenharmony_ci
32488c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_ppe_clk = {
32498c2ecf20Sopenharmony_ci	.halt_reg = 0x68300,
32508c2ecf20Sopenharmony_ci	.clkr = {
32518c2ecf20Sopenharmony_ci		.enable_reg = 0x68300,
32528c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
32538c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32548c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_ppe_clk",
32558c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
32568c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
32578c2ecf20Sopenharmony_ci			},
32588c2ecf20Sopenharmony_ci			.num_parents = 1,
32598c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32608c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32618c2ecf20Sopenharmony_ci		},
32628c2ecf20Sopenharmony_ci	},
32638c2ecf20Sopenharmony_ci};
32648c2ecf20Sopenharmony_ci
32658c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
32668c2ecf20Sopenharmony_ci	.halt_reg = 0x68180,
32678c2ecf20Sopenharmony_ci	.clkr = {
32688c2ecf20Sopenharmony_ci		.enable_reg = 0x68180,
32698c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
32708c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32718c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_qosgen_ref_clk",
32728c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
32738c2ecf20Sopenharmony_ci				"gcc_xo_clk_src"
32748c2ecf20Sopenharmony_ci			},
32758c2ecf20Sopenharmony_ci			.num_parents = 1,
32768c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32778c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32788c2ecf20Sopenharmony_ci		},
32798c2ecf20Sopenharmony_ci	},
32808c2ecf20Sopenharmony_ci};
32818c2ecf20Sopenharmony_ci
32828c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_snoc_clk = {
32838c2ecf20Sopenharmony_ci	.halt_reg = 0x68188,
32848c2ecf20Sopenharmony_ci	.clkr = {
32858c2ecf20Sopenharmony_ci		.enable_reg = 0x68188,
32868c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
32878c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32888c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_snoc_clk",
32898c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
32908c2ecf20Sopenharmony_ci				"system_noc_clk_src"
32918c2ecf20Sopenharmony_ci			},
32928c2ecf20Sopenharmony_ci			.num_parents = 1,
32938c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32948c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
32958c2ecf20Sopenharmony_ci		},
32968c2ecf20Sopenharmony_ci	},
32978c2ecf20Sopenharmony_ci};
32988c2ecf20Sopenharmony_ci
32998c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_timeout_ref_clk = {
33008c2ecf20Sopenharmony_ci	.halt_reg = 0x68184,
33018c2ecf20Sopenharmony_ci	.clkr = {
33028c2ecf20Sopenharmony_ci		.enable_reg = 0x68184,
33038c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33048c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33058c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_timeout_ref_clk",
33068c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
33078c2ecf20Sopenharmony_ci				"gcc_xo_div4_clk_src"
33088c2ecf20Sopenharmony_ci			},
33098c2ecf20Sopenharmony_ci			.num_parents = 1,
33108c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33118c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33128c2ecf20Sopenharmony_ci		},
33138c2ecf20Sopenharmony_ci	},
33148c2ecf20Sopenharmony_ci};
33158c2ecf20Sopenharmony_ci
33168c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
33178c2ecf20Sopenharmony_ci	.halt_reg = 0x68270,
33188c2ecf20Sopenharmony_ci	.clkr = {
33198c2ecf20Sopenharmony_ci		.enable_reg = 0x68270,
33208c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33218c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33228c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_ubi0_ahb_clk",
33238c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
33248c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
33258c2ecf20Sopenharmony_ci			},
33268c2ecf20Sopenharmony_ci			.num_parents = 1,
33278c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33288c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33298c2ecf20Sopenharmony_ci		},
33308c2ecf20Sopenharmony_ci	},
33318c2ecf20Sopenharmony_ci};
33328c2ecf20Sopenharmony_ci
33338c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nssnoc_ubi1_ahb_clk = {
33348c2ecf20Sopenharmony_ci	.halt_reg = 0x68274,
33358c2ecf20Sopenharmony_ci	.clkr = {
33368c2ecf20Sopenharmony_ci		.enable_reg = 0x68274,
33378c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33388c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33398c2ecf20Sopenharmony_ci			.name = "gcc_nssnoc_ubi1_ahb_clk",
33408c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
33418c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
33428c2ecf20Sopenharmony_ci			},
33438c2ecf20Sopenharmony_ci			.num_parents = 1,
33448c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33458c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33468c2ecf20Sopenharmony_ci		},
33478c2ecf20Sopenharmony_ci	},
33488c2ecf20Sopenharmony_ci};
33498c2ecf20Sopenharmony_ci
33508c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi0_ahb_clk = {
33518c2ecf20Sopenharmony_ci	.halt_reg = 0x6820c,
33528c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
33538c2ecf20Sopenharmony_ci	.clkr = {
33548c2ecf20Sopenharmony_ci		.enable_reg = 0x6820c,
33558c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33568c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33578c2ecf20Sopenharmony_ci			.name = "gcc_ubi0_ahb_clk",
33588c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
33598c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
33608c2ecf20Sopenharmony_ci			},
33618c2ecf20Sopenharmony_ci			.num_parents = 1,
33628c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33638c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33648c2ecf20Sopenharmony_ci		},
33658c2ecf20Sopenharmony_ci	},
33668c2ecf20Sopenharmony_ci};
33678c2ecf20Sopenharmony_ci
33688c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi0_axi_clk = {
33698c2ecf20Sopenharmony_ci	.halt_reg = 0x68200,
33708c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
33718c2ecf20Sopenharmony_ci	.clkr = {
33728c2ecf20Sopenharmony_ci		.enable_reg = 0x68200,
33738c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33748c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33758c2ecf20Sopenharmony_ci			.name = "gcc_ubi0_axi_clk",
33768c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
33778c2ecf20Sopenharmony_ci				"nss_noc_clk_src"
33788c2ecf20Sopenharmony_ci			},
33798c2ecf20Sopenharmony_ci			.num_parents = 1,
33808c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33818c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
33828c2ecf20Sopenharmony_ci		},
33838c2ecf20Sopenharmony_ci	},
33848c2ecf20Sopenharmony_ci};
33858c2ecf20Sopenharmony_ci
33868c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi0_nc_axi_clk = {
33878c2ecf20Sopenharmony_ci	.halt_reg = 0x68204,
33888c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
33898c2ecf20Sopenharmony_ci	.clkr = {
33908c2ecf20Sopenharmony_ci		.enable_reg = 0x68204,
33918c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
33928c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33938c2ecf20Sopenharmony_ci			.name = "gcc_ubi0_nc_axi_clk",
33948c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
33958c2ecf20Sopenharmony_ci				"nss_noc_clk_src"
33968c2ecf20Sopenharmony_ci			},
33978c2ecf20Sopenharmony_ci			.num_parents = 1,
33988c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33998c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34008c2ecf20Sopenharmony_ci		},
34018c2ecf20Sopenharmony_ci	},
34028c2ecf20Sopenharmony_ci};
34038c2ecf20Sopenharmony_ci
34048c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi0_core_clk = {
34058c2ecf20Sopenharmony_ci	.halt_reg = 0x68210,
34068c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
34078c2ecf20Sopenharmony_ci	.clkr = {
34088c2ecf20Sopenharmony_ci		.enable_reg = 0x68210,
34098c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34108c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34118c2ecf20Sopenharmony_ci			.name = "gcc_ubi0_core_clk",
34128c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
34138c2ecf20Sopenharmony_ci				"nss_ubi0_div_clk_src"
34148c2ecf20Sopenharmony_ci			},
34158c2ecf20Sopenharmony_ci			.num_parents = 1,
34168c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34178c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34188c2ecf20Sopenharmony_ci		},
34198c2ecf20Sopenharmony_ci	},
34208c2ecf20Sopenharmony_ci};
34218c2ecf20Sopenharmony_ci
34228c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi0_mpt_clk = {
34238c2ecf20Sopenharmony_ci	.halt_reg = 0x68208,
34248c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
34258c2ecf20Sopenharmony_ci	.clkr = {
34268c2ecf20Sopenharmony_ci		.enable_reg = 0x68208,
34278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34298c2ecf20Sopenharmony_ci			.name = "gcc_ubi0_mpt_clk",
34308c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
34318c2ecf20Sopenharmony_ci				"ubi_mpt_clk_src"
34328c2ecf20Sopenharmony_ci			},
34338c2ecf20Sopenharmony_ci			.num_parents = 1,
34348c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34358c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34368c2ecf20Sopenharmony_ci		},
34378c2ecf20Sopenharmony_ci	},
34388c2ecf20Sopenharmony_ci};
34398c2ecf20Sopenharmony_ci
34408c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi1_ahb_clk = {
34418c2ecf20Sopenharmony_ci	.halt_reg = 0x6822c,
34428c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
34438c2ecf20Sopenharmony_ci	.clkr = {
34448c2ecf20Sopenharmony_ci		.enable_reg = 0x6822c,
34458c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34468c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34478c2ecf20Sopenharmony_ci			.name = "gcc_ubi1_ahb_clk",
34488c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
34498c2ecf20Sopenharmony_ci				"nss_ce_clk_src"
34508c2ecf20Sopenharmony_ci			},
34518c2ecf20Sopenharmony_ci			.num_parents = 1,
34528c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34538c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34548c2ecf20Sopenharmony_ci		},
34558c2ecf20Sopenharmony_ci	},
34568c2ecf20Sopenharmony_ci};
34578c2ecf20Sopenharmony_ci
34588c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi1_axi_clk = {
34598c2ecf20Sopenharmony_ci	.halt_reg = 0x68220,
34608c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
34618c2ecf20Sopenharmony_ci	.clkr = {
34628c2ecf20Sopenharmony_ci		.enable_reg = 0x68220,
34638c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34648c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34658c2ecf20Sopenharmony_ci			.name = "gcc_ubi1_axi_clk",
34668c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
34678c2ecf20Sopenharmony_ci				"nss_noc_clk_src"
34688c2ecf20Sopenharmony_ci			},
34698c2ecf20Sopenharmony_ci			.num_parents = 1,
34708c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34718c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34728c2ecf20Sopenharmony_ci		},
34738c2ecf20Sopenharmony_ci	},
34748c2ecf20Sopenharmony_ci};
34758c2ecf20Sopenharmony_ci
34768c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi1_nc_axi_clk = {
34778c2ecf20Sopenharmony_ci	.halt_reg = 0x68224,
34788c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
34798c2ecf20Sopenharmony_ci	.clkr = {
34808c2ecf20Sopenharmony_ci		.enable_reg = 0x68224,
34818c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
34828c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34838c2ecf20Sopenharmony_ci			.name = "gcc_ubi1_nc_axi_clk",
34848c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
34858c2ecf20Sopenharmony_ci				"nss_noc_clk_src"
34868c2ecf20Sopenharmony_ci			},
34878c2ecf20Sopenharmony_ci			.num_parents = 1,
34888c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34898c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
34908c2ecf20Sopenharmony_ci		},
34918c2ecf20Sopenharmony_ci	},
34928c2ecf20Sopenharmony_ci};
34938c2ecf20Sopenharmony_ci
34948c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi1_core_clk = {
34958c2ecf20Sopenharmony_ci	.halt_reg = 0x68230,
34968c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
34978c2ecf20Sopenharmony_ci	.clkr = {
34988c2ecf20Sopenharmony_ci		.enable_reg = 0x68230,
34998c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35008c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35018c2ecf20Sopenharmony_ci			.name = "gcc_ubi1_core_clk",
35028c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
35038c2ecf20Sopenharmony_ci				"nss_ubi1_div_clk_src"
35048c2ecf20Sopenharmony_ci			},
35058c2ecf20Sopenharmony_ci			.num_parents = 1,
35068c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35078c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35088c2ecf20Sopenharmony_ci		},
35098c2ecf20Sopenharmony_ci	},
35108c2ecf20Sopenharmony_ci};
35118c2ecf20Sopenharmony_ci
35128c2ecf20Sopenharmony_cistatic struct clk_branch gcc_ubi1_mpt_clk = {
35138c2ecf20Sopenharmony_ci	.halt_reg = 0x68228,
35148c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
35158c2ecf20Sopenharmony_ci	.clkr = {
35168c2ecf20Sopenharmony_ci		.enable_reg = 0x68228,
35178c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35188c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35198c2ecf20Sopenharmony_ci			.name = "gcc_ubi1_mpt_clk",
35208c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
35218c2ecf20Sopenharmony_ci				"ubi_mpt_clk_src"
35228c2ecf20Sopenharmony_ci			},
35238c2ecf20Sopenharmony_ci			.num_parents = 1,
35248c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35258c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35268c2ecf20Sopenharmony_ci		},
35278c2ecf20Sopenharmony_ci	},
35288c2ecf20Sopenharmony_ci};
35298c2ecf20Sopenharmony_ci
35308c2ecf20Sopenharmony_cistatic struct clk_branch gcc_cmn_12gpll_ahb_clk = {
35318c2ecf20Sopenharmony_ci	.halt_reg = 0x56308,
35328c2ecf20Sopenharmony_ci	.clkr = {
35338c2ecf20Sopenharmony_ci		.enable_reg = 0x56308,
35348c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35358c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35368c2ecf20Sopenharmony_ci			.name = "gcc_cmn_12gpll_ahb_clk",
35378c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
35388c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
35398c2ecf20Sopenharmony_ci			},
35408c2ecf20Sopenharmony_ci			.num_parents = 1,
35418c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35428c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35438c2ecf20Sopenharmony_ci		},
35448c2ecf20Sopenharmony_ci	},
35458c2ecf20Sopenharmony_ci};
35468c2ecf20Sopenharmony_ci
35478c2ecf20Sopenharmony_cistatic struct clk_branch gcc_cmn_12gpll_sys_clk = {
35488c2ecf20Sopenharmony_ci	.halt_reg = 0x5630c,
35498c2ecf20Sopenharmony_ci	.clkr = {
35508c2ecf20Sopenharmony_ci		.enable_reg = 0x5630c,
35518c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35528c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35538c2ecf20Sopenharmony_ci			.name = "gcc_cmn_12gpll_sys_clk",
35548c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
35558c2ecf20Sopenharmony_ci				"gcc_xo_clk_src"
35568c2ecf20Sopenharmony_ci			},
35578c2ecf20Sopenharmony_ci			.num_parents = 1,
35588c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35598c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35608c2ecf20Sopenharmony_ci		},
35618c2ecf20Sopenharmony_ci	},
35628c2ecf20Sopenharmony_ci};
35638c2ecf20Sopenharmony_ci
35648c2ecf20Sopenharmony_cistatic struct clk_branch gcc_mdio_ahb_clk = {
35658c2ecf20Sopenharmony_ci	.halt_reg = 0x58004,
35668c2ecf20Sopenharmony_ci	.clkr = {
35678c2ecf20Sopenharmony_ci		.enable_reg = 0x58004,
35688c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35698c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35708c2ecf20Sopenharmony_ci			.name = "gcc_mdio_ahb_clk",
35718c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
35728c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
35738c2ecf20Sopenharmony_ci			},
35748c2ecf20Sopenharmony_ci			.num_parents = 1,
35758c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35768c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35778c2ecf20Sopenharmony_ci		},
35788c2ecf20Sopenharmony_ci	},
35798c2ecf20Sopenharmony_ci};
35808c2ecf20Sopenharmony_ci
35818c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_ahb_clk = {
35828c2ecf20Sopenharmony_ci	.halt_reg = 0x56008,
35838c2ecf20Sopenharmony_ci	.clkr = {
35848c2ecf20Sopenharmony_ci		.enable_reg = 0x56008,
35858c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
35868c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35878c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_ahb_clk",
35888c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
35898c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
35908c2ecf20Sopenharmony_ci			},
35918c2ecf20Sopenharmony_ci			.num_parents = 1,
35928c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35938c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
35948c2ecf20Sopenharmony_ci		},
35958c2ecf20Sopenharmony_ci	},
35968c2ecf20Sopenharmony_ci};
35978c2ecf20Sopenharmony_ci
35988c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_sys_clk = {
35998c2ecf20Sopenharmony_ci	.halt_reg = 0x5600c,
36008c2ecf20Sopenharmony_ci	.clkr = {
36018c2ecf20Sopenharmony_ci		.enable_reg = 0x5600c,
36028c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
36038c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36048c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_sys_clk",
36058c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
36068c2ecf20Sopenharmony_ci				"gcc_xo_clk_src"
36078c2ecf20Sopenharmony_ci			},
36088c2ecf20Sopenharmony_ci			.num_parents = 1,
36098c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36108c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
36118c2ecf20Sopenharmony_ci		},
36128c2ecf20Sopenharmony_ci	},
36138c2ecf20Sopenharmony_ci};
36148c2ecf20Sopenharmony_ci
36158c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy1_ahb_clk = {
36168c2ecf20Sopenharmony_ci	.halt_reg = 0x56108,
36178c2ecf20Sopenharmony_ci	.clkr = {
36188c2ecf20Sopenharmony_ci		.enable_reg = 0x56108,
36198c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
36208c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36218c2ecf20Sopenharmony_ci			.name = "gcc_uniphy1_ahb_clk",
36228c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
36238c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
36248c2ecf20Sopenharmony_ci			},
36258c2ecf20Sopenharmony_ci			.num_parents = 1,
36268c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36278c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
36288c2ecf20Sopenharmony_ci		},
36298c2ecf20Sopenharmony_ci	},
36308c2ecf20Sopenharmony_ci};
36318c2ecf20Sopenharmony_ci
36328c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy1_sys_clk = {
36338c2ecf20Sopenharmony_ci	.halt_reg = 0x5610c,
36348c2ecf20Sopenharmony_ci	.clkr = {
36358c2ecf20Sopenharmony_ci		.enable_reg = 0x5610c,
36368c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
36378c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36388c2ecf20Sopenharmony_ci			.name = "gcc_uniphy1_sys_clk",
36398c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
36408c2ecf20Sopenharmony_ci				"gcc_xo_clk_src"
36418c2ecf20Sopenharmony_ci			},
36428c2ecf20Sopenharmony_ci			.num_parents = 1,
36438c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36448c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
36458c2ecf20Sopenharmony_ci		},
36468c2ecf20Sopenharmony_ci	},
36478c2ecf20Sopenharmony_ci};
36488c2ecf20Sopenharmony_ci
36498c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy2_ahb_clk = {
36508c2ecf20Sopenharmony_ci	.halt_reg = 0x56208,
36518c2ecf20Sopenharmony_ci	.clkr = {
36528c2ecf20Sopenharmony_ci		.enable_reg = 0x56208,
36538c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
36548c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36558c2ecf20Sopenharmony_ci			.name = "gcc_uniphy2_ahb_clk",
36568c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
36578c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
36588c2ecf20Sopenharmony_ci			},
36598c2ecf20Sopenharmony_ci			.num_parents = 1,
36608c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36618c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
36628c2ecf20Sopenharmony_ci		},
36638c2ecf20Sopenharmony_ci	},
36648c2ecf20Sopenharmony_ci};
36658c2ecf20Sopenharmony_ci
36668c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy2_sys_clk = {
36678c2ecf20Sopenharmony_ci	.halt_reg = 0x5620c,
36688c2ecf20Sopenharmony_ci	.clkr = {
36698c2ecf20Sopenharmony_ci		.enable_reg = 0x5620c,
36708c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
36718c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36728c2ecf20Sopenharmony_ci			.name = "gcc_uniphy2_sys_clk",
36738c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
36748c2ecf20Sopenharmony_ci				"gcc_xo_clk_src"
36758c2ecf20Sopenharmony_ci			},
36768c2ecf20Sopenharmony_ci			.num_parents = 1,
36778c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36788c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
36798c2ecf20Sopenharmony_ci		},
36808c2ecf20Sopenharmony_ci	},
36818c2ecf20Sopenharmony_ci};
36828c2ecf20Sopenharmony_ci
36838c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port1_rx_clk = {
36848c2ecf20Sopenharmony_ci	.halt_reg = 0x68240,
36858c2ecf20Sopenharmony_ci	.clkr = {
36868c2ecf20Sopenharmony_ci		.enable_reg = 0x68240,
36878c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
36888c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36898c2ecf20Sopenharmony_ci			.name = "gcc_nss_port1_rx_clk",
36908c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
36918c2ecf20Sopenharmony_ci				"nss_port1_rx_div_clk_src"
36928c2ecf20Sopenharmony_ci			},
36938c2ecf20Sopenharmony_ci			.num_parents = 1,
36948c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36958c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
36968c2ecf20Sopenharmony_ci		},
36978c2ecf20Sopenharmony_ci	},
36988c2ecf20Sopenharmony_ci};
36998c2ecf20Sopenharmony_ci
37008c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port1_tx_clk = {
37018c2ecf20Sopenharmony_ci	.halt_reg = 0x68244,
37028c2ecf20Sopenharmony_ci	.clkr = {
37038c2ecf20Sopenharmony_ci		.enable_reg = 0x68244,
37048c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
37058c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37068c2ecf20Sopenharmony_ci			.name = "gcc_nss_port1_tx_clk",
37078c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
37088c2ecf20Sopenharmony_ci				"nss_port1_tx_div_clk_src"
37098c2ecf20Sopenharmony_ci			},
37108c2ecf20Sopenharmony_ci			.num_parents = 1,
37118c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37128c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
37138c2ecf20Sopenharmony_ci		},
37148c2ecf20Sopenharmony_ci	},
37158c2ecf20Sopenharmony_ci};
37168c2ecf20Sopenharmony_ci
37178c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port2_rx_clk = {
37188c2ecf20Sopenharmony_ci	.halt_reg = 0x68248,
37198c2ecf20Sopenharmony_ci	.clkr = {
37208c2ecf20Sopenharmony_ci		.enable_reg = 0x68248,
37218c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
37228c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37238c2ecf20Sopenharmony_ci			.name = "gcc_nss_port2_rx_clk",
37248c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
37258c2ecf20Sopenharmony_ci				"nss_port2_rx_div_clk_src"
37268c2ecf20Sopenharmony_ci			},
37278c2ecf20Sopenharmony_ci			.num_parents = 1,
37288c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37298c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
37308c2ecf20Sopenharmony_ci		},
37318c2ecf20Sopenharmony_ci	},
37328c2ecf20Sopenharmony_ci};
37338c2ecf20Sopenharmony_ci
37348c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port2_tx_clk = {
37358c2ecf20Sopenharmony_ci	.halt_reg = 0x6824c,
37368c2ecf20Sopenharmony_ci	.clkr = {
37378c2ecf20Sopenharmony_ci		.enable_reg = 0x6824c,
37388c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
37398c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37408c2ecf20Sopenharmony_ci			.name = "gcc_nss_port2_tx_clk",
37418c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
37428c2ecf20Sopenharmony_ci				"nss_port2_tx_div_clk_src"
37438c2ecf20Sopenharmony_ci			},
37448c2ecf20Sopenharmony_ci			.num_parents = 1,
37458c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37468c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
37478c2ecf20Sopenharmony_ci		},
37488c2ecf20Sopenharmony_ci	},
37498c2ecf20Sopenharmony_ci};
37508c2ecf20Sopenharmony_ci
37518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port3_rx_clk = {
37528c2ecf20Sopenharmony_ci	.halt_reg = 0x68250,
37538c2ecf20Sopenharmony_ci	.clkr = {
37548c2ecf20Sopenharmony_ci		.enable_reg = 0x68250,
37558c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
37568c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37578c2ecf20Sopenharmony_ci			.name = "gcc_nss_port3_rx_clk",
37588c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
37598c2ecf20Sopenharmony_ci				"nss_port3_rx_div_clk_src"
37608c2ecf20Sopenharmony_ci			},
37618c2ecf20Sopenharmony_ci			.num_parents = 1,
37628c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37638c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
37648c2ecf20Sopenharmony_ci		},
37658c2ecf20Sopenharmony_ci	},
37668c2ecf20Sopenharmony_ci};
37678c2ecf20Sopenharmony_ci
37688c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port3_tx_clk = {
37698c2ecf20Sopenharmony_ci	.halt_reg = 0x68254,
37708c2ecf20Sopenharmony_ci	.clkr = {
37718c2ecf20Sopenharmony_ci		.enable_reg = 0x68254,
37728c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
37738c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37748c2ecf20Sopenharmony_ci			.name = "gcc_nss_port3_tx_clk",
37758c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
37768c2ecf20Sopenharmony_ci				"nss_port3_tx_div_clk_src"
37778c2ecf20Sopenharmony_ci			},
37788c2ecf20Sopenharmony_ci			.num_parents = 1,
37798c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37808c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
37818c2ecf20Sopenharmony_ci		},
37828c2ecf20Sopenharmony_ci	},
37838c2ecf20Sopenharmony_ci};
37848c2ecf20Sopenharmony_ci
37858c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port4_rx_clk = {
37868c2ecf20Sopenharmony_ci	.halt_reg = 0x68258,
37878c2ecf20Sopenharmony_ci	.clkr = {
37888c2ecf20Sopenharmony_ci		.enable_reg = 0x68258,
37898c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
37908c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37918c2ecf20Sopenharmony_ci			.name = "gcc_nss_port4_rx_clk",
37928c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
37938c2ecf20Sopenharmony_ci				"nss_port4_rx_div_clk_src"
37948c2ecf20Sopenharmony_ci			},
37958c2ecf20Sopenharmony_ci			.num_parents = 1,
37968c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37978c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
37988c2ecf20Sopenharmony_ci		},
37998c2ecf20Sopenharmony_ci	},
38008c2ecf20Sopenharmony_ci};
38018c2ecf20Sopenharmony_ci
38028c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port4_tx_clk = {
38038c2ecf20Sopenharmony_ci	.halt_reg = 0x6825c,
38048c2ecf20Sopenharmony_ci	.clkr = {
38058c2ecf20Sopenharmony_ci		.enable_reg = 0x6825c,
38068c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
38078c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38088c2ecf20Sopenharmony_ci			.name = "gcc_nss_port4_tx_clk",
38098c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
38108c2ecf20Sopenharmony_ci				"nss_port4_tx_div_clk_src"
38118c2ecf20Sopenharmony_ci			},
38128c2ecf20Sopenharmony_ci			.num_parents = 1,
38138c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38148c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
38158c2ecf20Sopenharmony_ci		},
38168c2ecf20Sopenharmony_ci	},
38178c2ecf20Sopenharmony_ci};
38188c2ecf20Sopenharmony_ci
38198c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port5_rx_clk = {
38208c2ecf20Sopenharmony_ci	.halt_reg = 0x68260,
38218c2ecf20Sopenharmony_ci	.clkr = {
38228c2ecf20Sopenharmony_ci		.enable_reg = 0x68260,
38238c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
38248c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38258c2ecf20Sopenharmony_ci			.name = "gcc_nss_port5_rx_clk",
38268c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
38278c2ecf20Sopenharmony_ci				"nss_port5_rx_div_clk_src"
38288c2ecf20Sopenharmony_ci			},
38298c2ecf20Sopenharmony_ci			.num_parents = 1,
38308c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38318c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
38328c2ecf20Sopenharmony_ci		},
38338c2ecf20Sopenharmony_ci	},
38348c2ecf20Sopenharmony_ci};
38358c2ecf20Sopenharmony_ci
38368c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port5_tx_clk = {
38378c2ecf20Sopenharmony_ci	.halt_reg = 0x68264,
38388c2ecf20Sopenharmony_ci	.clkr = {
38398c2ecf20Sopenharmony_ci		.enable_reg = 0x68264,
38408c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
38418c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38428c2ecf20Sopenharmony_ci			.name = "gcc_nss_port5_tx_clk",
38438c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
38448c2ecf20Sopenharmony_ci				"nss_port5_tx_div_clk_src"
38458c2ecf20Sopenharmony_ci			},
38468c2ecf20Sopenharmony_ci			.num_parents = 1,
38478c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38488c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
38498c2ecf20Sopenharmony_ci		},
38508c2ecf20Sopenharmony_ci	},
38518c2ecf20Sopenharmony_ci};
38528c2ecf20Sopenharmony_ci
38538c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port6_rx_clk = {
38548c2ecf20Sopenharmony_ci	.halt_reg = 0x68268,
38558c2ecf20Sopenharmony_ci	.clkr = {
38568c2ecf20Sopenharmony_ci		.enable_reg = 0x68268,
38578c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
38588c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38598c2ecf20Sopenharmony_ci			.name = "gcc_nss_port6_rx_clk",
38608c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
38618c2ecf20Sopenharmony_ci				"nss_port6_rx_div_clk_src"
38628c2ecf20Sopenharmony_ci			},
38638c2ecf20Sopenharmony_ci			.num_parents = 1,
38648c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38658c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
38668c2ecf20Sopenharmony_ci		},
38678c2ecf20Sopenharmony_ci	},
38688c2ecf20Sopenharmony_ci};
38698c2ecf20Sopenharmony_ci
38708c2ecf20Sopenharmony_cistatic struct clk_branch gcc_nss_port6_tx_clk = {
38718c2ecf20Sopenharmony_ci	.halt_reg = 0x6826c,
38728c2ecf20Sopenharmony_ci	.clkr = {
38738c2ecf20Sopenharmony_ci		.enable_reg = 0x6826c,
38748c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
38758c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38768c2ecf20Sopenharmony_ci			.name = "gcc_nss_port6_tx_clk",
38778c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
38788c2ecf20Sopenharmony_ci				"nss_port6_tx_div_clk_src"
38798c2ecf20Sopenharmony_ci			},
38808c2ecf20Sopenharmony_ci			.num_parents = 1,
38818c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
38838c2ecf20Sopenharmony_ci		},
38848c2ecf20Sopenharmony_ci	},
38858c2ecf20Sopenharmony_ci};
38868c2ecf20Sopenharmony_ci
38878c2ecf20Sopenharmony_cistatic struct clk_branch gcc_port1_mac_clk = {
38888c2ecf20Sopenharmony_ci	.halt_reg = 0x68320,
38898c2ecf20Sopenharmony_ci	.clkr = {
38908c2ecf20Sopenharmony_ci		.enable_reg = 0x68320,
38918c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
38928c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38938c2ecf20Sopenharmony_ci			.name = "gcc_port1_mac_clk",
38948c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
38958c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
38968c2ecf20Sopenharmony_ci			},
38978c2ecf20Sopenharmony_ci			.num_parents = 1,
38988c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38998c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
39008c2ecf20Sopenharmony_ci		},
39018c2ecf20Sopenharmony_ci	},
39028c2ecf20Sopenharmony_ci};
39038c2ecf20Sopenharmony_ci
39048c2ecf20Sopenharmony_cistatic struct clk_branch gcc_port2_mac_clk = {
39058c2ecf20Sopenharmony_ci	.halt_reg = 0x68324,
39068c2ecf20Sopenharmony_ci	.clkr = {
39078c2ecf20Sopenharmony_ci		.enable_reg = 0x68324,
39088c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
39098c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39108c2ecf20Sopenharmony_ci			.name = "gcc_port2_mac_clk",
39118c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
39128c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
39138c2ecf20Sopenharmony_ci			},
39148c2ecf20Sopenharmony_ci			.num_parents = 1,
39158c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39168c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
39178c2ecf20Sopenharmony_ci		},
39188c2ecf20Sopenharmony_ci	},
39198c2ecf20Sopenharmony_ci};
39208c2ecf20Sopenharmony_ci
39218c2ecf20Sopenharmony_cistatic struct clk_branch gcc_port3_mac_clk = {
39228c2ecf20Sopenharmony_ci	.halt_reg = 0x68328,
39238c2ecf20Sopenharmony_ci	.clkr = {
39248c2ecf20Sopenharmony_ci		.enable_reg = 0x68328,
39258c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
39268c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39278c2ecf20Sopenharmony_ci			.name = "gcc_port3_mac_clk",
39288c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
39298c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
39308c2ecf20Sopenharmony_ci			},
39318c2ecf20Sopenharmony_ci			.num_parents = 1,
39328c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39338c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
39348c2ecf20Sopenharmony_ci		},
39358c2ecf20Sopenharmony_ci	},
39368c2ecf20Sopenharmony_ci};
39378c2ecf20Sopenharmony_ci
39388c2ecf20Sopenharmony_cistatic struct clk_branch gcc_port4_mac_clk = {
39398c2ecf20Sopenharmony_ci	.halt_reg = 0x6832c,
39408c2ecf20Sopenharmony_ci	.clkr = {
39418c2ecf20Sopenharmony_ci		.enable_reg = 0x6832c,
39428c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
39438c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39448c2ecf20Sopenharmony_ci			.name = "gcc_port4_mac_clk",
39458c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
39468c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
39478c2ecf20Sopenharmony_ci			},
39488c2ecf20Sopenharmony_ci			.num_parents = 1,
39498c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39508c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
39518c2ecf20Sopenharmony_ci		},
39528c2ecf20Sopenharmony_ci	},
39538c2ecf20Sopenharmony_ci};
39548c2ecf20Sopenharmony_ci
39558c2ecf20Sopenharmony_cistatic struct clk_branch gcc_port5_mac_clk = {
39568c2ecf20Sopenharmony_ci	.halt_reg = 0x68330,
39578c2ecf20Sopenharmony_ci	.clkr = {
39588c2ecf20Sopenharmony_ci		.enable_reg = 0x68330,
39598c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
39608c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39618c2ecf20Sopenharmony_ci			.name = "gcc_port5_mac_clk",
39628c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
39638c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
39648c2ecf20Sopenharmony_ci			},
39658c2ecf20Sopenharmony_ci			.num_parents = 1,
39668c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39678c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
39688c2ecf20Sopenharmony_ci		},
39698c2ecf20Sopenharmony_ci	},
39708c2ecf20Sopenharmony_ci};
39718c2ecf20Sopenharmony_ci
39728c2ecf20Sopenharmony_cistatic struct clk_branch gcc_port6_mac_clk = {
39738c2ecf20Sopenharmony_ci	.halt_reg = 0x68334,
39748c2ecf20Sopenharmony_ci	.clkr = {
39758c2ecf20Sopenharmony_ci		.enable_reg = 0x68334,
39768c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
39778c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39788c2ecf20Sopenharmony_ci			.name = "gcc_port6_mac_clk",
39798c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
39808c2ecf20Sopenharmony_ci				"nss_ppe_clk_src"
39818c2ecf20Sopenharmony_ci			},
39828c2ecf20Sopenharmony_ci			.num_parents = 1,
39838c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39848c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
39858c2ecf20Sopenharmony_ci		},
39868c2ecf20Sopenharmony_ci	},
39878c2ecf20Sopenharmony_ci};
39888c2ecf20Sopenharmony_ci
39898c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port1_rx_clk = {
39908c2ecf20Sopenharmony_ci	.halt_reg = 0x56010,
39918c2ecf20Sopenharmony_ci	.clkr = {
39928c2ecf20Sopenharmony_ci		.enable_reg = 0x56010,
39938c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
39948c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39958c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port1_rx_clk",
39968c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
39978c2ecf20Sopenharmony_ci				"nss_port1_rx_div_clk_src"
39988c2ecf20Sopenharmony_ci			},
39998c2ecf20Sopenharmony_ci			.num_parents = 1,
40008c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40018c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
40028c2ecf20Sopenharmony_ci		},
40038c2ecf20Sopenharmony_ci	},
40048c2ecf20Sopenharmony_ci};
40058c2ecf20Sopenharmony_ci
40068c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port1_tx_clk = {
40078c2ecf20Sopenharmony_ci	.halt_reg = 0x56014,
40088c2ecf20Sopenharmony_ci	.clkr = {
40098c2ecf20Sopenharmony_ci		.enable_reg = 0x56014,
40108c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
40118c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40128c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port1_tx_clk",
40138c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
40148c2ecf20Sopenharmony_ci				"nss_port1_tx_div_clk_src"
40158c2ecf20Sopenharmony_ci			},
40168c2ecf20Sopenharmony_ci			.num_parents = 1,
40178c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40188c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
40198c2ecf20Sopenharmony_ci		},
40208c2ecf20Sopenharmony_ci	},
40218c2ecf20Sopenharmony_ci};
40228c2ecf20Sopenharmony_ci
40238c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port2_rx_clk = {
40248c2ecf20Sopenharmony_ci	.halt_reg = 0x56018,
40258c2ecf20Sopenharmony_ci	.clkr = {
40268c2ecf20Sopenharmony_ci		.enable_reg = 0x56018,
40278c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
40288c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40298c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port2_rx_clk",
40308c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
40318c2ecf20Sopenharmony_ci				"nss_port2_rx_div_clk_src"
40328c2ecf20Sopenharmony_ci			},
40338c2ecf20Sopenharmony_ci			.num_parents = 1,
40348c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40358c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
40368c2ecf20Sopenharmony_ci		},
40378c2ecf20Sopenharmony_ci	},
40388c2ecf20Sopenharmony_ci};
40398c2ecf20Sopenharmony_ci
40408c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port2_tx_clk = {
40418c2ecf20Sopenharmony_ci	.halt_reg = 0x5601c,
40428c2ecf20Sopenharmony_ci	.clkr = {
40438c2ecf20Sopenharmony_ci		.enable_reg = 0x5601c,
40448c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
40458c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40468c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port2_tx_clk",
40478c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
40488c2ecf20Sopenharmony_ci				"nss_port2_tx_div_clk_src"
40498c2ecf20Sopenharmony_ci			},
40508c2ecf20Sopenharmony_ci			.num_parents = 1,
40518c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40528c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
40538c2ecf20Sopenharmony_ci		},
40548c2ecf20Sopenharmony_ci	},
40558c2ecf20Sopenharmony_ci};
40568c2ecf20Sopenharmony_ci
40578c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port3_rx_clk = {
40588c2ecf20Sopenharmony_ci	.halt_reg = 0x56020,
40598c2ecf20Sopenharmony_ci	.clkr = {
40608c2ecf20Sopenharmony_ci		.enable_reg = 0x56020,
40618c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
40628c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40638c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port3_rx_clk",
40648c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
40658c2ecf20Sopenharmony_ci				"nss_port3_rx_div_clk_src"
40668c2ecf20Sopenharmony_ci			},
40678c2ecf20Sopenharmony_ci			.num_parents = 1,
40688c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40698c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
40708c2ecf20Sopenharmony_ci		},
40718c2ecf20Sopenharmony_ci	},
40728c2ecf20Sopenharmony_ci};
40738c2ecf20Sopenharmony_ci
40748c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port3_tx_clk = {
40758c2ecf20Sopenharmony_ci	.halt_reg = 0x56024,
40768c2ecf20Sopenharmony_ci	.clkr = {
40778c2ecf20Sopenharmony_ci		.enable_reg = 0x56024,
40788c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
40798c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40808c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port3_tx_clk",
40818c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
40828c2ecf20Sopenharmony_ci				"nss_port3_tx_div_clk_src"
40838c2ecf20Sopenharmony_ci			},
40848c2ecf20Sopenharmony_ci			.num_parents = 1,
40858c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40868c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
40878c2ecf20Sopenharmony_ci		},
40888c2ecf20Sopenharmony_ci	},
40898c2ecf20Sopenharmony_ci};
40908c2ecf20Sopenharmony_ci
40918c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port4_rx_clk = {
40928c2ecf20Sopenharmony_ci	.halt_reg = 0x56028,
40938c2ecf20Sopenharmony_ci	.clkr = {
40948c2ecf20Sopenharmony_ci		.enable_reg = 0x56028,
40958c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
40968c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40978c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port4_rx_clk",
40988c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
40998c2ecf20Sopenharmony_ci				"nss_port4_rx_div_clk_src"
41008c2ecf20Sopenharmony_ci			},
41018c2ecf20Sopenharmony_ci			.num_parents = 1,
41028c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41038c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
41048c2ecf20Sopenharmony_ci		},
41058c2ecf20Sopenharmony_ci	},
41068c2ecf20Sopenharmony_ci};
41078c2ecf20Sopenharmony_ci
41088c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port4_tx_clk = {
41098c2ecf20Sopenharmony_ci	.halt_reg = 0x5602c,
41108c2ecf20Sopenharmony_ci	.clkr = {
41118c2ecf20Sopenharmony_ci		.enable_reg = 0x5602c,
41128c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
41138c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41148c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port4_tx_clk",
41158c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
41168c2ecf20Sopenharmony_ci				"nss_port4_tx_div_clk_src"
41178c2ecf20Sopenharmony_ci			},
41188c2ecf20Sopenharmony_ci			.num_parents = 1,
41198c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41208c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
41218c2ecf20Sopenharmony_ci		},
41228c2ecf20Sopenharmony_ci	},
41238c2ecf20Sopenharmony_ci};
41248c2ecf20Sopenharmony_ci
41258c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port5_rx_clk = {
41268c2ecf20Sopenharmony_ci	.halt_reg = 0x56030,
41278c2ecf20Sopenharmony_ci	.clkr = {
41288c2ecf20Sopenharmony_ci		.enable_reg = 0x56030,
41298c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
41308c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41318c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port5_rx_clk",
41328c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
41338c2ecf20Sopenharmony_ci				"nss_port5_rx_div_clk_src"
41348c2ecf20Sopenharmony_ci			},
41358c2ecf20Sopenharmony_ci			.num_parents = 1,
41368c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41378c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
41388c2ecf20Sopenharmony_ci		},
41398c2ecf20Sopenharmony_ci	},
41408c2ecf20Sopenharmony_ci};
41418c2ecf20Sopenharmony_ci
41428c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy0_port5_tx_clk = {
41438c2ecf20Sopenharmony_ci	.halt_reg = 0x56034,
41448c2ecf20Sopenharmony_ci	.clkr = {
41458c2ecf20Sopenharmony_ci		.enable_reg = 0x56034,
41468c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
41478c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41488c2ecf20Sopenharmony_ci			.name = "gcc_uniphy0_port5_tx_clk",
41498c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
41508c2ecf20Sopenharmony_ci				"nss_port5_tx_div_clk_src"
41518c2ecf20Sopenharmony_ci			},
41528c2ecf20Sopenharmony_ci			.num_parents = 1,
41538c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41548c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
41558c2ecf20Sopenharmony_ci		},
41568c2ecf20Sopenharmony_ci	},
41578c2ecf20Sopenharmony_ci};
41588c2ecf20Sopenharmony_ci
41598c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy1_port5_rx_clk = {
41608c2ecf20Sopenharmony_ci	.halt_reg = 0x56110,
41618c2ecf20Sopenharmony_ci	.clkr = {
41628c2ecf20Sopenharmony_ci		.enable_reg = 0x56110,
41638c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
41648c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41658c2ecf20Sopenharmony_ci			.name = "gcc_uniphy1_port5_rx_clk",
41668c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
41678c2ecf20Sopenharmony_ci				"nss_port5_rx_div_clk_src"
41688c2ecf20Sopenharmony_ci			},
41698c2ecf20Sopenharmony_ci			.num_parents = 1,
41708c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41718c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
41728c2ecf20Sopenharmony_ci		},
41738c2ecf20Sopenharmony_ci	},
41748c2ecf20Sopenharmony_ci};
41758c2ecf20Sopenharmony_ci
41768c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy1_port5_tx_clk = {
41778c2ecf20Sopenharmony_ci	.halt_reg = 0x56114,
41788c2ecf20Sopenharmony_ci	.clkr = {
41798c2ecf20Sopenharmony_ci		.enable_reg = 0x56114,
41808c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
41818c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41828c2ecf20Sopenharmony_ci			.name = "gcc_uniphy1_port5_tx_clk",
41838c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
41848c2ecf20Sopenharmony_ci				"nss_port5_tx_div_clk_src"
41858c2ecf20Sopenharmony_ci			},
41868c2ecf20Sopenharmony_ci			.num_parents = 1,
41878c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41888c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
41898c2ecf20Sopenharmony_ci		},
41908c2ecf20Sopenharmony_ci	},
41918c2ecf20Sopenharmony_ci};
41928c2ecf20Sopenharmony_ci
41938c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy2_port6_rx_clk = {
41948c2ecf20Sopenharmony_ci	.halt_reg = 0x56210,
41958c2ecf20Sopenharmony_ci	.clkr = {
41968c2ecf20Sopenharmony_ci		.enable_reg = 0x56210,
41978c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
41988c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41998c2ecf20Sopenharmony_ci			.name = "gcc_uniphy2_port6_rx_clk",
42008c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
42018c2ecf20Sopenharmony_ci				"nss_port6_rx_div_clk_src"
42028c2ecf20Sopenharmony_ci			},
42038c2ecf20Sopenharmony_ci			.num_parents = 1,
42048c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42058c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
42068c2ecf20Sopenharmony_ci		},
42078c2ecf20Sopenharmony_ci	},
42088c2ecf20Sopenharmony_ci};
42098c2ecf20Sopenharmony_ci
42108c2ecf20Sopenharmony_cistatic struct clk_branch gcc_uniphy2_port6_tx_clk = {
42118c2ecf20Sopenharmony_ci	.halt_reg = 0x56214,
42128c2ecf20Sopenharmony_ci	.clkr = {
42138c2ecf20Sopenharmony_ci		.enable_reg = 0x56214,
42148c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
42158c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42168c2ecf20Sopenharmony_ci			.name = "gcc_uniphy2_port6_tx_clk",
42178c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
42188c2ecf20Sopenharmony_ci				"nss_port6_tx_div_clk_src"
42198c2ecf20Sopenharmony_ci			},
42208c2ecf20Sopenharmony_ci			.num_parents = 1,
42218c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42228c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
42238c2ecf20Sopenharmony_ci		},
42248c2ecf20Sopenharmony_ci	},
42258c2ecf20Sopenharmony_ci};
42268c2ecf20Sopenharmony_ci
42278c2ecf20Sopenharmony_cistatic struct clk_branch gcc_crypto_ahb_clk = {
42288c2ecf20Sopenharmony_ci	.halt_reg = 0x16024,
42298c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
42308c2ecf20Sopenharmony_ci	.clkr = {
42318c2ecf20Sopenharmony_ci		.enable_reg = 0x0b004,
42328c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
42338c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42348c2ecf20Sopenharmony_ci			.name = "gcc_crypto_ahb_clk",
42358c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
42368c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
42378c2ecf20Sopenharmony_ci			},
42388c2ecf20Sopenharmony_ci			.num_parents = 1,
42398c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42408c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
42418c2ecf20Sopenharmony_ci		},
42428c2ecf20Sopenharmony_ci	},
42438c2ecf20Sopenharmony_ci};
42448c2ecf20Sopenharmony_ci
42458c2ecf20Sopenharmony_cistatic struct clk_branch gcc_crypto_axi_clk = {
42468c2ecf20Sopenharmony_ci	.halt_reg = 0x16020,
42478c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
42488c2ecf20Sopenharmony_ci	.clkr = {
42498c2ecf20Sopenharmony_ci		.enable_reg = 0x0b004,
42508c2ecf20Sopenharmony_ci		.enable_mask = BIT(1),
42518c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42528c2ecf20Sopenharmony_ci			.name = "gcc_crypto_axi_clk",
42538c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
42548c2ecf20Sopenharmony_ci				"pcnoc_clk_src"
42558c2ecf20Sopenharmony_ci			},
42568c2ecf20Sopenharmony_ci			.num_parents = 1,
42578c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42588c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
42598c2ecf20Sopenharmony_ci		},
42608c2ecf20Sopenharmony_ci	},
42618c2ecf20Sopenharmony_ci};
42628c2ecf20Sopenharmony_ci
42638c2ecf20Sopenharmony_cistatic struct clk_branch gcc_crypto_clk = {
42648c2ecf20Sopenharmony_ci	.halt_reg = 0x1601c,
42658c2ecf20Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
42668c2ecf20Sopenharmony_ci	.clkr = {
42678c2ecf20Sopenharmony_ci		.enable_reg = 0x0b004,
42688c2ecf20Sopenharmony_ci		.enable_mask = BIT(2),
42698c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42708c2ecf20Sopenharmony_ci			.name = "gcc_crypto_clk",
42718c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
42728c2ecf20Sopenharmony_ci				"crypto_clk_src"
42738c2ecf20Sopenharmony_ci			},
42748c2ecf20Sopenharmony_ci			.num_parents = 1,
42758c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42768c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
42778c2ecf20Sopenharmony_ci		},
42788c2ecf20Sopenharmony_ci	},
42798c2ecf20Sopenharmony_ci};
42808c2ecf20Sopenharmony_ci
42818c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
42828c2ecf20Sopenharmony_ci	.halt_reg = 0x08000,
42838c2ecf20Sopenharmony_ci	.clkr = {
42848c2ecf20Sopenharmony_ci		.enable_reg = 0x08000,
42858c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
42868c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42878c2ecf20Sopenharmony_ci			.name = "gcc_gp1_clk",
42888c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
42898c2ecf20Sopenharmony_ci				"gp1_clk_src"
42908c2ecf20Sopenharmony_ci			},
42918c2ecf20Sopenharmony_ci			.num_parents = 1,
42928c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42938c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
42948c2ecf20Sopenharmony_ci		},
42958c2ecf20Sopenharmony_ci	},
42968c2ecf20Sopenharmony_ci};
42978c2ecf20Sopenharmony_ci
42988c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
42998c2ecf20Sopenharmony_ci	.halt_reg = 0x09000,
43008c2ecf20Sopenharmony_ci	.clkr = {
43018c2ecf20Sopenharmony_ci		.enable_reg = 0x09000,
43028c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
43038c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43048c2ecf20Sopenharmony_ci			.name = "gcc_gp2_clk",
43058c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
43068c2ecf20Sopenharmony_ci				"gp2_clk_src"
43078c2ecf20Sopenharmony_ci			},
43088c2ecf20Sopenharmony_ci			.num_parents = 1,
43098c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43108c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
43118c2ecf20Sopenharmony_ci		},
43128c2ecf20Sopenharmony_ci	},
43138c2ecf20Sopenharmony_ci};
43148c2ecf20Sopenharmony_ci
43158c2ecf20Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
43168c2ecf20Sopenharmony_ci	.halt_reg = 0x0a000,
43178c2ecf20Sopenharmony_ci	.clkr = {
43188c2ecf20Sopenharmony_ci		.enable_reg = 0x0a000,
43198c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
43208c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43218c2ecf20Sopenharmony_ci			.name = "gcc_gp3_clk",
43228c2ecf20Sopenharmony_ci			.parent_names = (const char *[]){
43238c2ecf20Sopenharmony_ci				"gp3_clk_src"
43248c2ecf20Sopenharmony_ci			},
43258c2ecf20Sopenharmony_ci			.num_parents = 1,
43268c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43278c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
43288c2ecf20Sopenharmony_ci		},
43298c2ecf20Sopenharmony_ci	},
43308c2ecf20Sopenharmony_ci};
43318c2ecf20Sopenharmony_ci
43328c2ecf20Sopenharmony_cistatic const struct freq_tbl ftbl_pcie_rchng_clk_src[] = {
43338c2ecf20Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
43348c2ecf20Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
43358c2ecf20Sopenharmony_ci	{ }
43368c2ecf20Sopenharmony_ci};
43378c2ecf20Sopenharmony_ci
43388c2ecf20Sopenharmony_cistatic struct clk_rcg2 pcie0_rchng_clk_src = {
43398c2ecf20Sopenharmony_ci	.cmd_rcgr = 0x75070,
43408c2ecf20Sopenharmony_ci	.freq_tbl = ftbl_pcie_rchng_clk_src,
43418c2ecf20Sopenharmony_ci	.hid_width = 5,
43428c2ecf20Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
43438c2ecf20Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43448c2ecf20Sopenharmony_ci		.name = "pcie0_rchng_clk_src",
43458c2ecf20Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
43468c2ecf20Sopenharmony_ci		.num_parents = 2,
43478c2ecf20Sopenharmony_ci		.ops = &clk_rcg2_ops,
43488c2ecf20Sopenharmony_ci	},
43498c2ecf20Sopenharmony_ci};
43508c2ecf20Sopenharmony_ci
43518c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie0_rchng_clk = {
43528c2ecf20Sopenharmony_ci	.halt_reg = 0x75070,
43538c2ecf20Sopenharmony_ci	.halt_bit = 31,
43548c2ecf20Sopenharmony_ci	.clkr = {
43558c2ecf20Sopenharmony_ci		.enable_reg = 0x75070,
43568c2ecf20Sopenharmony_ci		.enable_mask = BIT(1),
43578c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43588c2ecf20Sopenharmony_ci			.name = "gcc_pcie0_rchng_clk",
43598c2ecf20Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
43608c2ecf20Sopenharmony_ci				&pcie0_rchng_clk_src.clkr.hw,
43618c2ecf20Sopenharmony_ci			},
43628c2ecf20Sopenharmony_ci			.num_parents = 1,
43638c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43648c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
43658c2ecf20Sopenharmony_ci		},
43668c2ecf20Sopenharmony_ci	},
43678c2ecf20Sopenharmony_ci};
43688c2ecf20Sopenharmony_ci
43698c2ecf20Sopenharmony_cistatic struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
43708c2ecf20Sopenharmony_ci	.halt_reg = 0x75048,
43718c2ecf20Sopenharmony_ci	.halt_bit = 31,
43728c2ecf20Sopenharmony_ci	.clkr = {
43738c2ecf20Sopenharmony_ci		.enable_reg = 0x75048,
43748c2ecf20Sopenharmony_ci		.enable_mask = BIT(0),
43758c2ecf20Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43768c2ecf20Sopenharmony_ci			.name = "gcc_pcie0_axi_s_bridge_clk",
43778c2ecf20Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
43788c2ecf20Sopenharmony_ci				&pcie0_axi_clk_src.clkr.hw,
43798c2ecf20Sopenharmony_ci			},
43808c2ecf20Sopenharmony_ci			.num_parents = 1,
43818c2ecf20Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43828c2ecf20Sopenharmony_ci			.ops = &clk_branch2_ops,
43838c2ecf20Sopenharmony_ci		},
43848c2ecf20Sopenharmony_ci	},
43858c2ecf20Sopenharmony_ci};
43868c2ecf20Sopenharmony_ci
43878c2ecf20Sopenharmony_cistatic const struct alpha_pll_config ubi32_pll_config = {
43888c2ecf20Sopenharmony_ci	.l = 0x4e,
43898c2ecf20Sopenharmony_ci	.config_ctl_val = 0x200d4aa8,
43908c2ecf20Sopenharmony_ci	.config_ctl_hi_val = 0x3c2,
43918c2ecf20Sopenharmony_ci	.main_output_mask = BIT(0),
43928c2ecf20Sopenharmony_ci	.aux_output_mask = BIT(1),
43938c2ecf20Sopenharmony_ci	.pre_div_val = 0x0,
43948c2ecf20Sopenharmony_ci	.pre_div_mask = BIT(12),
43958c2ecf20Sopenharmony_ci	.post_div_val = 0x0,
43968c2ecf20Sopenharmony_ci	.post_div_mask = GENMASK(9, 8),
43978c2ecf20Sopenharmony_ci};
43988c2ecf20Sopenharmony_ci
43998c2ecf20Sopenharmony_cistatic const struct alpha_pll_config nss_crypto_pll_config = {
44008c2ecf20Sopenharmony_ci	.l = 0x3e,
44018c2ecf20Sopenharmony_ci	.alpha = 0x0,
44028c2ecf20Sopenharmony_ci	.alpha_hi = 0x80,
44038c2ecf20Sopenharmony_ci	.config_ctl_val = 0x4001055b,
44048c2ecf20Sopenharmony_ci	.main_output_mask = BIT(0),
44058c2ecf20Sopenharmony_ci	.pre_div_val = 0x0,
44068c2ecf20Sopenharmony_ci	.pre_div_mask = GENMASK(14, 12),
44078c2ecf20Sopenharmony_ci	.post_div_val = 0x1 << 8,
44088c2ecf20Sopenharmony_ci	.post_div_mask = GENMASK(11, 8),
44098c2ecf20Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
44108c2ecf20Sopenharmony_ci	.vco_val = 0x0,
44118c2ecf20Sopenharmony_ci	.alpha_en_mask = BIT(24),
44128c2ecf20Sopenharmony_ci};
44138c2ecf20Sopenharmony_ci
44148c2ecf20Sopenharmony_cistatic struct clk_hw *gcc_ipq8074_hws[] = {
44158c2ecf20Sopenharmony_ci	&gpll0_out_main_div2.hw,
44168c2ecf20Sopenharmony_ci	&gpll6_out_main_div2.hw,
44178c2ecf20Sopenharmony_ci	&pcnoc_clk_src.hw,
44188c2ecf20Sopenharmony_ci	&system_noc_clk_src.hw,
44198c2ecf20Sopenharmony_ci	&gcc_xo_div4_clk_src.hw,
44208c2ecf20Sopenharmony_ci	&nss_noc_clk_src.hw,
44218c2ecf20Sopenharmony_ci	&nss_ppe_cdiv_clk_src.hw,
44228c2ecf20Sopenharmony_ci};
44238c2ecf20Sopenharmony_ci
44248c2ecf20Sopenharmony_cistatic struct clk_regmap *gcc_ipq8074_clks[] = {
44258c2ecf20Sopenharmony_ci	[GPLL0_MAIN] = &gpll0_main.clkr,
44268c2ecf20Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
44278c2ecf20Sopenharmony_ci	[GPLL2_MAIN] = &gpll2_main.clkr,
44288c2ecf20Sopenharmony_ci	[GPLL2] = &gpll2.clkr,
44298c2ecf20Sopenharmony_ci	[GPLL4_MAIN] = &gpll4_main.clkr,
44308c2ecf20Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
44318c2ecf20Sopenharmony_ci	[GPLL6_MAIN] = &gpll6_main.clkr,
44328c2ecf20Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
44338c2ecf20Sopenharmony_ci	[UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
44348c2ecf20Sopenharmony_ci	[UBI32_PLL] = &ubi32_pll.clkr,
44358c2ecf20Sopenharmony_ci	[NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
44368c2ecf20Sopenharmony_ci	[NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
44378c2ecf20Sopenharmony_ci	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
44388c2ecf20Sopenharmony_ci	[GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
44398c2ecf20Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
44408c2ecf20Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
44418c2ecf20Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
44428c2ecf20Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
44438c2ecf20Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
44448c2ecf20Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
44458c2ecf20Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
44468c2ecf20Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
44478c2ecf20Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
44488c2ecf20Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
44498c2ecf20Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
44508c2ecf20Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
44518c2ecf20Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
44528c2ecf20Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
44538c2ecf20Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
44548c2ecf20Sopenharmony_ci	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
44558c2ecf20Sopenharmony_ci	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
44568c2ecf20Sopenharmony_ci	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
44578c2ecf20Sopenharmony_ci	[PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
44588c2ecf20Sopenharmony_ci	[PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
44598c2ecf20Sopenharmony_ci	[PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
44608c2ecf20Sopenharmony_ci	[PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
44618c2ecf20Sopenharmony_ci	[PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
44628c2ecf20Sopenharmony_ci	[PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
44638c2ecf20Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
44648c2ecf20Sopenharmony_ci	[SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
44658c2ecf20Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
44668c2ecf20Sopenharmony_ci	[USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
44678c2ecf20Sopenharmony_ci	[USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
44688c2ecf20Sopenharmony_ci	[USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
44698c2ecf20Sopenharmony_ci	[USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
44708c2ecf20Sopenharmony_ci	[USB1_MASTER_CLK_SRC] = &usb1_master_clk_src.clkr,
44718c2ecf20Sopenharmony_ci	[USB1_AUX_CLK_SRC] = &usb1_aux_clk_src.clkr,
44728c2ecf20Sopenharmony_ci	[USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
44738c2ecf20Sopenharmony_ci	[USB1_PIPE_CLK_SRC] = &usb1_pipe_clk_src.clkr,
44748c2ecf20Sopenharmony_ci	[GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
44758c2ecf20Sopenharmony_ci	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
44768c2ecf20Sopenharmony_ci	[NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
44778c2ecf20Sopenharmony_ci	[NSS_NOC_BFDCD_CLK_SRC] = &nss_noc_bfdcd_clk_src.clkr,
44788c2ecf20Sopenharmony_ci	[NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
44798c2ecf20Sopenharmony_ci	[NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
44808c2ecf20Sopenharmony_ci	[NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
44818c2ecf20Sopenharmony_ci	[NSS_UBI1_CLK_SRC] = &nss_ubi1_clk_src.clkr,
44828c2ecf20Sopenharmony_ci	[NSS_UBI1_DIV_CLK_SRC] = &nss_ubi1_div_clk_src.clkr,
44838c2ecf20Sopenharmony_ci	[UBI_MPT_CLK_SRC] = &ubi_mpt_clk_src.clkr,
44848c2ecf20Sopenharmony_ci	[NSS_IMEM_CLK_SRC] = &nss_imem_clk_src.clkr,
44858c2ecf20Sopenharmony_ci	[NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
44868c2ecf20Sopenharmony_ci	[NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
44878c2ecf20Sopenharmony_ci	[NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
44888c2ecf20Sopenharmony_ci	[NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
44898c2ecf20Sopenharmony_ci	[NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
44908c2ecf20Sopenharmony_ci	[NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
44918c2ecf20Sopenharmony_ci	[NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
44928c2ecf20Sopenharmony_ci	[NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
44938c2ecf20Sopenharmony_ci	[NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
44948c2ecf20Sopenharmony_ci	[NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
44958c2ecf20Sopenharmony_ci	[NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
44968c2ecf20Sopenharmony_ci	[NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
44978c2ecf20Sopenharmony_ci	[NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
44988c2ecf20Sopenharmony_ci	[NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
44998c2ecf20Sopenharmony_ci	[NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
45008c2ecf20Sopenharmony_ci	[NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
45018c2ecf20Sopenharmony_ci	[NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
45028c2ecf20Sopenharmony_ci	[NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
45038c2ecf20Sopenharmony_ci	[NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
45048c2ecf20Sopenharmony_ci	[NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
45058c2ecf20Sopenharmony_ci	[NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
45068c2ecf20Sopenharmony_ci	[NSS_PORT6_RX_CLK_SRC] = &nss_port6_rx_clk_src.clkr,
45078c2ecf20Sopenharmony_ci	[NSS_PORT6_RX_DIV_CLK_SRC] = &nss_port6_rx_div_clk_src.clkr,
45088c2ecf20Sopenharmony_ci	[NSS_PORT6_TX_CLK_SRC] = &nss_port6_tx_clk_src.clkr,
45098c2ecf20Sopenharmony_ci	[NSS_PORT6_TX_DIV_CLK_SRC] = &nss_port6_tx_div_clk_src.clkr,
45108c2ecf20Sopenharmony_ci	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
45118c2ecf20Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
45128c2ecf20Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
45138c2ecf20Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
45148c2ecf20Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
45158c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
45168c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
45178c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
45188c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
45198c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
45208c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
45218c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
45228c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
45238c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
45248c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
45258c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
45268c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
45278c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
45288c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
45298c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
45308c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
45318c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
45328c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
45338c2ecf20Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
45348c2ecf20Sopenharmony_ci	[GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
45358c2ecf20Sopenharmony_ci	[GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
45368c2ecf20Sopenharmony_ci	[GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
45378c2ecf20Sopenharmony_ci	[GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
45388c2ecf20Sopenharmony_ci	[GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
45398c2ecf20Sopenharmony_ci	[GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
45408c2ecf20Sopenharmony_ci	[GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
45418c2ecf20Sopenharmony_ci	[GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
45428c2ecf20Sopenharmony_ci	[GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
45438c2ecf20Sopenharmony_ci	[GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
45448c2ecf20Sopenharmony_ci	[GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
45458c2ecf20Sopenharmony_ci	[GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
45468c2ecf20Sopenharmony_ci	[GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
45478c2ecf20Sopenharmony_ci	[GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
45488c2ecf20Sopenharmony_ci	[GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
45498c2ecf20Sopenharmony_ci	[GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
45508c2ecf20Sopenharmony_ci	[GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
45518c2ecf20Sopenharmony_ci	[GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
45528c2ecf20Sopenharmony_ci	[GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
45538c2ecf20Sopenharmony_ci	[GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
45548c2ecf20Sopenharmony_ci	[GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
45558c2ecf20Sopenharmony_ci	[GCC_USB1_AUX_CLK] = &gcc_usb1_aux_clk.clkr,
45568c2ecf20Sopenharmony_ci	[GCC_SYS_NOC_USB1_AXI_CLK] = &gcc_sys_noc_usb1_axi_clk.clkr,
45578c2ecf20Sopenharmony_ci	[GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
45588c2ecf20Sopenharmony_ci	[GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
45598c2ecf20Sopenharmony_ci	[GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
45608c2ecf20Sopenharmony_ci	[GCC_USB1_PIPE_CLK] = &gcc_usb1_pipe_clk.clkr,
45618c2ecf20Sopenharmony_ci	[GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
45628c2ecf20Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
45638c2ecf20Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
45648c2ecf20Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
45658c2ecf20Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
45668c2ecf20Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
45678c2ecf20Sopenharmony_ci	[GCC_MEM_NOC_NSS_AXI_CLK] = &gcc_mem_noc_nss_axi_clk.clkr,
45688c2ecf20Sopenharmony_ci	[GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
45698c2ecf20Sopenharmony_ci	[GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
45708c2ecf20Sopenharmony_ci	[GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
45718c2ecf20Sopenharmony_ci	[GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
45728c2ecf20Sopenharmony_ci	[GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
45738c2ecf20Sopenharmony_ci	[GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
45748c2ecf20Sopenharmony_ci	[GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
45758c2ecf20Sopenharmony_ci	[GCC_NSS_IMEM_CLK] = &gcc_nss_imem_clk.clkr,
45768c2ecf20Sopenharmony_ci	[GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
45778c2ecf20Sopenharmony_ci	[GCC_NSS_PPE_BTQ_CLK] = &gcc_nss_ppe_btq_clk.clkr,
45788c2ecf20Sopenharmony_ci	[GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
45798c2ecf20Sopenharmony_ci	[GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
45808c2ecf20Sopenharmony_ci	[GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
45818c2ecf20Sopenharmony_ci	[GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
45828c2ecf20Sopenharmony_ci	[GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
45838c2ecf20Sopenharmony_ci	[GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
45848c2ecf20Sopenharmony_ci	[GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
45858c2ecf20Sopenharmony_ci	[GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
45868c2ecf20Sopenharmony_ci	[GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
45878c2ecf20Sopenharmony_ci	[GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
45888c2ecf20Sopenharmony_ci	[GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
45898c2ecf20Sopenharmony_ci	[GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
45908c2ecf20Sopenharmony_ci	[GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
45918c2ecf20Sopenharmony_ci	[GCC_NSSNOC_UBI1_AHB_CLK] = &gcc_nssnoc_ubi1_ahb_clk.clkr,
45928c2ecf20Sopenharmony_ci	[GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
45938c2ecf20Sopenharmony_ci	[GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
45948c2ecf20Sopenharmony_ci	[GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
45958c2ecf20Sopenharmony_ci	[GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
45968c2ecf20Sopenharmony_ci	[GCC_UBI0_MPT_CLK] = &gcc_ubi0_mpt_clk.clkr,
45978c2ecf20Sopenharmony_ci	[GCC_UBI1_AHB_CLK] = &gcc_ubi1_ahb_clk.clkr,
45988c2ecf20Sopenharmony_ci	[GCC_UBI1_AXI_CLK] = &gcc_ubi1_axi_clk.clkr,
45998c2ecf20Sopenharmony_ci	[GCC_UBI1_NC_AXI_CLK] = &gcc_ubi1_nc_axi_clk.clkr,
46008c2ecf20Sopenharmony_ci	[GCC_UBI1_CORE_CLK] = &gcc_ubi1_core_clk.clkr,
46018c2ecf20Sopenharmony_ci	[GCC_UBI1_MPT_CLK] = &gcc_ubi1_mpt_clk.clkr,
46028c2ecf20Sopenharmony_ci	[GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
46038c2ecf20Sopenharmony_ci	[GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
46048c2ecf20Sopenharmony_ci	[GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
46058c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
46068c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
46078c2ecf20Sopenharmony_ci	[GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
46088c2ecf20Sopenharmony_ci	[GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
46098c2ecf20Sopenharmony_ci	[GCC_UNIPHY2_AHB_CLK] = &gcc_uniphy2_ahb_clk.clkr,
46108c2ecf20Sopenharmony_ci	[GCC_UNIPHY2_SYS_CLK] = &gcc_uniphy2_sys_clk.clkr,
46118c2ecf20Sopenharmony_ci	[GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
46128c2ecf20Sopenharmony_ci	[GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
46138c2ecf20Sopenharmony_ci	[GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
46148c2ecf20Sopenharmony_ci	[GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
46158c2ecf20Sopenharmony_ci	[GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
46168c2ecf20Sopenharmony_ci	[GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
46178c2ecf20Sopenharmony_ci	[GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
46188c2ecf20Sopenharmony_ci	[GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
46198c2ecf20Sopenharmony_ci	[GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
46208c2ecf20Sopenharmony_ci	[GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
46218c2ecf20Sopenharmony_ci	[GCC_NSS_PORT6_RX_CLK] = &gcc_nss_port6_rx_clk.clkr,
46228c2ecf20Sopenharmony_ci	[GCC_NSS_PORT6_TX_CLK] = &gcc_nss_port6_tx_clk.clkr,
46238c2ecf20Sopenharmony_ci	[GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
46248c2ecf20Sopenharmony_ci	[GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
46258c2ecf20Sopenharmony_ci	[GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
46268c2ecf20Sopenharmony_ci	[GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
46278c2ecf20Sopenharmony_ci	[GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
46288c2ecf20Sopenharmony_ci	[GCC_PORT6_MAC_CLK] = &gcc_port6_mac_clk.clkr,
46298c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
46308c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
46318c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
46328c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
46338c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
46348c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
46358c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
46368c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
46378c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
46388c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
46398c2ecf20Sopenharmony_ci	[GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
46408c2ecf20Sopenharmony_ci	[GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
46418c2ecf20Sopenharmony_ci	[GCC_UNIPHY2_PORT6_RX_CLK] = &gcc_uniphy2_port6_rx_clk.clkr,
46428c2ecf20Sopenharmony_ci	[GCC_UNIPHY2_PORT6_TX_CLK] = &gcc_uniphy2_port6_tx_clk.clkr,
46438c2ecf20Sopenharmony_ci	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
46448c2ecf20Sopenharmony_ci	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
46458c2ecf20Sopenharmony_ci	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
46468c2ecf20Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
46478c2ecf20Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
46488c2ecf20Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
46498c2ecf20Sopenharmony_ci	[GCC_PCIE0_RCHNG_CLK_SRC] = &pcie0_rchng_clk_src.clkr,
46508c2ecf20Sopenharmony_ci	[GCC_PCIE0_RCHNG_CLK] = &gcc_pcie0_rchng_clk.clkr,
46518c2ecf20Sopenharmony_ci	[GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
46528c2ecf20Sopenharmony_ci};
46538c2ecf20Sopenharmony_ci
46548c2ecf20Sopenharmony_cistatic const struct qcom_reset_map gcc_ipq8074_resets[] = {
46558c2ecf20Sopenharmony_ci	[GCC_BLSP1_BCR] = { 0x01000, 0 },
46568c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
46578c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
46588c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
46598c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
46608c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
46618c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
46628c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
46638c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
46648c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
46658c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
46668c2ecf20Sopenharmony_ci	[GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
46678c2ecf20Sopenharmony_ci	[GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
46688c2ecf20Sopenharmony_ci	[GCC_IMEM_BCR] = { 0x0e000, 0 },
46698c2ecf20Sopenharmony_ci	[GCC_SMMU_BCR] = { 0x12000, 0 },
46708c2ecf20Sopenharmony_ci	[GCC_APSS_TCU_BCR] = { 0x12050, 0 },
46718c2ecf20Sopenharmony_ci	[GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
46728c2ecf20Sopenharmony_ci	[GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
46738c2ecf20Sopenharmony_ci	[GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
46748c2ecf20Sopenharmony_ci	[GCC_PRNG_BCR] = { 0x13000, 0 },
46758c2ecf20Sopenharmony_ci	[GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
46768c2ecf20Sopenharmony_ci	[GCC_CRYPTO_BCR] = { 0x16000, 0 },
46778c2ecf20Sopenharmony_ci	[GCC_WCSS_BCR] = { 0x18000, 0 },
46788c2ecf20Sopenharmony_ci	[GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
46798c2ecf20Sopenharmony_ci	[GCC_NSS_BCR] = { 0x19000, 0 },
46808c2ecf20Sopenharmony_ci	[GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
46818c2ecf20Sopenharmony_ci	[GCC_ADSS_BCR] = { 0x1c000, 0 },
46828c2ecf20Sopenharmony_ci	[GCC_DDRSS_BCR] = { 0x1e000, 0 },
46838c2ecf20Sopenharmony_ci	[GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
46848c2ecf20Sopenharmony_ci	[GCC_PCNOC_BCR] = { 0x27018, 0 },
46858c2ecf20Sopenharmony_ci	[GCC_TCSR_BCR] = { 0x28000, 0 },
46868c2ecf20Sopenharmony_ci	[GCC_QDSS_BCR] = { 0x29000, 0 },
46878c2ecf20Sopenharmony_ci	[GCC_DCD_BCR] = { 0x2a000, 0 },
46888c2ecf20Sopenharmony_ci	[GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
46898c2ecf20Sopenharmony_ci	[GCC_MPM_BCR] = { 0x2c000, 0 },
46908c2ecf20Sopenharmony_ci	[GCC_SPMI_BCR] = { 0x2e000, 0 },
46918c2ecf20Sopenharmony_ci	[GCC_SPDM_BCR] = { 0x2f000, 0 },
46928c2ecf20Sopenharmony_ci	[GCC_RBCPR_BCR] = { 0x33000, 0 },
46938c2ecf20Sopenharmony_ci	[GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
46948c2ecf20Sopenharmony_ci	[GCC_TLMM_BCR] = { 0x34000, 0 },
46958c2ecf20Sopenharmony_ci	[GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
46968c2ecf20Sopenharmony_ci	[GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
46978c2ecf20Sopenharmony_ci	[GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
46988c2ecf20Sopenharmony_ci	[GCC_USB0_BCR] = { 0x3e070, 0 },
46998c2ecf20Sopenharmony_ci	[GCC_USB1_PHY_BCR] = { 0x3f034, 0 },
47008c2ecf20Sopenharmony_ci	[GCC_USB3PHY_1_PHY_BCR] = { 0x3f03c, 0 },
47018c2ecf20Sopenharmony_ci	[GCC_USB1_BCR] = { 0x3f070, 0 },
47028c2ecf20Sopenharmony_ci	[GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
47038c2ecf20Sopenharmony_ci	[GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
47048c2ecf20Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x42000, 0 },
47058c2ecf20Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x43000, 0 },
47068c2ecf20Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
47078c2ecf20Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47008, 0 },
47088c2ecf20Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x47010, 0 },
47098c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
47108c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
47118c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
47128c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
47138c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
47148c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
47158c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
47168c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
47178c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
47188c2ecf20Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
47198c2ecf20Sopenharmony_ci	[GCC_UNIPHY0_BCR] = { 0x56000, 0 },
47208c2ecf20Sopenharmony_ci	[GCC_UNIPHY1_BCR] = { 0x56100, 0 },
47218c2ecf20Sopenharmony_ci	[GCC_UNIPHY2_BCR] = { 0x56200, 0 },
47228c2ecf20Sopenharmony_ci	[GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
47238c2ecf20Sopenharmony_ci	[GCC_QPIC_BCR] = { 0x57018, 0 },
47248c2ecf20Sopenharmony_ci	[GCC_MDIO_BCR] = { 0x58000, 0 },
47258c2ecf20Sopenharmony_ci	[GCC_PCIE1_TBU_BCR] = { 0x65000, 0 },
47268c2ecf20Sopenharmony_ci	[GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
47278c2ecf20Sopenharmony_ci	[GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
47288c2ecf20Sopenharmony_ci	[GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
47298c2ecf20Sopenharmony_ci	[GCC_USB1_TBU_BCR] = { 0x6a004, 0 },
47308c2ecf20Sopenharmony_ci	[GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
47318c2ecf20Sopenharmony_ci	[GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
47328c2ecf20Sopenharmony_ci	[GCC_PCIE0_BCR] = { 0x75004, 0 },
47338c2ecf20Sopenharmony_ci	[GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
47348c2ecf20Sopenharmony_ci	[GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
47358c2ecf20Sopenharmony_ci	[GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
47368c2ecf20Sopenharmony_ci	[GCC_PCIE1_BCR] = { 0x76004, 0 },
47378c2ecf20Sopenharmony_ci	[GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
47388c2ecf20Sopenharmony_ci	[GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
47398c2ecf20Sopenharmony_ci	[GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
47408c2ecf20Sopenharmony_ci	[GCC_DCC_BCR] = { 0x77000, 0 },
47418c2ecf20Sopenharmony_ci	[GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
47428c2ecf20Sopenharmony_ci	[GCC_APC1_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x79000, 0 },
47438c2ecf20Sopenharmony_ci	[GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
47448c2ecf20Sopenharmony_ci	[GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
47458c2ecf20Sopenharmony_ci	[GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
47468c2ecf20Sopenharmony_ci	[GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
47478c2ecf20Sopenharmony_ci	[GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
47488c2ecf20Sopenharmony_ci	[GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
47498c2ecf20Sopenharmony_ci	[GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
47508c2ecf20Sopenharmony_ci	[GCC_UBI1_AXI_ARES] = { 0x68010, 8 },
47518c2ecf20Sopenharmony_ci	[GCC_UBI1_AHB_ARES] = { 0x68010, 9 },
47528c2ecf20Sopenharmony_ci	[GCC_UBI1_NC_AXI_ARES] = { 0x68010, 10 },
47538c2ecf20Sopenharmony_ci	[GCC_UBI1_DBG_ARES] = { 0x68010, 11 },
47548c2ecf20Sopenharmony_ci	[GCC_UBI1_CORE_CLAMP_ENABLE] = { 0x68010, 12 },
47558c2ecf20Sopenharmony_ci	[GCC_UBI1_CLKRST_CLAMP_ENABLE] = { 0x68010, 13 },
47568c2ecf20Sopenharmony_ci	[GCC_NSS_CFG_ARES] = { 0x68010, 16 },
47578c2ecf20Sopenharmony_ci	[GCC_NSS_IMEM_ARES] = { 0x68010, 17 },
47588c2ecf20Sopenharmony_ci	[GCC_NSS_NOC_ARES] = { 0x68010, 18 },
47598c2ecf20Sopenharmony_ci	[GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
47608c2ecf20Sopenharmony_ci	[GCC_NSS_CSR_ARES] = { 0x68010, 20 },
47618c2ecf20Sopenharmony_ci	[GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
47628c2ecf20Sopenharmony_ci	[GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
47638c2ecf20Sopenharmony_ci	[GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
47648c2ecf20Sopenharmony_ci	[GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
47658c2ecf20Sopenharmony_ci	[GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
47668c2ecf20Sopenharmony_ci	[GCC_NSSNOC_UBI1_AHB_ARES] = { 0x68010, 26 },
47678c2ecf20Sopenharmony_ci	[GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
47688c2ecf20Sopenharmony_ci	[GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
47698c2ecf20Sopenharmony_ci	[GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
47708c2ecf20Sopenharmony_ci	[GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
47718c2ecf20Sopenharmony_ci	[GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
47728c2ecf20Sopenharmony_ci	[GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
47738c2ecf20Sopenharmony_ci	[GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
47748c2ecf20Sopenharmony_ci	[GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
47758c2ecf20Sopenharmony_ci	[GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
47768c2ecf20Sopenharmony_ci	[GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
47778c2ecf20Sopenharmony_ci	[GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
47788c2ecf20Sopenharmony_ci	[GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
47798c2ecf20Sopenharmony_ci	[GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
47808c2ecf20Sopenharmony_ci	[GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
47818c2ecf20Sopenharmony_ci	[GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
47828c2ecf20Sopenharmony_ci	[GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
47838c2ecf20Sopenharmony_ci	[GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
47848c2ecf20Sopenharmony_ci	[GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
47858c2ecf20Sopenharmony_ci	[GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
47868c2ecf20Sopenharmony_ci	[GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
47878c2ecf20Sopenharmony_ci};
47888c2ecf20Sopenharmony_ci
47898c2ecf20Sopenharmony_cistatic const struct of_device_id gcc_ipq8074_match_table[] = {
47908c2ecf20Sopenharmony_ci	{ .compatible = "qcom,gcc-ipq8074" },
47918c2ecf20Sopenharmony_ci	{ }
47928c2ecf20Sopenharmony_ci};
47938c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_ipq8074_match_table);
47948c2ecf20Sopenharmony_ci
47958c2ecf20Sopenharmony_cistatic const struct regmap_config gcc_ipq8074_regmap_config = {
47968c2ecf20Sopenharmony_ci	.reg_bits       = 32,
47978c2ecf20Sopenharmony_ci	.reg_stride     = 4,
47988c2ecf20Sopenharmony_ci	.val_bits       = 32,
47998c2ecf20Sopenharmony_ci	.max_register   = 0x7fffc,
48008c2ecf20Sopenharmony_ci	.fast_io	= true,
48018c2ecf20Sopenharmony_ci};
48028c2ecf20Sopenharmony_ci
48038c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc gcc_ipq8074_desc = {
48048c2ecf20Sopenharmony_ci	.config = &gcc_ipq8074_regmap_config,
48058c2ecf20Sopenharmony_ci	.clks = gcc_ipq8074_clks,
48068c2ecf20Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_ipq8074_clks),
48078c2ecf20Sopenharmony_ci	.resets = gcc_ipq8074_resets,
48088c2ecf20Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_ipq8074_resets),
48098c2ecf20Sopenharmony_ci	.clk_hws = gcc_ipq8074_hws,
48108c2ecf20Sopenharmony_ci	.num_clk_hws = ARRAY_SIZE(gcc_ipq8074_hws),
48118c2ecf20Sopenharmony_ci};
48128c2ecf20Sopenharmony_ci
48138c2ecf20Sopenharmony_cistatic int gcc_ipq8074_probe(struct platform_device *pdev)
48148c2ecf20Sopenharmony_ci{
48158c2ecf20Sopenharmony_ci	struct regmap *regmap;
48168c2ecf20Sopenharmony_ci
48178c2ecf20Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_ipq8074_desc);
48188c2ecf20Sopenharmony_ci	if (IS_ERR(regmap))
48198c2ecf20Sopenharmony_ci		return PTR_ERR(regmap);
48208c2ecf20Sopenharmony_ci
48218c2ecf20Sopenharmony_ci	/* SW Workaround for UBI32 Huayra PLL */
48228c2ecf20Sopenharmony_ci	regmap_update_bits(regmap, 0x2501c, BIT(26), BIT(26));
48238c2ecf20Sopenharmony_ci
48248c2ecf20Sopenharmony_ci	clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
48258c2ecf20Sopenharmony_ci	clk_alpha_pll_configure(&nss_crypto_pll_main, regmap,
48268c2ecf20Sopenharmony_ci				&nss_crypto_pll_config);
48278c2ecf20Sopenharmony_ci
48288c2ecf20Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_ipq8074_desc, regmap);
48298c2ecf20Sopenharmony_ci}
48308c2ecf20Sopenharmony_ci
48318c2ecf20Sopenharmony_cistatic struct platform_driver gcc_ipq8074_driver = {
48328c2ecf20Sopenharmony_ci	.probe = gcc_ipq8074_probe,
48338c2ecf20Sopenharmony_ci	.driver = {
48348c2ecf20Sopenharmony_ci		.name   = "qcom,gcc-ipq8074",
48358c2ecf20Sopenharmony_ci		.of_match_table = gcc_ipq8074_match_table,
48368c2ecf20Sopenharmony_ci	},
48378c2ecf20Sopenharmony_ci};
48388c2ecf20Sopenharmony_ci
48398c2ecf20Sopenharmony_cistatic int __init gcc_ipq8074_init(void)
48408c2ecf20Sopenharmony_ci{
48418c2ecf20Sopenharmony_ci	return platform_driver_register(&gcc_ipq8074_driver);
48428c2ecf20Sopenharmony_ci}
48438c2ecf20Sopenharmony_cicore_initcall(gcc_ipq8074_init);
48448c2ecf20Sopenharmony_ci
48458c2ecf20Sopenharmony_cistatic void __exit gcc_ipq8074_exit(void)
48468c2ecf20Sopenharmony_ci{
48478c2ecf20Sopenharmony_ci	platform_driver_unregister(&gcc_ipq8074_driver);
48488c2ecf20Sopenharmony_ci}
48498c2ecf20Sopenharmony_cimodule_exit(gcc_ipq8074_exit);
48508c2ecf20Sopenharmony_ci
48518c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC IPQ8074 Driver");
48528c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
48538c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:gcc-ipq8074");
4854