18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2014, The Linux Foundation. All rights reserved. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/kernel.h> 78c2ecf20Sopenharmony_ci#include <linux/bitops.h> 88c2ecf20Sopenharmony_ci#include <linux/err.h> 98c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/of_device.h> 138c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 148c2ecf20Sopenharmony_ci#include <linux/regmap.h> 158c2ecf20Sopenharmony_ci#include <linux/reset-controller.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-ipq806x.h> 188c2ecf20Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-ipq806x.h> 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#include "common.h" 218c2ecf20Sopenharmony_ci#include "clk-regmap.h" 228c2ecf20Sopenharmony_ci#include "clk-pll.h" 238c2ecf20Sopenharmony_ci#include "clk-rcg.h" 248c2ecf20Sopenharmony_ci#include "clk-branch.h" 258c2ecf20Sopenharmony_ci#include "clk-hfpll.h" 268c2ecf20Sopenharmony_ci#include "reset.h" 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_cistatic struct clk_pll pll0 = { 298c2ecf20Sopenharmony_ci .l_reg = 0x30c4, 308c2ecf20Sopenharmony_ci .m_reg = 0x30c8, 318c2ecf20Sopenharmony_ci .n_reg = 0x30cc, 328c2ecf20Sopenharmony_ci .config_reg = 0x30d4, 338c2ecf20Sopenharmony_ci .mode_reg = 0x30c0, 348c2ecf20Sopenharmony_ci .status_reg = 0x30d8, 358c2ecf20Sopenharmony_ci .status_bit = 16, 368c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 378c2ecf20Sopenharmony_ci .name = "pll0", 388c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 398c2ecf20Sopenharmony_ci .num_parents = 1, 408c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 418c2ecf20Sopenharmony_ci }, 428c2ecf20Sopenharmony_ci}; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_cistatic struct clk_regmap pll0_vote = { 458c2ecf20Sopenharmony_ci .enable_reg = 0x34c0, 468c2ecf20Sopenharmony_ci .enable_mask = BIT(0), 478c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 488c2ecf20Sopenharmony_ci .name = "pll0_vote", 498c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll0" }, 508c2ecf20Sopenharmony_ci .num_parents = 1, 518c2ecf20Sopenharmony_ci .ops = &clk_pll_vote_ops, 528c2ecf20Sopenharmony_ci }, 538c2ecf20Sopenharmony_ci}; 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_cistatic struct clk_pll pll3 = { 568c2ecf20Sopenharmony_ci .l_reg = 0x3164, 578c2ecf20Sopenharmony_ci .m_reg = 0x3168, 588c2ecf20Sopenharmony_ci .n_reg = 0x316c, 598c2ecf20Sopenharmony_ci .config_reg = 0x3174, 608c2ecf20Sopenharmony_ci .mode_reg = 0x3160, 618c2ecf20Sopenharmony_ci .status_reg = 0x3178, 628c2ecf20Sopenharmony_ci .status_bit = 16, 638c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 648c2ecf20Sopenharmony_ci .name = "pll3", 658c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 668c2ecf20Sopenharmony_ci .num_parents = 1, 678c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 688c2ecf20Sopenharmony_ci }, 698c2ecf20Sopenharmony_ci}; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_cistatic struct clk_regmap pll4_vote = { 728c2ecf20Sopenharmony_ci .enable_reg = 0x34c0, 738c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 748c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 758c2ecf20Sopenharmony_ci .name = "pll4_vote", 768c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll4" }, 778c2ecf20Sopenharmony_ci .num_parents = 1, 788c2ecf20Sopenharmony_ci .ops = &clk_pll_vote_ops, 798c2ecf20Sopenharmony_ci }, 808c2ecf20Sopenharmony_ci}; 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_cistatic struct clk_pll pll8 = { 838c2ecf20Sopenharmony_ci .l_reg = 0x3144, 848c2ecf20Sopenharmony_ci .m_reg = 0x3148, 858c2ecf20Sopenharmony_ci .n_reg = 0x314c, 868c2ecf20Sopenharmony_ci .config_reg = 0x3154, 878c2ecf20Sopenharmony_ci .mode_reg = 0x3140, 888c2ecf20Sopenharmony_ci .status_reg = 0x3158, 898c2ecf20Sopenharmony_ci .status_bit = 16, 908c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 918c2ecf20Sopenharmony_ci .name = "pll8", 928c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 938c2ecf20Sopenharmony_ci .num_parents = 1, 948c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 958c2ecf20Sopenharmony_ci }, 968c2ecf20Sopenharmony_ci}; 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_cistatic struct clk_regmap pll8_vote = { 998c2ecf20Sopenharmony_ci .enable_reg = 0x34c0, 1008c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 1018c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 1028c2ecf20Sopenharmony_ci .name = "pll8_vote", 1038c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll8" }, 1048c2ecf20Sopenharmony_ci .num_parents = 1, 1058c2ecf20Sopenharmony_ci .ops = &clk_pll_vote_ops, 1068c2ecf20Sopenharmony_ci }, 1078c2ecf20Sopenharmony_ci}; 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll0_data = { 1108c2ecf20Sopenharmony_ci .mode_reg = 0x3200, 1118c2ecf20Sopenharmony_ci .l_reg = 0x3208, 1128c2ecf20Sopenharmony_ci .m_reg = 0x320c, 1138c2ecf20Sopenharmony_ci .n_reg = 0x3210, 1148c2ecf20Sopenharmony_ci .config_reg = 0x3204, 1158c2ecf20Sopenharmony_ci .status_reg = 0x321c, 1168c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 1178c2ecf20Sopenharmony_ci .droop_reg = 0x3214, 1188c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 1198c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 1208c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 1218c2ecf20Sopenharmony_ci}; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll0 = { 1248c2ecf20Sopenharmony_ci .d = &hfpll0_data, 1258c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1268c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1278c2ecf20Sopenharmony_ci .num_parents = 1, 1288c2ecf20Sopenharmony_ci .name = "hfpll0", 1298c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 1308c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 1318c2ecf20Sopenharmony_ci }, 1328c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock), 1338c2ecf20Sopenharmony_ci}; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll1_data = { 1368c2ecf20Sopenharmony_ci .mode_reg = 0x3240, 1378c2ecf20Sopenharmony_ci .l_reg = 0x3248, 1388c2ecf20Sopenharmony_ci .m_reg = 0x324c, 1398c2ecf20Sopenharmony_ci .n_reg = 0x3250, 1408c2ecf20Sopenharmony_ci .config_reg = 0x3244, 1418c2ecf20Sopenharmony_ci .status_reg = 0x325c, 1428c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 1438c2ecf20Sopenharmony_ci .droop_reg = 0x3314, 1448c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 1458c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 1468c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 1478c2ecf20Sopenharmony_ci}; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll1 = { 1508c2ecf20Sopenharmony_ci .d = &hfpll1_data, 1518c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1528c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1538c2ecf20Sopenharmony_ci .num_parents = 1, 1548c2ecf20Sopenharmony_ci .name = "hfpll1", 1558c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 1568c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 1578c2ecf20Sopenharmony_ci }, 1588c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock), 1598c2ecf20Sopenharmony_ci}; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_cistatic struct hfpll_data hfpll_l2_data = { 1628c2ecf20Sopenharmony_ci .mode_reg = 0x3300, 1638c2ecf20Sopenharmony_ci .l_reg = 0x3308, 1648c2ecf20Sopenharmony_ci .m_reg = 0x330c, 1658c2ecf20Sopenharmony_ci .n_reg = 0x3310, 1668c2ecf20Sopenharmony_ci .config_reg = 0x3304, 1678c2ecf20Sopenharmony_ci .status_reg = 0x331c, 1688c2ecf20Sopenharmony_ci .config_val = 0x7845c665, 1698c2ecf20Sopenharmony_ci .droop_reg = 0x3314, 1708c2ecf20Sopenharmony_ci .droop_val = 0x0108c000, 1718c2ecf20Sopenharmony_ci .min_rate = 600000000UL, 1728c2ecf20Sopenharmony_ci .max_rate = 1800000000UL, 1738c2ecf20Sopenharmony_ci}; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_cistatic struct clk_hfpll hfpll_l2 = { 1768c2ecf20Sopenharmony_ci .d = &hfpll_l2_data, 1778c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1788c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1798c2ecf20Sopenharmony_ci .num_parents = 1, 1808c2ecf20Sopenharmony_ci .name = "hfpll_l2", 1818c2ecf20Sopenharmony_ci .ops = &clk_ops_hfpll, 1828c2ecf20Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 1838c2ecf20Sopenharmony_ci }, 1848c2ecf20Sopenharmony_ci .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock), 1858c2ecf20Sopenharmony_ci}; 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_cistatic struct clk_pll pll14 = { 1888c2ecf20Sopenharmony_ci .l_reg = 0x31c4, 1898c2ecf20Sopenharmony_ci .m_reg = 0x31c8, 1908c2ecf20Sopenharmony_ci .n_reg = 0x31cc, 1918c2ecf20Sopenharmony_ci .config_reg = 0x31d4, 1928c2ecf20Sopenharmony_ci .mode_reg = 0x31c0, 1938c2ecf20Sopenharmony_ci .status_reg = 0x31d8, 1948c2ecf20Sopenharmony_ci .status_bit = 16, 1958c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 1968c2ecf20Sopenharmony_ci .name = "pll14", 1978c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 1988c2ecf20Sopenharmony_ci .num_parents = 1, 1998c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 2008c2ecf20Sopenharmony_ci }, 2018c2ecf20Sopenharmony_ci}; 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_cistatic struct clk_regmap pll14_vote = { 2048c2ecf20Sopenharmony_ci .enable_reg = 0x34c0, 2058c2ecf20Sopenharmony_ci .enable_mask = BIT(14), 2068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 2078c2ecf20Sopenharmony_ci .name = "pll14_vote", 2088c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pll14" }, 2098c2ecf20Sopenharmony_ci .num_parents = 1, 2108c2ecf20Sopenharmony_ci .ops = &clk_pll_vote_ops, 2118c2ecf20Sopenharmony_ci }, 2128c2ecf20Sopenharmony_ci}; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci#define NSS_PLL_RATE(f, _l, _m, _n, i) \ 2158c2ecf20Sopenharmony_ci { \ 2168c2ecf20Sopenharmony_ci .freq = f, \ 2178c2ecf20Sopenharmony_ci .l = _l, \ 2188c2ecf20Sopenharmony_ci .m = _m, \ 2198c2ecf20Sopenharmony_ci .n = _n, \ 2208c2ecf20Sopenharmony_ci .ibits = i, \ 2218c2ecf20Sopenharmony_ci } 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_cistatic struct pll_freq_tbl pll18_freq_tbl[] = { 2248c2ecf20Sopenharmony_ci NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625), 2258c2ecf20Sopenharmony_ci NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625), 2268c2ecf20Sopenharmony_ci}; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_cistatic struct clk_pll pll18 = { 2298c2ecf20Sopenharmony_ci .l_reg = 0x31a4, 2308c2ecf20Sopenharmony_ci .m_reg = 0x31a8, 2318c2ecf20Sopenharmony_ci .n_reg = 0x31ac, 2328c2ecf20Sopenharmony_ci .config_reg = 0x31b4, 2338c2ecf20Sopenharmony_ci .mode_reg = 0x31a0, 2348c2ecf20Sopenharmony_ci .status_reg = 0x31b8, 2358c2ecf20Sopenharmony_ci .status_bit = 16, 2368c2ecf20Sopenharmony_ci .post_div_shift = 16, 2378c2ecf20Sopenharmony_ci .post_div_width = 1, 2388c2ecf20Sopenharmony_ci .freq_tbl = pll18_freq_tbl, 2398c2ecf20Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 2408c2ecf20Sopenharmony_ci .name = "pll18", 2418c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 2428c2ecf20Sopenharmony_ci .num_parents = 1, 2438c2ecf20Sopenharmony_ci .ops = &clk_pll_ops, 2448c2ecf20Sopenharmony_ci }, 2458c2ecf20Sopenharmony_ci}; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_cienum { 2488c2ecf20Sopenharmony_ci P_PXO, 2498c2ecf20Sopenharmony_ci P_PLL8, 2508c2ecf20Sopenharmony_ci P_PLL3, 2518c2ecf20Sopenharmony_ci P_PLL0, 2528c2ecf20Sopenharmony_ci P_CXO, 2538c2ecf20Sopenharmony_ci P_PLL14, 2548c2ecf20Sopenharmony_ci P_PLL18, 2558c2ecf20Sopenharmony_ci}; 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_map[] = { 2588c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2598c2ecf20Sopenharmony_ci { P_PLL8, 3 } 2608c2ecf20Sopenharmony_ci}; 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll8[] = { 2638c2ecf20Sopenharmony_ci "pxo", 2648c2ecf20Sopenharmony_ci "pll8_vote", 2658c2ecf20Sopenharmony_ci}; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_cxo_map[] = { 2688c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2698c2ecf20Sopenharmony_ci { P_PLL8, 3 }, 2708c2ecf20Sopenharmony_ci { P_CXO, 5 } 2718c2ecf20Sopenharmony_ci}; 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll8_cxo[] = { 2748c2ecf20Sopenharmony_ci "pxo", 2758c2ecf20Sopenharmony_ci "pll8_vote", 2768c2ecf20Sopenharmony_ci "cxo", 2778c2ecf20Sopenharmony_ci}; 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll3_map[] = { 2808c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2818c2ecf20Sopenharmony_ci { P_PLL3, 1 } 2828c2ecf20Sopenharmony_ci}; 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll3_sata_map[] = { 2858c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2868c2ecf20Sopenharmony_ci { P_PLL3, 6 } 2878c2ecf20Sopenharmony_ci}; 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll3[] = { 2908c2ecf20Sopenharmony_ci "pxo", 2918c2ecf20Sopenharmony_ci "pll3", 2928c2ecf20Sopenharmony_ci}; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_pll0[] = { 2958c2ecf20Sopenharmony_ci { P_PXO, 0 }, 2968c2ecf20Sopenharmony_ci { P_PLL8, 3 }, 2978c2ecf20Sopenharmony_ci { P_PLL0, 2 } 2988c2ecf20Sopenharmony_ci}; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll8_pll0_map[] = { 3018c2ecf20Sopenharmony_ci "pxo", 3028c2ecf20Sopenharmony_ci "pll8_vote", 3038c2ecf20Sopenharmony_ci "pll0_vote", 3048c2ecf20Sopenharmony_ci}; 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = { 3078c2ecf20Sopenharmony_ci { P_PXO, 0 }, 3088c2ecf20Sopenharmony_ci { P_PLL8, 4 }, 3098c2ecf20Sopenharmony_ci { P_PLL0, 2 }, 3108c2ecf20Sopenharmony_ci { P_PLL14, 5 }, 3118c2ecf20Sopenharmony_ci { P_PLL18, 1 } 3128c2ecf20Sopenharmony_ci}; 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_cistatic const char * const gcc_pxo_pll8_pll14_pll18_pll0[] = { 3158c2ecf20Sopenharmony_ci "pxo", 3168c2ecf20Sopenharmony_ci "pll8_vote", 3178c2ecf20Sopenharmony_ci "pll0_vote", 3188c2ecf20Sopenharmony_ci "pll14", 3198c2ecf20Sopenharmony_ci "pll18", 3208c2ecf20Sopenharmony_ci}; 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_uart[] = { 3238c2ecf20Sopenharmony_ci { 1843200, P_PLL8, 2, 6, 625 }, 3248c2ecf20Sopenharmony_ci { 3686400, P_PLL8, 2, 12, 625 }, 3258c2ecf20Sopenharmony_ci { 7372800, P_PLL8, 2, 24, 625 }, 3268c2ecf20Sopenharmony_ci { 14745600, P_PLL8, 2, 48, 625 }, 3278c2ecf20Sopenharmony_ci { 16000000, P_PLL8, 4, 1, 6 }, 3288c2ecf20Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 3298c2ecf20Sopenharmony_ci { 32000000, P_PLL8, 4, 1, 3 }, 3308c2ecf20Sopenharmony_ci { 40000000, P_PLL8, 1, 5, 48 }, 3318c2ecf20Sopenharmony_ci { 46400000, P_PLL8, 1, 29, 240 }, 3328c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 3338c2ecf20Sopenharmony_ci { 51200000, P_PLL8, 1, 2, 15 }, 3348c2ecf20Sopenharmony_ci { 56000000, P_PLL8, 1, 7, 48 }, 3358c2ecf20Sopenharmony_ci { 58982400, P_PLL8, 1, 96, 625 }, 3368c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 2, 1, 3 }, 3378c2ecf20Sopenharmony_ci { } 3388c2ecf20Sopenharmony_ci}; 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi1_uart_src = { 3418c2ecf20Sopenharmony_ci .ns_reg = 0x29d4, 3428c2ecf20Sopenharmony_ci .md_reg = 0x29d0, 3438c2ecf20Sopenharmony_ci .mn = { 3448c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 3458c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 3468c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 3478c2ecf20Sopenharmony_ci .n_val_shift = 16, 3488c2ecf20Sopenharmony_ci .m_val_shift = 16, 3498c2ecf20Sopenharmony_ci .width = 16, 3508c2ecf20Sopenharmony_ci }, 3518c2ecf20Sopenharmony_ci .p = { 3528c2ecf20Sopenharmony_ci .pre_div_shift = 3, 3538c2ecf20Sopenharmony_ci .pre_div_width = 2, 3548c2ecf20Sopenharmony_ci }, 3558c2ecf20Sopenharmony_ci .s = { 3568c2ecf20Sopenharmony_ci .src_sel_shift = 0, 3578c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 3588c2ecf20Sopenharmony_ci }, 3598c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 3608c2ecf20Sopenharmony_ci .clkr = { 3618c2ecf20Sopenharmony_ci .enable_reg = 0x29d4, 3628c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 3638c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3648c2ecf20Sopenharmony_ci .name = "gsbi1_uart_src", 3658c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 3668c2ecf20Sopenharmony_ci .num_parents = 2, 3678c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 3688c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 3698c2ecf20Sopenharmony_ci }, 3708c2ecf20Sopenharmony_ci }, 3718c2ecf20Sopenharmony_ci}; 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_cistatic struct clk_branch gsbi1_uart_clk = { 3748c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 3758c2ecf20Sopenharmony_ci .halt_bit = 12, 3768c2ecf20Sopenharmony_ci .clkr = { 3778c2ecf20Sopenharmony_ci .enable_reg = 0x29d4, 3788c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 3798c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3808c2ecf20Sopenharmony_ci .name = "gsbi1_uart_clk", 3818c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 3828c2ecf20Sopenharmony_ci "gsbi1_uart_src", 3838c2ecf20Sopenharmony_ci }, 3848c2ecf20Sopenharmony_ci .num_parents = 1, 3858c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 3868c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 3878c2ecf20Sopenharmony_ci }, 3888c2ecf20Sopenharmony_ci }, 3898c2ecf20Sopenharmony_ci}; 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi2_uart_src = { 3928c2ecf20Sopenharmony_ci .ns_reg = 0x29f4, 3938c2ecf20Sopenharmony_ci .md_reg = 0x29f0, 3948c2ecf20Sopenharmony_ci .mn = { 3958c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 3968c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 3978c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 3988c2ecf20Sopenharmony_ci .n_val_shift = 16, 3998c2ecf20Sopenharmony_ci .m_val_shift = 16, 4008c2ecf20Sopenharmony_ci .width = 16, 4018c2ecf20Sopenharmony_ci }, 4028c2ecf20Sopenharmony_ci .p = { 4038c2ecf20Sopenharmony_ci .pre_div_shift = 3, 4048c2ecf20Sopenharmony_ci .pre_div_width = 2, 4058c2ecf20Sopenharmony_ci }, 4068c2ecf20Sopenharmony_ci .s = { 4078c2ecf20Sopenharmony_ci .src_sel_shift = 0, 4088c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 4098c2ecf20Sopenharmony_ci }, 4108c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 4118c2ecf20Sopenharmony_ci .clkr = { 4128c2ecf20Sopenharmony_ci .enable_reg = 0x29f4, 4138c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 4148c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4158c2ecf20Sopenharmony_ci .name = "gsbi2_uart_src", 4168c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 4178c2ecf20Sopenharmony_ci .num_parents = 2, 4188c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 4198c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 4208c2ecf20Sopenharmony_ci }, 4218c2ecf20Sopenharmony_ci }, 4228c2ecf20Sopenharmony_ci}; 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_cistatic struct clk_branch gsbi2_uart_clk = { 4258c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 4268c2ecf20Sopenharmony_ci .halt_bit = 8, 4278c2ecf20Sopenharmony_ci .clkr = { 4288c2ecf20Sopenharmony_ci .enable_reg = 0x29f4, 4298c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 4308c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4318c2ecf20Sopenharmony_ci .name = "gsbi2_uart_clk", 4328c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 4338c2ecf20Sopenharmony_ci "gsbi2_uart_src", 4348c2ecf20Sopenharmony_ci }, 4358c2ecf20Sopenharmony_ci .num_parents = 1, 4368c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 4378c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 4388c2ecf20Sopenharmony_ci }, 4398c2ecf20Sopenharmony_ci }, 4408c2ecf20Sopenharmony_ci}; 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi4_uart_src = { 4438c2ecf20Sopenharmony_ci .ns_reg = 0x2a34, 4448c2ecf20Sopenharmony_ci .md_reg = 0x2a30, 4458c2ecf20Sopenharmony_ci .mn = { 4468c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 4478c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 4488c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 4498c2ecf20Sopenharmony_ci .n_val_shift = 16, 4508c2ecf20Sopenharmony_ci .m_val_shift = 16, 4518c2ecf20Sopenharmony_ci .width = 16, 4528c2ecf20Sopenharmony_ci }, 4538c2ecf20Sopenharmony_ci .p = { 4548c2ecf20Sopenharmony_ci .pre_div_shift = 3, 4558c2ecf20Sopenharmony_ci .pre_div_width = 2, 4568c2ecf20Sopenharmony_ci }, 4578c2ecf20Sopenharmony_ci .s = { 4588c2ecf20Sopenharmony_ci .src_sel_shift = 0, 4598c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 4608c2ecf20Sopenharmony_ci }, 4618c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 4628c2ecf20Sopenharmony_ci .clkr = { 4638c2ecf20Sopenharmony_ci .enable_reg = 0x2a34, 4648c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 4658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4668c2ecf20Sopenharmony_ci .name = "gsbi4_uart_src", 4678c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 4688c2ecf20Sopenharmony_ci .num_parents = 2, 4698c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 4708c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 4718c2ecf20Sopenharmony_ci }, 4728c2ecf20Sopenharmony_ci }, 4738c2ecf20Sopenharmony_ci}; 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_cistatic struct clk_branch gsbi4_uart_clk = { 4768c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 4778c2ecf20Sopenharmony_ci .halt_bit = 26, 4788c2ecf20Sopenharmony_ci .clkr = { 4798c2ecf20Sopenharmony_ci .enable_reg = 0x2a34, 4808c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 4818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4828c2ecf20Sopenharmony_ci .name = "gsbi4_uart_clk", 4838c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 4848c2ecf20Sopenharmony_ci "gsbi4_uart_src", 4858c2ecf20Sopenharmony_ci }, 4868c2ecf20Sopenharmony_ci .num_parents = 1, 4878c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 4888c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 4898c2ecf20Sopenharmony_ci }, 4908c2ecf20Sopenharmony_ci }, 4918c2ecf20Sopenharmony_ci}; 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi5_uart_src = { 4948c2ecf20Sopenharmony_ci .ns_reg = 0x2a54, 4958c2ecf20Sopenharmony_ci .md_reg = 0x2a50, 4968c2ecf20Sopenharmony_ci .mn = { 4978c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 4988c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 4998c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 5008c2ecf20Sopenharmony_ci .n_val_shift = 16, 5018c2ecf20Sopenharmony_ci .m_val_shift = 16, 5028c2ecf20Sopenharmony_ci .width = 16, 5038c2ecf20Sopenharmony_ci }, 5048c2ecf20Sopenharmony_ci .p = { 5058c2ecf20Sopenharmony_ci .pre_div_shift = 3, 5068c2ecf20Sopenharmony_ci .pre_div_width = 2, 5078c2ecf20Sopenharmony_ci }, 5088c2ecf20Sopenharmony_ci .s = { 5098c2ecf20Sopenharmony_ci .src_sel_shift = 0, 5108c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 5118c2ecf20Sopenharmony_ci }, 5128c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 5138c2ecf20Sopenharmony_ci .clkr = { 5148c2ecf20Sopenharmony_ci .enable_reg = 0x2a54, 5158c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 5168c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5178c2ecf20Sopenharmony_ci .name = "gsbi5_uart_src", 5188c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 5198c2ecf20Sopenharmony_ci .num_parents = 2, 5208c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 5218c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 5228c2ecf20Sopenharmony_ci }, 5238c2ecf20Sopenharmony_ci }, 5248c2ecf20Sopenharmony_ci}; 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_cistatic struct clk_branch gsbi5_uart_clk = { 5278c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 5288c2ecf20Sopenharmony_ci .halt_bit = 22, 5298c2ecf20Sopenharmony_ci .clkr = { 5308c2ecf20Sopenharmony_ci .enable_reg = 0x2a54, 5318c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 5328c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5338c2ecf20Sopenharmony_ci .name = "gsbi5_uart_clk", 5348c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 5358c2ecf20Sopenharmony_ci "gsbi5_uart_src", 5368c2ecf20Sopenharmony_ci }, 5378c2ecf20Sopenharmony_ci .num_parents = 1, 5388c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 5398c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 5408c2ecf20Sopenharmony_ci }, 5418c2ecf20Sopenharmony_ci }, 5428c2ecf20Sopenharmony_ci}; 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi6_uart_src = { 5458c2ecf20Sopenharmony_ci .ns_reg = 0x2a74, 5468c2ecf20Sopenharmony_ci .md_reg = 0x2a70, 5478c2ecf20Sopenharmony_ci .mn = { 5488c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 5498c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 5508c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 5518c2ecf20Sopenharmony_ci .n_val_shift = 16, 5528c2ecf20Sopenharmony_ci .m_val_shift = 16, 5538c2ecf20Sopenharmony_ci .width = 16, 5548c2ecf20Sopenharmony_ci }, 5558c2ecf20Sopenharmony_ci .p = { 5568c2ecf20Sopenharmony_ci .pre_div_shift = 3, 5578c2ecf20Sopenharmony_ci .pre_div_width = 2, 5588c2ecf20Sopenharmony_ci }, 5598c2ecf20Sopenharmony_ci .s = { 5608c2ecf20Sopenharmony_ci .src_sel_shift = 0, 5618c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 5628c2ecf20Sopenharmony_ci }, 5638c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 5648c2ecf20Sopenharmony_ci .clkr = { 5658c2ecf20Sopenharmony_ci .enable_reg = 0x2a74, 5668c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 5678c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5688c2ecf20Sopenharmony_ci .name = "gsbi6_uart_src", 5698c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 5708c2ecf20Sopenharmony_ci .num_parents = 2, 5718c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 5728c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 5738c2ecf20Sopenharmony_ci }, 5748c2ecf20Sopenharmony_ci }, 5758c2ecf20Sopenharmony_ci}; 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_cistatic struct clk_branch gsbi6_uart_clk = { 5788c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 5798c2ecf20Sopenharmony_ci .halt_bit = 18, 5808c2ecf20Sopenharmony_ci .clkr = { 5818c2ecf20Sopenharmony_ci .enable_reg = 0x2a74, 5828c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 5838c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5848c2ecf20Sopenharmony_ci .name = "gsbi6_uart_clk", 5858c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 5868c2ecf20Sopenharmony_ci "gsbi6_uart_src", 5878c2ecf20Sopenharmony_ci }, 5888c2ecf20Sopenharmony_ci .num_parents = 1, 5898c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 5908c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 5918c2ecf20Sopenharmony_ci }, 5928c2ecf20Sopenharmony_ci }, 5938c2ecf20Sopenharmony_ci}; 5948c2ecf20Sopenharmony_ci 5958c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi7_uart_src = { 5968c2ecf20Sopenharmony_ci .ns_reg = 0x2a94, 5978c2ecf20Sopenharmony_ci .md_reg = 0x2a90, 5988c2ecf20Sopenharmony_ci .mn = { 5998c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 6008c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 6018c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 6028c2ecf20Sopenharmony_ci .n_val_shift = 16, 6038c2ecf20Sopenharmony_ci .m_val_shift = 16, 6048c2ecf20Sopenharmony_ci .width = 16, 6058c2ecf20Sopenharmony_ci }, 6068c2ecf20Sopenharmony_ci .p = { 6078c2ecf20Sopenharmony_ci .pre_div_shift = 3, 6088c2ecf20Sopenharmony_ci .pre_div_width = 2, 6098c2ecf20Sopenharmony_ci }, 6108c2ecf20Sopenharmony_ci .s = { 6118c2ecf20Sopenharmony_ci .src_sel_shift = 0, 6128c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 6138c2ecf20Sopenharmony_ci }, 6148c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_uart, 6158c2ecf20Sopenharmony_ci .clkr = { 6168c2ecf20Sopenharmony_ci .enable_reg = 0x2a94, 6178c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 6188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6198c2ecf20Sopenharmony_ci .name = "gsbi7_uart_src", 6208c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 6218c2ecf20Sopenharmony_ci .num_parents = 2, 6228c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 6238c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 6248c2ecf20Sopenharmony_ci }, 6258c2ecf20Sopenharmony_ci }, 6268c2ecf20Sopenharmony_ci}; 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_cistatic struct clk_branch gsbi7_uart_clk = { 6298c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 6308c2ecf20Sopenharmony_ci .halt_bit = 14, 6318c2ecf20Sopenharmony_ci .clkr = { 6328c2ecf20Sopenharmony_ci .enable_reg = 0x2a94, 6338c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 6348c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6358c2ecf20Sopenharmony_ci .name = "gsbi7_uart_clk", 6368c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 6378c2ecf20Sopenharmony_ci "gsbi7_uart_src", 6388c2ecf20Sopenharmony_ci }, 6398c2ecf20Sopenharmony_ci .num_parents = 1, 6408c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 6418c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 6428c2ecf20Sopenharmony_ci }, 6438c2ecf20Sopenharmony_ci }, 6448c2ecf20Sopenharmony_ci}; 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_qup[] = { 6478c2ecf20Sopenharmony_ci { 1100000, P_PXO, 1, 2, 49 }, 6488c2ecf20Sopenharmony_ci { 5400000, P_PXO, 1, 1, 5 }, 6498c2ecf20Sopenharmony_ci { 10800000, P_PXO, 1, 2, 5 }, 6508c2ecf20Sopenharmony_ci { 15060000, P_PLL8, 1, 2, 51 }, 6518c2ecf20Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 6528c2ecf20Sopenharmony_ci { 25000000, P_PXO, 1, 0, 0 }, 6538c2ecf20Sopenharmony_ci { 25600000, P_PLL8, 1, 1, 15 }, 6548c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 6558c2ecf20Sopenharmony_ci { 51200000, P_PLL8, 1, 2, 15 }, 6568c2ecf20Sopenharmony_ci { } 6578c2ecf20Sopenharmony_ci}; 6588c2ecf20Sopenharmony_ci 6598c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi1_qup_src = { 6608c2ecf20Sopenharmony_ci .ns_reg = 0x29cc, 6618c2ecf20Sopenharmony_ci .md_reg = 0x29c8, 6628c2ecf20Sopenharmony_ci .mn = { 6638c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 6648c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 6658c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 6668c2ecf20Sopenharmony_ci .n_val_shift = 16, 6678c2ecf20Sopenharmony_ci .m_val_shift = 16, 6688c2ecf20Sopenharmony_ci .width = 8, 6698c2ecf20Sopenharmony_ci }, 6708c2ecf20Sopenharmony_ci .p = { 6718c2ecf20Sopenharmony_ci .pre_div_shift = 3, 6728c2ecf20Sopenharmony_ci .pre_div_width = 2, 6738c2ecf20Sopenharmony_ci }, 6748c2ecf20Sopenharmony_ci .s = { 6758c2ecf20Sopenharmony_ci .src_sel_shift = 0, 6768c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 6778c2ecf20Sopenharmony_ci }, 6788c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 6798c2ecf20Sopenharmony_ci .clkr = { 6808c2ecf20Sopenharmony_ci .enable_reg = 0x29cc, 6818c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 6828c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6838c2ecf20Sopenharmony_ci .name = "gsbi1_qup_src", 6848c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 6858c2ecf20Sopenharmony_ci .num_parents = 2, 6868c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 6878c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 6888c2ecf20Sopenharmony_ci }, 6898c2ecf20Sopenharmony_ci }, 6908c2ecf20Sopenharmony_ci}; 6918c2ecf20Sopenharmony_ci 6928c2ecf20Sopenharmony_cistatic struct clk_branch gsbi1_qup_clk = { 6938c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 6948c2ecf20Sopenharmony_ci .halt_bit = 11, 6958c2ecf20Sopenharmony_ci .clkr = { 6968c2ecf20Sopenharmony_ci .enable_reg = 0x29cc, 6978c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 6988c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6998c2ecf20Sopenharmony_ci .name = "gsbi1_qup_clk", 7008c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi1_qup_src" }, 7018c2ecf20Sopenharmony_ci .num_parents = 1, 7028c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 7038c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7048c2ecf20Sopenharmony_ci }, 7058c2ecf20Sopenharmony_ci }, 7068c2ecf20Sopenharmony_ci}; 7078c2ecf20Sopenharmony_ci 7088c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi2_qup_src = { 7098c2ecf20Sopenharmony_ci .ns_reg = 0x29ec, 7108c2ecf20Sopenharmony_ci .md_reg = 0x29e8, 7118c2ecf20Sopenharmony_ci .mn = { 7128c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 7138c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 7148c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 7158c2ecf20Sopenharmony_ci .n_val_shift = 16, 7168c2ecf20Sopenharmony_ci .m_val_shift = 16, 7178c2ecf20Sopenharmony_ci .width = 8, 7188c2ecf20Sopenharmony_ci }, 7198c2ecf20Sopenharmony_ci .p = { 7208c2ecf20Sopenharmony_ci .pre_div_shift = 3, 7218c2ecf20Sopenharmony_ci .pre_div_width = 2, 7228c2ecf20Sopenharmony_ci }, 7238c2ecf20Sopenharmony_ci .s = { 7248c2ecf20Sopenharmony_ci .src_sel_shift = 0, 7258c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 7268c2ecf20Sopenharmony_ci }, 7278c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 7288c2ecf20Sopenharmony_ci .clkr = { 7298c2ecf20Sopenharmony_ci .enable_reg = 0x29ec, 7308c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 7318c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7328c2ecf20Sopenharmony_ci .name = "gsbi2_qup_src", 7338c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 7348c2ecf20Sopenharmony_ci .num_parents = 2, 7358c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 7368c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 7378c2ecf20Sopenharmony_ci }, 7388c2ecf20Sopenharmony_ci }, 7398c2ecf20Sopenharmony_ci}; 7408c2ecf20Sopenharmony_ci 7418c2ecf20Sopenharmony_cistatic struct clk_branch gsbi2_qup_clk = { 7428c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 7438c2ecf20Sopenharmony_ci .halt_bit = 6, 7448c2ecf20Sopenharmony_ci .clkr = { 7458c2ecf20Sopenharmony_ci .enable_reg = 0x29ec, 7468c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 7478c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7488c2ecf20Sopenharmony_ci .name = "gsbi2_qup_clk", 7498c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi2_qup_src" }, 7508c2ecf20Sopenharmony_ci .num_parents = 1, 7518c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 7528c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7538c2ecf20Sopenharmony_ci }, 7548c2ecf20Sopenharmony_ci }, 7558c2ecf20Sopenharmony_ci}; 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi4_qup_src = { 7588c2ecf20Sopenharmony_ci .ns_reg = 0x2a2c, 7598c2ecf20Sopenharmony_ci .md_reg = 0x2a28, 7608c2ecf20Sopenharmony_ci .mn = { 7618c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 7628c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 7638c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 7648c2ecf20Sopenharmony_ci .n_val_shift = 16, 7658c2ecf20Sopenharmony_ci .m_val_shift = 16, 7668c2ecf20Sopenharmony_ci .width = 8, 7678c2ecf20Sopenharmony_ci }, 7688c2ecf20Sopenharmony_ci .p = { 7698c2ecf20Sopenharmony_ci .pre_div_shift = 3, 7708c2ecf20Sopenharmony_ci .pre_div_width = 2, 7718c2ecf20Sopenharmony_ci }, 7728c2ecf20Sopenharmony_ci .s = { 7738c2ecf20Sopenharmony_ci .src_sel_shift = 0, 7748c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 7758c2ecf20Sopenharmony_ci }, 7768c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 7778c2ecf20Sopenharmony_ci .clkr = { 7788c2ecf20Sopenharmony_ci .enable_reg = 0x2a2c, 7798c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 7808c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7818c2ecf20Sopenharmony_ci .name = "gsbi4_qup_src", 7828c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 7838c2ecf20Sopenharmony_ci .num_parents = 2, 7848c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 7858c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 7868c2ecf20Sopenharmony_ci }, 7878c2ecf20Sopenharmony_ci }, 7888c2ecf20Sopenharmony_ci}; 7898c2ecf20Sopenharmony_ci 7908c2ecf20Sopenharmony_cistatic struct clk_branch gsbi4_qup_clk = { 7918c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 7928c2ecf20Sopenharmony_ci .halt_bit = 24, 7938c2ecf20Sopenharmony_ci .clkr = { 7948c2ecf20Sopenharmony_ci .enable_reg = 0x2a2c, 7958c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 7968c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7978c2ecf20Sopenharmony_ci .name = "gsbi4_qup_clk", 7988c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi4_qup_src" }, 7998c2ecf20Sopenharmony_ci .num_parents = 1, 8008c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 8018c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 8028c2ecf20Sopenharmony_ci }, 8038c2ecf20Sopenharmony_ci }, 8048c2ecf20Sopenharmony_ci}; 8058c2ecf20Sopenharmony_ci 8068c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi5_qup_src = { 8078c2ecf20Sopenharmony_ci .ns_reg = 0x2a4c, 8088c2ecf20Sopenharmony_ci .md_reg = 0x2a48, 8098c2ecf20Sopenharmony_ci .mn = { 8108c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 8118c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 8128c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 8138c2ecf20Sopenharmony_ci .n_val_shift = 16, 8148c2ecf20Sopenharmony_ci .m_val_shift = 16, 8158c2ecf20Sopenharmony_ci .width = 8, 8168c2ecf20Sopenharmony_ci }, 8178c2ecf20Sopenharmony_ci .p = { 8188c2ecf20Sopenharmony_ci .pre_div_shift = 3, 8198c2ecf20Sopenharmony_ci .pre_div_width = 2, 8208c2ecf20Sopenharmony_ci }, 8218c2ecf20Sopenharmony_ci .s = { 8228c2ecf20Sopenharmony_ci .src_sel_shift = 0, 8238c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 8248c2ecf20Sopenharmony_ci }, 8258c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 8268c2ecf20Sopenharmony_ci .clkr = { 8278c2ecf20Sopenharmony_ci .enable_reg = 0x2a4c, 8288c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 8298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8308c2ecf20Sopenharmony_ci .name = "gsbi5_qup_src", 8318c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 8328c2ecf20Sopenharmony_ci .num_parents = 2, 8338c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 8348c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 8358c2ecf20Sopenharmony_ci }, 8368c2ecf20Sopenharmony_ci }, 8378c2ecf20Sopenharmony_ci}; 8388c2ecf20Sopenharmony_ci 8398c2ecf20Sopenharmony_cistatic struct clk_branch gsbi5_qup_clk = { 8408c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 8418c2ecf20Sopenharmony_ci .halt_bit = 20, 8428c2ecf20Sopenharmony_ci .clkr = { 8438c2ecf20Sopenharmony_ci .enable_reg = 0x2a4c, 8448c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 8458c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8468c2ecf20Sopenharmony_ci .name = "gsbi5_qup_clk", 8478c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi5_qup_src" }, 8488c2ecf20Sopenharmony_ci .num_parents = 1, 8498c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 8508c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 8518c2ecf20Sopenharmony_ci }, 8528c2ecf20Sopenharmony_ci }, 8538c2ecf20Sopenharmony_ci}; 8548c2ecf20Sopenharmony_ci 8558c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi6_qup_src = { 8568c2ecf20Sopenharmony_ci .ns_reg = 0x2a6c, 8578c2ecf20Sopenharmony_ci .md_reg = 0x2a68, 8588c2ecf20Sopenharmony_ci .mn = { 8598c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 8608c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 8618c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 8628c2ecf20Sopenharmony_ci .n_val_shift = 16, 8638c2ecf20Sopenharmony_ci .m_val_shift = 16, 8648c2ecf20Sopenharmony_ci .width = 8, 8658c2ecf20Sopenharmony_ci }, 8668c2ecf20Sopenharmony_ci .p = { 8678c2ecf20Sopenharmony_ci .pre_div_shift = 3, 8688c2ecf20Sopenharmony_ci .pre_div_width = 2, 8698c2ecf20Sopenharmony_ci }, 8708c2ecf20Sopenharmony_ci .s = { 8718c2ecf20Sopenharmony_ci .src_sel_shift = 0, 8728c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 8738c2ecf20Sopenharmony_ci }, 8748c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 8758c2ecf20Sopenharmony_ci .clkr = { 8768c2ecf20Sopenharmony_ci .enable_reg = 0x2a6c, 8778c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 8788c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8798c2ecf20Sopenharmony_ci .name = "gsbi6_qup_src", 8808c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 8818c2ecf20Sopenharmony_ci .num_parents = 2, 8828c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 8838c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 8848c2ecf20Sopenharmony_ci }, 8858c2ecf20Sopenharmony_ci }, 8868c2ecf20Sopenharmony_ci}; 8878c2ecf20Sopenharmony_ci 8888c2ecf20Sopenharmony_cistatic struct clk_branch gsbi6_qup_clk = { 8898c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 8908c2ecf20Sopenharmony_ci .halt_bit = 16, 8918c2ecf20Sopenharmony_ci .clkr = { 8928c2ecf20Sopenharmony_ci .enable_reg = 0x2a6c, 8938c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 8948c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8958c2ecf20Sopenharmony_ci .name = "gsbi6_qup_clk", 8968c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi6_qup_src" }, 8978c2ecf20Sopenharmony_ci .num_parents = 1, 8988c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 8998c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 9008c2ecf20Sopenharmony_ci }, 9018c2ecf20Sopenharmony_ci }, 9028c2ecf20Sopenharmony_ci}; 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_cistatic struct clk_rcg gsbi7_qup_src = { 9058c2ecf20Sopenharmony_ci .ns_reg = 0x2a8c, 9068c2ecf20Sopenharmony_ci .md_reg = 0x2a88, 9078c2ecf20Sopenharmony_ci .mn = { 9088c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 9098c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 9108c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 9118c2ecf20Sopenharmony_ci .n_val_shift = 16, 9128c2ecf20Sopenharmony_ci .m_val_shift = 16, 9138c2ecf20Sopenharmony_ci .width = 8, 9148c2ecf20Sopenharmony_ci }, 9158c2ecf20Sopenharmony_ci .p = { 9168c2ecf20Sopenharmony_ci .pre_div_shift = 3, 9178c2ecf20Sopenharmony_ci .pre_div_width = 2, 9188c2ecf20Sopenharmony_ci }, 9198c2ecf20Sopenharmony_ci .s = { 9208c2ecf20Sopenharmony_ci .src_sel_shift = 0, 9218c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 9228c2ecf20Sopenharmony_ci }, 9238c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gsbi_qup, 9248c2ecf20Sopenharmony_ci .clkr = { 9258c2ecf20Sopenharmony_ci .enable_reg = 0x2a8c, 9268c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 9278c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9288c2ecf20Sopenharmony_ci .name = "gsbi7_qup_src", 9298c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 9308c2ecf20Sopenharmony_ci .num_parents = 2, 9318c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 9328c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 9338c2ecf20Sopenharmony_ci }, 9348c2ecf20Sopenharmony_ci }, 9358c2ecf20Sopenharmony_ci}; 9368c2ecf20Sopenharmony_ci 9378c2ecf20Sopenharmony_cistatic struct clk_branch gsbi7_qup_clk = { 9388c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 9398c2ecf20Sopenharmony_ci .halt_bit = 12, 9408c2ecf20Sopenharmony_ci .clkr = { 9418c2ecf20Sopenharmony_ci .enable_reg = 0x2a8c, 9428c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 9438c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9448c2ecf20Sopenharmony_ci .name = "gsbi7_qup_clk", 9458c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gsbi7_qup_src" }, 9468c2ecf20Sopenharmony_ci .num_parents = 1, 9478c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 9488c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 9498c2ecf20Sopenharmony_ci }, 9508c2ecf20Sopenharmony_ci }, 9518c2ecf20Sopenharmony_ci}; 9528c2ecf20Sopenharmony_ci 9538c2ecf20Sopenharmony_cistatic struct clk_branch gsbi1_h_clk = { 9548c2ecf20Sopenharmony_ci .hwcg_reg = 0x29c0, 9558c2ecf20Sopenharmony_ci .hwcg_bit = 6, 9568c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 9578c2ecf20Sopenharmony_ci .halt_bit = 13, 9588c2ecf20Sopenharmony_ci .clkr = { 9598c2ecf20Sopenharmony_ci .enable_reg = 0x29c0, 9608c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 9618c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9628c2ecf20Sopenharmony_ci .name = "gsbi1_h_clk", 9638c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 9648c2ecf20Sopenharmony_ci }, 9658c2ecf20Sopenharmony_ci }, 9668c2ecf20Sopenharmony_ci}; 9678c2ecf20Sopenharmony_ci 9688c2ecf20Sopenharmony_cistatic struct clk_branch gsbi2_h_clk = { 9698c2ecf20Sopenharmony_ci .hwcg_reg = 0x29e0, 9708c2ecf20Sopenharmony_ci .hwcg_bit = 6, 9718c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 9728c2ecf20Sopenharmony_ci .halt_bit = 9, 9738c2ecf20Sopenharmony_ci .clkr = { 9748c2ecf20Sopenharmony_ci .enable_reg = 0x29e0, 9758c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 9768c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9778c2ecf20Sopenharmony_ci .name = "gsbi2_h_clk", 9788c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 9798c2ecf20Sopenharmony_ci }, 9808c2ecf20Sopenharmony_ci }, 9818c2ecf20Sopenharmony_ci}; 9828c2ecf20Sopenharmony_ci 9838c2ecf20Sopenharmony_cistatic struct clk_branch gsbi4_h_clk = { 9848c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a20, 9858c2ecf20Sopenharmony_ci .hwcg_bit = 6, 9868c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 9878c2ecf20Sopenharmony_ci .halt_bit = 27, 9888c2ecf20Sopenharmony_ci .clkr = { 9898c2ecf20Sopenharmony_ci .enable_reg = 0x2a20, 9908c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 9918c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9928c2ecf20Sopenharmony_ci .name = "gsbi4_h_clk", 9938c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 9948c2ecf20Sopenharmony_ci }, 9958c2ecf20Sopenharmony_ci }, 9968c2ecf20Sopenharmony_ci}; 9978c2ecf20Sopenharmony_ci 9988c2ecf20Sopenharmony_cistatic struct clk_branch gsbi5_h_clk = { 9998c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a40, 10008c2ecf20Sopenharmony_ci .hwcg_bit = 6, 10018c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 10028c2ecf20Sopenharmony_ci .halt_bit = 23, 10038c2ecf20Sopenharmony_ci .clkr = { 10048c2ecf20Sopenharmony_ci .enable_reg = 0x2a40, 10058c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 10068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10078c2ecf20Sopenharmony_ci .name = "gsbi5_h_clk", 10088c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10098c2ecf20Sopenharmony_ci }, 10108c2ecf20Sopenharmony_ci }, 10118c2ecf20Sopenharmony_ci}; 10128c2ecf20Sopenharmony_ci 10138c2ecf20Sopenharmony_cistatic struct clk_branch gsbi6_h_clk = { 10148c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a60, 10158c2ecf20Sopenharmony_ci .hwcg_bit = 6, 10168c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 10178c2ecf20Sopenharmony_ci .halt_bit = 19, 10188c2ecf20Sopenharmony_ci .clkr = { 10198c2ecf20Sopenharmony_ci .enable_reg = 0x2a60, 10208c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 10218c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10228c2ecf20Sopenharmony_ci .name = "gsbi6_h_clk", 10238c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10248c2ecf20Sopenharmony_ci }, 10258c2ecf20Sopenharmony_ci }, 10268c2ecf20Sopenharmony_ci}; 10278c2ecf20Sopenharmony_ci 10288c2ecf20Sopenharmony_cistatic struct clk_branch gsbi7_h_clk = { 10298c2ecf20Sopenharmony_ci .hwcg_reg = 0x2a80, 10308c2ecf20Sopenharmony_ci .hwcg_bit = 6, 10318c2ecf20Sopenharmony_ci .halt_reg = 0x2fd0, 10328c2ecf20Sopenharmony_ci .halt_bit = 15, 10338c2ecf20Sopenharmony_ci .clkr = { 10348c2ecf20Sopenharmony_ci .enable_reg = 0x2a80, 10358c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 10368c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10378c2ecf20Sopenharmony_ci .name = "gsbi7_h_clk", 10388c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10398c2ecf20Sopenharmony_ci }, 10408c2ecf20Sopenharmony_ci }, 10418c2ecf20Sopenharmony_ci}; 10428c2ecf20Sopenharmony_ci 10438c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_gp[] = { 10448c2ecf20Sopenharmony_ci { 12500000, P_PXO, 2, 0, 0 }, 10458c2ecf20Sopenharmony_ci { 25000000, P_PXO, 1, 0, 0 }, 10468c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 2, 1, 3 }, 10478c2ecf20Sopenharmony_ci { 76800000, P_PLL8, 1, 1, 5 }, 10488c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 10498c2ecf20Sopenharmony_ci { 128000000, P_PLL8, 3, 0, 0 }, 10508c2ecf20Sopenharmony_ci { 192000000, P_PLL8, 2, 0, 0 }, 10518c2ecf20Sopenharmony_ci { } 10528c2ecf20Sopenharmony_ci}; 10538c2ecf20Sopenharmony_ci 10548c2ecf20Sopenharmony_cistatic struct clk_rcg gp0_src = { 10558c2ecf20Sopenharmony_ci .ns_reg = 0x2d24, 10568c2ecf20Sopenharmony_ci .md_reg = 0x2d00, 10578c2ecf20Sopenharmony_ci .mn = { 10588c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 10598c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 10608c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 10618c2ecf20Sopenharmony_ci .n_val_shift = 16, 10628c2ecf20Sopenharmony_ci .m_val_shift = 16, 10638c2ecf20Sopenharmony_ci .width = 8, 10648c2ecf20Sopenharmony_ci }, 10658c2ecf20Sopenharmony_ci .p = { 10668c2ecf20Sopenharmony_ci .pre_div_shift = 3, 10678c2ecf20Sopenharmony_ci .pre_div_width = 2, 10688c2ecf20Sopenharmony_ci }, 10698c2ecf20Sopenharmony_ci .s = { 10708c2ecf20Sopenharmony_ci .src_sel_shift = 0, 10718c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_cxo_map, 10728c2ecf20Sopenharmony_ci }, 10738c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gp, 10748c2ecf20Sopenharmony_ci .clkr = { 10758c2ecf20Sopenharmony_ci .enable_reg = 0x2d24, 10768c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 10778c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10788c2ecf20Sopenharmony_ci .name = "gp0_src", 10798c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_cxo, 10808c2ecf20Sopenharmony_ci .num_parents = 3, 10818c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 10828c2ecf20Sopenharmony_ci .flags = CLK_SET_PARENT_GATE, 10838c2ecf20Sopenharmony_ci }, 10848c2ecf20Sopenharmony_ci } 10858c2ecf20Sopenharmony_ci}; 10868c2ecf20Sopenharmony_ci 10878c2ecf20Sopenharmony_cistatic struct clk_branch gp0_clk = { 10888c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 10898c2ecf20Sopenharmony_ci .halt_bit = 7, 10908c2ecf20Sopenharmony_ci .clkr = { 10918c2ecf20Sopenharmony_ci .enable_reg = 0x2d24, 10928c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 10938c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10948c2ecf20Sopenharmony_ci .name = "gp0_clk", 10958c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gp0_src" }, 10968c2ecf20Sopenharmony_ci .num_parents = 1, 10978c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 10988c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 10998c2ecf20Sopenharmony_ci }, 11008c2ecf20Sopenharmony_ci }, 11018c2ecf20Sopenharmony_ci}; 11028c2ecf20Sopenharmony_ci 11038c2ecf20Sopenharmony_cistatic struct clk_rcg gp1_src = { 11048c2ecf20Sopenharmony_ci .ns_reg = 0x2d44, 11058c2ecf20Sopenharmony_ci .md_reg = 0x2d40, 11068c2ecf20Sopenharmony_ci .mn = { 11078c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 11088c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 11098c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 11108c2ecf20Sopenharmony_ci .n_val_shift = 16, 11118c2ecf20Sopenharmony_ci .m_val_shift = 16, 11128c2ecf20Sopenharmony_ci .width = 8, 11138c2ecf20Sopenharmony_ci }, 11148c2ecf20Sopenharmony_ci .p = { 11158c2ecf20Sopenharmony_ci .pre_div_shift = 3, 11168c2ecf20Sopenharmony_ci .pre_div_width = 2, 11178c2ecf20Sopenharmony_ci }, 11188c2ecf20Sopenharmony_ci .s = { 11198c2ecf20Sopenharmony_ci .src_sel_shift = 0, 11208c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_cxo_map, 11218c2ecf20Sopenharmony_ci }, 11228c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gp, 11238c2ecf20Sopenharmony_ci .clkr = { 11248c2ecf20Sopenharmony_ci .enable_reg = 0x2d44, 11258c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 11268c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11278c2ecf20Sopenharmony_ci .name = "gp1_src", 11288c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_cxo, 11298c2ecf20Sopenharmony_ci .num_parents = 3, 11308c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 11318c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 11328c2ecf20Sopenharmony_ci }, 11338c2ecf20Sopenharmony_ci } 11348c2ecf20Sopenharmony_ci}; 11358c2ecf20Sopenharmony_ci 11368c2ecf20Sopenharmony_cistatic struct clk_branch gp1_clk = { 11378c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 11388c2ecf20Sopenharmony_ci .halt_bit = 6, 11398c2ecf20Sopenharmony_ci .clkr = { 11408c2ecf20Sopenharmony_ci .enable_reg = 0x2d44, 11418c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 11428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11438c2ecf20Sopenharmony_ci .name = "gp1_clk", 11448c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gp1_src" }, 11458c2ecf20Sopenharmony_ci .num_parents = 1, 11468c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 11478c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 11488c2ecf20Sopenharmony_ci }, 11498c2ecf20Sopenharmony_ci }, 11508c2ecf20Sopenharmony_ci}; 11518c2ecf20Sopenharmony_ci 11528c2ecf20Sopenharmony_cistatic struct clk_rcg gp2_src = { 11538c2ecf20Sopenharmony_ci .ns_reg = 0x2d64, 11548c2ecf20Sopenharmony_ci .md_reg = 0x2d60, 11558c2ecf20Sopenharmony_ci .mn = { 11568c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 11578c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 11588c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 11598c2ecf20Sopenharmony_ci .n_val_shift = 16, 11608c2ecf20Sopenharmony_ci .m_val_shift = 16, 11618c2ecf20Sopenharmony_ci .width = 8, 11628c2ecf20Sopenharmony_ci }, 11638c2ecf20Sopenharmony_ci .p = { 11648c2ecf20Sopenharmony_ci .pre_div_shift = 3, 11658c2ecf20Sopenharmony_ci .pre_div_width = 2, 11668c2ecf20Sopenharmony_ci }, 11678c2ecf20Sopenharmony_ci .s = { 11688c2ecf20Sopenharmony_ci .src_sel_shift = 0, 11698c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_cxo_map, 11708c2ecf20Sopenharmony_ci }, 11718c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gp, 11728c2ecf20Sopenharmony_ci .clkr = { 11738c2ecf20Sopenharmony_ci .enable_reg = 0x2d64, 11748c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 11758c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11768c2ecf20Sopenharmony_ci .name = "gp2_src", 11778c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_cxo, 11788c2ecf20Sopenharmony_ci .num_parents = 3, 11798c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 11808c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 11818c2ecf20Sopenharmony_ci }, 11828c2ecf20Sopenharmony_ci } 11838c2ecf20Sopenharmony_ci}; 11848c2ecf20Sopenharmony_ci 11858c2ecf20Sopenharmony_cistatic struct clk_branch gp2_clk = { 11868c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 11878c2ecf20Sopenharmony_ci .halt_bit = 5, 11888c2ecf20Sopenharmony_ci .clkr = { 11898c2ecf20Sopenharmony_ci .enable_reg = 0x2d64, 11908c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 11918c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11928c2ecf20Sopenharmony_ci .name = "gp2_clk", 11938c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "gp2_src" }, 11948c2ecf20Sopenharmony_ci .num_parents = 1, 11958c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 11968c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 11978c2ecf20Sopenharmony_ci }, 11988c2ecf20Sopenharmony_ci }, 11998c2ecf20Sopenharmony_ci}; 12008c2ecf20Sopenharmony_ci 12018c2ecf20Sopenharmony_cistatic struct clk_branch pmem_clk = { 12028c2ecf20Sopenharmony_ci .hwcg_reg = 0x25a0, 12038c2ecf20Sopenharmony_ci .hwcg_bit = 6, 12048c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 12058c2ecf20Sopenharmony_ci .halt_bit = 20, 12068c2ecf20Sopenharmony_ci .clkr = { 12078c2ecf20Sopenharmony_ci .enable_reg = 0x25a0, 12088c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 12098c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12108c2ecf20Sopenharmony_ci .name = "pmem_clk", 12118c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 12128c2ecf20Sopenharmony_ci }, 12138c2ecf20Sopenharmony_ci }, 12148c2ecf20Sopenharmony_ci}; 12158c2ecf20Sopenharmony_ci 12168c2ecf20Sopenharmony_cistatic struct clk_rcg prng_src = { 12178c2ecf20Sopenharmony_ci .ns_reg = 0x2e80, 12188c2ecf20Sopenharmony_ci .p = { 12198c2ecf20Sopenharmony_ci .pre_div_shift = 3, 12208c2ecf20Sopenharmony_ci .pre_div_width = 4, 12218c2ecf20Sopenharmony_ci }, 12228c2ecf20Sopenharmony_ci .s = { 12238c2ecf20Sopenharmony_ci .src_sel_shift = 0, 12248c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 12258c2ecf20Sopenharmony_ci }, 12268c2ecf20Sopenharmony_ci .clkr = { 12278c2ecf20Sopenharmony_ci .enable_reg = 0x2e80, 12288c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 12298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12308c2ecf20Sopenharmony_ci .name = "prng_src", 12318c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 12328c2ecf20Sopenharmony_ci .num_parents = 2, 12338c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 12348c2ecf20Sopenharmony_ci }, 12358c2ecf20Sopenharmony_ci }, 12368c2ecf20Sopenharmony_ci}; 12378c2ecf20Sopenharmony_ci 12388c2ecf20Sopenharmony_cistatic struct clk_branch prng_clk = { 12398c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 12408c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 12418c2ecf20Sopenharmony_ci .halt_bit = 10, 12428c2ecf20Sopenharmony_ci .clkr = { 12438c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 12448c2ecf20Sopenharmony_ci .enable_mask = BIT(10), 12458c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12468c2ecf20Sopenharmony_ci .name = "prng_clk", 12478c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "prng_src" }, 12488c2ecf20Sopenharmony_ci .num_parents = 1, 12498c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 12508c2ecf20Sopenharmony_ci }, 12518c2ecf20Sopenharmony_ci }, 12528c2ecf20Sopenharmony_ci}; 12538c2ecf20Sopenharmony_ci 12548c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_sdc[] = { 12558c2ecf20Sopenharmony_ci { 200000, P_PXO, 2, 2, 125 }, 12568c2ecf20Sopenharmony_ci { 400000, P_PLL8, 4, 1, 240 }, 12578c2ecf20Sopenharmony_ci { 16000000, P_PLL8, 4, 1, 6 }, 12588c2ecf20Sopenharmony_ci { 17070000, P_PLL8, 1, 2, 45 }, 12598c2ecf20Sopenharmony_ci { 20210000, P_PLL8, 1, 1, 19 }, 12608c2ecf20Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 12618c2ecf20Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 12628c2ecf20Sopenharmony_ci { 64000000, P_PLL8, 3, 1, 2 }, 12638c2ecf20Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 12648c2ecf20Sopenharmony_ci { 192000000, P_PLL8, 2, 0, 0 }, 12658c2ecf20Sopenharmony_ci { } 12668c2ecf20Sopenharmony_ci}; 12678c2ecf20Sopenharmony_ci 12688c2ecf20Sopenharmony_cistatic struct clk_rcg sdc1_src = { 12698c2ecf20Sopenharmony_ci .ns_reg = 0x282c, 12708c2ecf20Sopenharmony_ci .md_reg = 0x2828, 12718c2ecf20Sopenharmony_ci .mn = { 12728c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 12738c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 12748c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 12758c2ecf20Sopenharmony_ci .n_val_shift = 16, 12768c2ecf20Sopenharmony_ci .m_val_shift = 16, 12778c2ecf20Sopenharmony_ci .width = 8, 12788c2ecf20Sopenharmony_ci }, 12798c2ecf20Sopenharmony_ci .p = { 12808c2ecf20Sopenharmony_ci .pre_div_shift = 3, 12818c2ecf20Sopenharmony_ci .pre_div_width = 2, 12828c2ecf20Sopenharmony_ci }, 12838c2ecf20Sopenharmony_ci .s = { 12848c2ecf20Sopenharmony_ci .src_sel_shift = 0, 12858c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 12868c2ecf20Sopenharmony_ci }, 12878c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sdc, 12888c2ecf20Sopenharmony_ci .clkr = { 12898c2ecf20Sopenharmony_ci .enable_reg = 0x282c, 12908c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 12918c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12928c2ecf20Sopenharmony_ci .name = "sdc1_src", 12938c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 12948c2ecf20Sopenharmony_ci .num_parents = 2, 12958c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 12968c2ecf20Sopenharmony_ci }, 12978c2ecf20Sopenharmony_ci } 12988c2ecf20Sopenharmony_ci}; 12998c2ecf20Sopenharmony_ci 13008c2ecf20Sopenharmony_cistatic struct clk_branch sdc1_clk = { 13018c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 13028c2ecf20Sopenharmony_ci .halt_bit = 6, 13038c2ecf20Sopenharmony_ci .clkr = { 13048c2ecf20Sopenharmony_ci .enable_reg = 0x282c, 13058c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 13068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13078c2ecf20Sopenharmony_ci .name = "sdc1_clk", 13088c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sdc1_src" }, 13098c2ecf20Sopenharmony_ci .num_parents = 1, 13108c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13118c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 13128c2ecf20Sopenharmony_ci }, 13138c2ecf20Sopenharmony_ci }, 13148c2ecf20Sopenharmony_ci}; 13158c2ecf20Sopenharmony_ci 13168c2ecf20Sopenharmony_cistatic struct clk_rcg sdc3_src = { 13178c2ecf20Sopenharmony_ci .ns_reg = 0x286c, 13188c2ecf20Sopenharmony_ci .md_reg = 0x2868, 13198c2ecf20Sopenharmony_ci .mn = { 13208c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 13218c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 13228c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 13238c2ecf20Sopenharmony_ci .n_val_shift = 16, 13248c2ecf20Sopenharmony_ci .m_val_shift = 16, 13258c2ecf20Sopenharmony_ci .width = 8, 13268c2ecf20Sopenharmony_ci }, 13278c2ecf20Sopenharmony_ci .p = { 13288c2ecf20Sopenharmony_ci .pre_div_shift = 3, 13298c2ecf20Sopenharmony_ci .pre_div_width = 2, 13308c2ecf20Sopenharmony_ci }, 13318c2ecf20Sopenharmony_ci .s = { 13328c2ecf20Sopenharmony_ci .src_sel_shift = 0, 13338c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 13348c2ecf20Sopenharmony_ci }, 13358c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sdc, 13368c2ecf20Sopenharmony_ci .clkr = { 13378c2ecf20Sopenharmony_ci .enable_reg = 0x286c, 13388c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 13398c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13408c2ecf20Sopenharmony_ci .name = "sdc3_src", 13418c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 13428c2ecf20Sopenharmony_ci .num_parents = 2, 13438c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 13448c2ecf20Sopenharmony_ci }, 13458c2ecf20Sopenharmony_ci } 13468c2ecf20Sopenharmony_ci}; 13478c2ecf20Sopenharmony_ci 13488c2ecf20Sopenharmony_cistatic struct clk_branch sdc3_clk = { 13498c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 13508c2ecf20Sopenharmony_ci .halt_bit = 4, 13518c2ecf20Sopenharmony_ci .clkr = { 13528c2ecf20Sopenharmony_ci .enable_reg = 0x286c, 13538c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 13548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13558c2ecf20Sopenharmony_ci .name = "sdc3_clk", 13568c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sdc3_src" }, 13578c2ecf20Sopenharmony_ci .num_parents = 1, 13588c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13598c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 13608c2ecf20Sopenharmony_ci }, 13618c2ecf20Sopenharmony_ci }, 13628c2ecf20Sopenharmony_ci}; 13638c2ecf20Sopenharmony_ci 13648c2ecf20Sopenharmony_cistatic struct clk_branch sdc1_h_clk = { 13658c2ecf20Sopenharmony_ci .hwcg_reg = 0x2820, 13668c2ecf20Sopenharmony_ci .hwcg_bit = 6, 13678c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 13688c2ecf20Sopenharmony_ci .halt_bit = 11, 13698c2ecf20Sopenharmony_ci .clkr = { 13708c2ecf20Sopenharmony_ci .enable_reg = 0x2820, 13718c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 13728c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13738c2ecf20Sopenharmony_ci .name = "sdc1_h_clk", 13748c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13758c2ecf20Sopenharmony_ci }, 13768c2ecf20Sopenharmony_ci }, 13778c2ecf20Sopenharmony_ci}; 13788c2ecf20Sopenharmony_ci 13798c2ecf20Sopenharmony_cistatic struct clk_branch sdc3_h_clk = { 13808c2ecf20Sopenharmony_ci .hwcg_reg = 0x2860, 13818c2ecf20Sopenharmony_ci .hwcg_bit = 6, 13828c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 13838c2ecf20Sopenharmony_ci .halt_bit = 9, 13848c2ecf20Sopenharmony_ci .clkr = { 13858c2ecf20Sopenharmony_ci .enable_reg = 0x2860, 13868c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 13878c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13888c2ecf20Sopenharmony_ci .name = "sdc3_h_clk", 13898c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 13908c2ecf20Sopenharmony_ci }, 13918c2ecf20Sopenharmony_ci }, 13928c2ecf20Sopenharmony_ci}; 13938c2ecf20Sopenharmony_ci 13948c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_tsif_ref[] = { 13958c2ecf20Sopenharmony_ci { 105000, P_PXO, 1, 1, 256 }, 13968c2ecf20Sopenharmony_ci { } 13978c2ecf20Sopenharmony_ci}; 13988c2ecf20Sopenharmony_ci 13998c2ecf20Sopenharmony_cistatic struct clk_rcg tsif_ref_src = { 14008c2ecf20Sopenharmony_ci .ns_reg = 0x2710, 14018c2ecf20Sopenharmony_ci .md_reg = 0x270c, 14028c2ecf20Sopenharmony_ci .mn = { 14038c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 14048c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 14058c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 14068c2ecf20Sopenharmony_ci .n_val_shift = 16, 14078c2ecf20Sopenharmony_ci .m_val_shift = 16, 14088c2ecf20Sopenharmony_ci .width = 16, 14098c2ecf20Sopenharmony_ci }, 14108c2ecf20Sopenharmony_ci .p = { 14118c2ecf20Sopenharmony_ci .pre_div_shift = 3, 14128c2ecf20Sopenharmony_ci .pre_div_width = 2, 14138c2ecf20Sopenharmony_ci }, 14148c2ecf20Sopenharmony_ci .s = { 14158c2ecf20Sopenharmony_ci .src_sel_shift = 0, 14168c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_map, 14178c2ecf20Sopenharmony_ci }, 14188c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_tsif_ref, 14198c2ecf20Sopenharmony_ci .clkr = { 14208c2ecf20Sopenharmony_ci .enable_reg = 0x2710, 14218c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 14228c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14238c2ecf20Sopenharmony_ci .name = "tsif_ref_src", 14248c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8, 14258c2ecf20Sopenharmony_ci .num_parents = 2, 14268c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 14278c2ecf20Sopenharmony_ci }, 14288c2ecf20Sopenharmony_ci } 14298c2ecf20Sopenharmony_ci}; 14308c2ecf20Sopenharmony_ci 14318c2ecf20Sopenharmony_cistatic struct clk_branch tsif_ref_clk = { 14328c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 14338c2ecf20Sopenharmony_ci .halt_bit = 5, 14348c2ecf20Sopenharmony_ci .clkr = { 14358c2ecf20Sopenharmony_ci .enable_reg = 0x2710, 14368c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 14378c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14388c2ecf20Sopenharmony_ci .name = "tsif_ref_clk", 14398c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "tsif_ref_src" }, 14408c2ecf20Sopenharmony_ci .num_parents = 1, 14418c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14428c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 14438c2ecf20Sopenharmony_ci }, 14448c2ecf20Sopenharmony_ci }, 14458c2ecf20Sopenharmony_ci}; 14468c2ecf20Sopenharmony_ci 14478c2ecf20Sopenharmony_cistatic struct clk_branch tsif_h_clk = { 14488c2ecf20Sopenharmony_ci .hwcg_reg = 0x2700, 14498c2ecf20Sopenharmony_ci .hwcg_bit = 6, 14508c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 14518c2ecf20Sopenharmony_ci .halt_bit = 7, 14528c2ecf20Sopenharmony_ci .clkr = { 14538c2ecf20Sopenharmony_ci .enable_reg = 0x2700, 14548c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 14558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14568c2ecf20Sopenharmony_ci .name = "tsif_h_clk", 14578c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14588c2ecf20Sopenharmony_ci }, 14598c2ecf20Sopenharmony_ci }, 14608c2ecf20Sopenharmony_ci}; 14618c2ecf20Sopenharmony_ci 14628c2ecf20Sopenharmony_cistatic struct clk_branch dma_bam_h_clk = { 14638c2ecf20Sopenharmony_ci .hwcg_reg = 0x25c0, 14648c2ecf20Sopenharmony_ci .hwcg_bit = 6, 14658c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 14668c2ecf20Sopenharmony_ci .halt_bit = 12, 14678c2ecf20Sopenharmony_ci .clkr = { 14688c2ecf20Sopenharmony_ci .enable_reg = 0x25c0, 14698c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 14708c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14718c2ecf20Sopenharmony_ci .name = "dma_bam_h_clk", 14728c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14738c2ecf20Sopenharmony_ci }, 14748c2ecf20Sopenharmony_ci }, 14758c2ecf20Sopenharmony_ci}; 14768c2ecf20Sopenharmony_ci 14778c2ecf20Sopenharmony_cistatic struct clk_branch adm0_clk = { 14788c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 14798c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 14808c2ecf20Sopenharmony_ci .halt_bit = 12, 14818c2ecf20Sopenharmony_ci .clkr = { 14828c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 14838c2ecf20Sopenharmony_ci .enable_mask = BIT(2), 14848c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14858c2ecf20Sopenharmony_ci .name = "adm0_clk", 14868c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 14878c2ecf20Sopenharmony_ci }, 14888c2ecf20Sopenharmony_ci }, 14898c2ecf20Sopenharmony_ci}; 14908c2ecf20Sopenharmony_ci 14918c2ecf20Sopenharmony_cistatic struct clk_branch adm0_pbus_clk = { 14928c2ecf20Sopenharmony_ci .hwcg_reg = 0x2208, 14938c2ecf20Sopenharmony_ci .hwcg_bit = 6, 14948c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 14958c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 14968c2ecf20Sopenharmony_ci .halt_bit = 11, 14978c2ecf20Sopenharmony_ci .clkr = { 14988c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 14998c2ecf20Sopenharmony_ci .enable_mask = BIT(3), 15008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15018c2ecf20Sopenharmony_ci .name = "adm0_pbus_clk", 15028c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15038c2ecf20Sopenharmony_ci }, 15048c2ecf20Sopenharmony_ci }, 15058c2ecf20Sopenharmony_ci}; 15068c2ecf20Sopenharmony_ci 15078c2ecf20Sopenharmony_cistatic struct clk_branch pmic_arb0_h_clk = { 15088c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 15098c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 15108c2ecf20Sopenharmony_ci .halt_bit = 22, 15118c2ecf20Sopenharmony_ci .clkr = { 15128c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 15138c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 15148c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15158c2ecf20Sopenharmony_ci .name = "pmic_arb0_h_clk", 15168c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15178c2ecf20Sopenharmony_ci }, 15188c2ecf20Sopenharmony_ci }, 15198c2ecf20Sopenharmony_ci}; 15208c2ecf20Sopenharmony_ci 15218c2ecf20Sopenharmony_cistatic struct clk_branch pmic_arb1_h_clk = { 15228c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 15238c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 15248c2ecf20Sopenharmony_ci .halt_bit = 21, 15258c2ecf20Sopenharmony_ci .clkr = { 15268c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 15278c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 15288c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15298c2ecf20Sopenharmony_ci .name = "pmic_arb1_h_clk", 15308c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15318c2ecf20Sopenharmony_ci }, 15328c2ecf20Sopenharmony_ci }, 15338c2ecf20Sopenharmony_ci}; 15348c2ecf20Sopenharmony_ci 15358c2ecf20Sopenharmony_cistatic struct clk_branch pmic_ssbi2_clk = { 15368c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 15378c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 15388c2ecf20Sopenharmony_ci .halt_bit = 23, 15398c2ecf20Sopenharmony_ci .clkr = { 15408c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 15418c2ecf20Sopenharmony_ci .enable_mask = BIT(7), 15428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15438c2ecf20Sopenharmony_ci .name = "pmic_ssbi2_clk", 15448c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15458c2ecf20Sopenharmony_ci }, 15468c2ecf20Sopenharmony_ci }, 15478c2ecf20Sopenharmony_ci}; 15488c2ecf20Sopenharmony_ci 15498c2ecf20Sopenharmony_cistatic struct clk_branch rpm_msg_ram_h_clk = { 15508c2ecf20Sopenharmony_ci .hwcg_reg = 0x27e0, 15518c2ecf20Sopenharmony_ci .hwcg_bit = 6, 15528c2ecf20Sopenharmony_ci .halt_reg = 0x2fd8, 15538c2ecf20Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 15548c2ecf20Sopenharmony_ci .halt_bit = 12, 15558c2ecf20Sopenharmony_ci .clkr = { 15568c2ecf20Sopenharmony_ci .enable_reg = 0x3080, 15578c2ecf20Sopenharmony_ci .enable_mask = BIT(6), 15588c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15598c2ecf20Sopenharmony_ci .name = "rpm_msg_ram_h_clk", 15608c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 15618c2ecf20Sopenharmony_ci }, 15628c2ecf20Sopenharmony_ci }, 15638c2ecf20Sopenharmony_ci}; 15648c2ecf20Sopenharmony_ci 15658c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_pcie_ref[] = { 15668c2ecf20Sopenharmony_ci { 100000000, P_PLL3, 12, 0, 0 }, 15678c2ecf20Sopenharmony_ci { } 15688c2ecf20Sopenharmony_ci}; 15698c2ecf20Sopenharmony_ci 15708c2ecf20Sopenharmony_cistatic struct clk_rcg pcie_ref_src = { 15718c2ecf20Sopenharmony_ci .ns_reg = 0x3860, 15728c2ecf20Sopenharmony_ci .p = { 15738c2ecf20Sopenharmony_ci .pre_div_shift = 3, 15748c2ecf20Sopenharmony_ci .pre_div_width = 4, 15758c2ecf20Sopenharmony_ci }, 15768c2ecf20Sopenharmony_ci .s = { 15778c2ecf20Sopenharmony_ci .src_sel_shift = 0, 15788c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll3_map, 15798c2ecf20Sopenharmony_ci }, 15808c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_pcie_ref, 15818c2ecf20Sopenharmony_ci .clkr = { 15828c2ecf20Sopenharmony_ci .enable_reg = 0x3860, 15838c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 15848c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15858c2ecf20Sopenharmony_ci .name = "pcie_ref_src", 15868c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll3, 15878c2ecf20Sopenharmony_ci .num_parents = 2, 15888c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 15898c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 15908c2ecf20Sopenharmony_ci }, 15918c2ecf20Sopenharmony_ci }, 15928c2ecf20Sopenharmony_ci}; 15938c2ecf20Sopenharmony_ci 15948c2ecf20Sopenharmony_cistatic struct clk_branch pcie_ref_src_clk = { 15958c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 15968c2ecf20Sopenharmony_ci .halt_bit = 30, 15978c2ecf20Sopenharmony_ci .clkr = { 15988c2ecf20Sopenharmony_ci .enable_reg = 0x3860, 15998c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 16008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16018c2ecf20Sopenharmony_ci .name = "pcie_ref_src_clk", 16028c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pcie_ref_src" }, 16038c2ecf20Sopenharmony_ci .num_parents = 1, 16048c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16058c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16068c2ecf20Sopenharmony_ci }, 16078c2ecf20Sopenharmony_ci }, 16088c2ecf20Sopenharmony_ci}; 16098c2ecf20Sopenharmony_ci 16108c2ecf20Sopenharmony_cistatic struct clk_branch pcie_a_clk = { 16118c2ecf20Sopenharmony_ci .halt_reg = 0x2fc0, 16128c2ecf20Sopenharmony_ci .halt_bit = 13, 16138c2ecf20Sopenharmony_ci .clkr = { 16148c2ecf20Sopenharmony_ci .enable_reg = 0x22c0, 16158c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 16168c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16178c2ecf20Sopenharmony_ci .name = "pcie_a_clk", 16188c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16198c2ecf20Sopenharmony_ci }, 16208c2ecf20Sopenharmony_ci }, 16218c2ecf20Sopenharmony_ci}; 16228c2ecf20Sopenharmony_ci 16238c2ecf20Sopenharmony_cistatic struct clk_branch pcie_aux_clk = { 16248c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 16258c2ecf20Sopenharmony_ci .halt_bit = 31, 16268c2ecf20Sopenharmony_ci .clkr = { 16278c2ecf20Sopenharmony_ci .enable_reg = 0x22c8, 16288c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 16298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16308c2ecf20Sopenharmony_ci .name = "pcie_aux_clk", 16318c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16328c2ecf20Sopenharmony_ci }, 16338c2ecf20Sopenharmony_ci }, 16348c2ecf20Sopenharmony_ci}; 16358c2ecf20Sopenharmony_ci 16368c2ecf20Sopenharmony_cistatic struct clk_branch pcie_h_clk = { 16378c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 16388c2ecf20Sopenharmony_ci .halt_bit = 8, 16398c2ecf20Sopenharmony_ci .clkr = { 16408c2ecf20Sopenharmony_ci .enable_reg = 0x22cc, 16418c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 16428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16438c2ecf20Sopenharmony_ci .name = "pcie_h_clk", 16448c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16458c2ecf20Sopenharmony_ci }, 16468c2ecf20Sopenharmony_ci }, 16478c2ecf20Sopenharmony_ci}; 16488c2ecf20Sopenharmony_ci 16498c2ecf20Sopenharmony_cistatic struct clk_branch pcie_phy_clk = { 16508c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 16518c2ecf20Sopenharmony_ci .halt_bit = 29, 16528c2ecf20Sopenharmony_ci .clkr = { 16538c2ecf20Sopenharmony_ci .enable_reg = 0x22d0, 16548c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 16558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16568c2ecf20Sopenharmony_ci .name = "pcie_phy_clk", 16578c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16588c2ecf20Sopenharmony_ci }, 16598c2ecf20Sopenharmony_ci }, 16608c2ecf20Sopenharmony_ci}; 16618c2ecf20Sopenharmony_ci 16628c2ecf20Sopenharmony_cistatic struct clk_rcg pcie1_ref_src = { 16638c2ecf20Sopenharmony_ci .ns_reg = 0x3aa0, 16648c2ecf20Sopenharmony_ci .p = { 16658c2ecf20Sopenharmony_ci .pre_div_shift = 3, 16668c2ecf20Sopenharmony_ci .pre_div_width = 4, 16678c2ecf20Sopenharmony_ci }, 16688c2ecf20Sopenharmony_ci .s = { 16698c2ecf20Sopenharmony_ci .src_sel_shift = 0, 16708c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll3_map, 16718c2ecf20Sopenharmony_ci }, 16728c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_pcie_ref, 16738c2ecf20Sopenharmony_ci .clkr = { 16748c2ecf20Sopenharmony_ci .enable_reg = 0x3aa0, 16758c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 16768c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16778c2ecf20Sopenharmony_ci .name = "pcie1_ref_src", 16788c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll3, 16798c2ecf20Sopenharmony_ci .num_parents = 2, 16808c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 16818c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 16828c2ecf20Sopenharmony_ci }, 16838c2ecf20Sopenharmony_ci }, 16848c2ecf20Sopenharmony_ci}; 16858c2ecf20Sopenharmony_ci 16868c2ecf20Sopenharmony_cistatic struct clk_branch pcie1_ref_src_clk = { 16878c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 16888c2ecf20Sopenharmony_ci .halt_bit = 27, 16898c2ecf20Sopenharmony_ci .clkr = { 16908c2ecf20Sopenharmony_ci .enable_reg = 0x3aa0, 16918c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 16928c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16938c2ecf20Sopenharmony_ci .name = "pcie1_ref_src_clk", 16948c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pcie1_ref_src" }, 16958c2ecf20Sopenharmony_ci .num_parents = 1, 16968c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 16978c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 16988c2ecf20Sopenharmony_ci }, 16998c2ecf20Sopenharmony_ci }, 17008c2ecf20Sopenharmony_ci}; 17018c2ecf20Sopenharmony_ci 17028c2ecf20Sopenharmony_cistatic struct clk_branch pcie1_a_clk = { 17038c2ecf20Sopenharmony_ci .halt_reg = 0x2fc0, 17048c2ecf20Sopenharmony_ci .halt_bit = 10, 17058c2ecf20Sopenharmony_ci .clkr = { 17068c2ecf20Sopenharmony_ci .enable_reg = 0x3a80, 17078c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 17088c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17098c2ecf20Sopenharmony_ci .name = "pcie1_a_clk", 17108c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17118c2ecf20Sopenharmony_ci }, 17128c2ecf20Sopenharmony_ci }, 17138c2ecf20Sopenharmony_ci}; 17148c2ecf20Sopenharmony_ci 17158c2ecf20Sopenharmony_cistatic struct clk_branch pcie1_aux_clk = { 17168c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 17178c2ecf20Sopenharmony_ci .halt_bit = 28, 17188c2ecf20Sopenharmony_ci .clkr = { 17198c2ecf20Sopenharmony_ci .enable_reg = 0x3a88, 17208c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 17218c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17228c2ecf20Sopenharmony_ci .name = "pcie1_aux_clk", 17238c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17248c2ecf20Sopenharmony_ci }, 17258c2ecf20Sopenharmony_ci }, 17268c2ecf20Sopenharmony_ci}; 17278c2ecf20Sopenharmony_ci 17288c2ecf20Sopenharmony_cistatic struct clk_branch pcie1_h_clk = { 17298c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 17308c2ecf20Sopenharmony_ci .halt_bit = 9, 17318c2ecf20Sopenharmony_ci .clkr = { 17328c2ecf20Sopenharmony_ci .enable_reg = 0x3a8c, 17338c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 17348c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17358c2ecf20Sopenharmony_ci .name = "pcie1_h_clk", 17368c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17378c2ecf20Sopenharmony_ci }, 17388c2ecf20Sopenharmony_ci }, 17398c2ecf20Sopenharmony_ci}; 17408c2ecf20Sopenharmony_ci 17418c2ecf20Sopenharmony_cistatic struct clk_branch pcie1_phy_clk = { 17428c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 17438c2ecf20Sopenharmony_ci .halt_bit = 26, 17448c2ecf20Sopenharmony_ci .clkr = { 17458c2ecf20Sopenharmony_ci .enable_reg = 0x3a90, 17468c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 17478c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17488c2ecf20Sopenharmony_ci .name = "pcie1_phy_clk", 17498c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17508c2ecf20Sopenharmony_ci }, 17518c2ecf20Sopenharmony_ci }, 17528c2ecf20Sopenharmony_ci}; 17538c2ecf20Sopenharmony_ci 17548c2ecf20Sopenharmony_cistatic struct clk_rcg pcie2_ref_src = { 17558c2ecf20Sopenharmony_ci .ns_reg = 0x3ae0, 17568c2ecf20Sopenharmony_ci .p = { 17578c2ecf20Sopenharmony_ci .pre_div_shift = 3, 17588c2ecf20Sopenharmony_ci .pre_div_width = 4, 17598c2ecf20Sopenharmony_ci }, 17608c2ecf20Sopenharmony_ci .s = { 17618c2ecf20Sopenharmony_ci .src_sel_shift = 0, 17628c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll3_map, 17638c2ecf20Sopenharmony_ci }, 17648c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_pcie_ref, 17658c2ecf20Sopenharmony_ci .clkr = { 17668c2ecf20Sopenharmony_ci .enable_reg = 0x3ae0, 17678c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 17688c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17698c2ecf20Sopenharmony_ci .name = "pcie2_ref_src", 17708c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll3, 17718c2ecf20Sopenharmony_ci .num_parents = 2, 17728c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 17738c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 17748c2ecf20Sopenharmony_ci }, 17758c2ecf20Sopenharmony_ci }, 17768c2ecf20Sopenharmony_ci}; 17778c2ecf20Sopenharmony_ci 17788c2ecf20Sopenharmony_cistatic struct clk_branch pcie2_ref_src_clk = { 17798c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 17808c2ecf20Sopenharmony_ci .halt_bit = 24, 17818c2ecf20Sopenharmony_ci .clkr = { 17828c2ecf20Sopenharmony_ci .enable_reg = 0x3ae0, 17838c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 17848c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17858c2ecf20Sopenharmony_ci .name = "pcie2_ref_src_clk", 17868c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pcie2_ref_src" }, 17878c2ecf20Sopenharmony_ci .num_parents = 1, 17888c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 17898c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17908c2ecf20Sopenharmony_ci }, 17918c2ecf20Sopenharmony_ci }, 17928c2ecf20Sopenharmony_ci}; 17938c2ecf20Sopenharmony_ci 17948c2ecf20Sopenharmony_cistatic struct clk_branch pcie2_a_clk = { 17958c2ecf20Sopenharmony_ci .halt_reg = 0x2fc0, 17968c2ecf20Sopenharmony_ci .halt_bit = 9, 17978c2ecf20Sopenharmony_ci .clkr = { 17988c2ecf20Sopenharmony_ci .enable_reg = 0x3ac0, 17998c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 18008c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18018c2ecf20Sopenharmony_ci .name = "pcie2_a_clk", 18028c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18038c2ecf20Sopenharmony_ci }, 18048c2ecf20Sopenharmony_ci }, 18058c2ecf20Sopenharmony_ci}; 18068c2ecf20Sopenharmony_ci 18078c2ecf20Sopenharmony_cistatic struct clk_branch pcie2_aux_clk = { 18088c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 18098c2ecf20Sopenharmony_ci .halt_bit = 25, 18108c2ecf20Sopenharmony_ci .clkr = { 18118c2ecf20Sopenharmony_ci .enable_reg = 0x3ac8, 18128c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 18138c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18148c2ecf20Sopenharmony_ci .name = "pcie2_aux_clk", 18158c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18168c2ecf20Sopenharmony_ci }, 18178c2ecf20Sopenharmony_ci }, 18188c2ecf20Sopenharmony_ci}; 18198c2ecf20Sopenharmony_ci 18208c2ecf20Sopenharmony_cistatic struct clk_branch pcie2_h_clk = { 18218c2ecf20Sopenharmony_ci .halt_reg = 0x2fd4, 18228c2ecf20Sopenharmony_ci .halt_bit = 10, 18238c2ecf20Sopenharmony_ci .clkr = { 18248c2ecf20Sopenharmony_ci .enable_reg = 0x3acc, 18258c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 18268c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18278c2ecf20Sopenharmony_ci .name = "pcie2_h_clk", 18288c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18298c2ecf20Sopenharmony_ci }, 18308c2ecf20Sopenharmony_ci }, 18318c2ecf20Sopenharmony_ci}; 18328c2ecf20Sopenharmony_ci 18338c2ecf20Sopenharmony_cistatic struct clk_branch pcie2_phy_clk = { 18348c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 18358c2ecf20Sopenharmony_ci .halt_bit = 23, 18368c2ecf20Sopenharmony_ci .clkr = { 18378c2ecf20Sopenharmony_ci .enable_reg = 0x3ad0, 18388c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 18398c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18408c2ecf20Sopenharmony_ci .name = "pcie2_phy_clk", 18418c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18428c2ecf20Sopenharmony_ci }, 18438c2ecf20Sopenharmony_ci }, 18448c2ecf20Sopenharmony_ci}; 18458c2ecf20Sopenharmony_ci 18468c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_sata_ref[] = { 18478c2ecf20Sopenharmony_ci { 100000000, P_PLL3, 12, 0, 0 }, 18488c2ecf20Sopenharmony_ci { } 18498c2ecf20Sopenharmony_ci}; 18508c2ecf20Sopenharmony_ci 18518c2ecf20Sopenharmony_cistatic struct clk_rcg sata_ref_src = { 18528c2ecf20Sopenharmony_ci .ns_reg = 0x2c08, 18538c2ecf20Sopenharmony_ci .p = { 18548c2ecf20Sopenharmony_ci .pre_div_shift = 3, 18558c2ecf20Sopenharmony_ci .pre_div_width = 4, 18568c2ecf20Sopenharmony_ci }, 18578c2ecf20Sopenharmony_ci .s = { 18588c2ecf20Sopenharmony_ci .src_sel_shift = 0, 18598c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll3_sata_map, 18608c2ecf20Sopenharmony_ci }, 18618c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_sata_ref, 18628c2ecf20Sopenharmony_ci .clkr = { 18638c2ecf20Sopenharmony_ci .enable_reg = 0x2c08, 18648c2ecf20Sopenharmony_ci .enable_mask = BIT(7), 18658c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18668c2ecf20Sopenharmony_ci .name = "sata_ref_src", 18678c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll3, 18688c2ecf20Sopenharmony_ci .num_parents = 2, 18698c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 18708c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 18718c2ecf20Sopenharmony_ci }, 18728c2ecf20Sopenharmony_ci }, 18738c2ecf20Sopenharmony_ci}; 18748c2ecf20Sopenharmony_ci 18758c2ecf20Sopenharmony_cistatic struct clk_branch sata_rxoob_clk = { 18768c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 18778c2ecf20Sopenharmony_ci .halt_bit = 20, 18788c2ecf20Sopenharmony_ci .clkr = { 18798c2ecf20Sopenharmony_ci .enable_reg = 0x2c0c, 18808c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 18818c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18828c2ecf20Sopenharmony_ci .name = "sata_rxoob_clk", 18838c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sata_ref_src" }, 18848c2ecf20Sopenharmony_ci .num_parents = 1, 18858c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 18868c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18878c2ecf20Sopenharmony_ci }, 18888c2ecf20Sopenharmony_ci }, 18898c2ecf20Sopenharmony_ci}; 18908c2ecf20Sopenharmony_ci 18918c2ecf20Sopenharmony_cistatic struct clk_branch sata_pmalive_clk = { 18928c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 18938c2ecf20Sopenharmony_ci .halt_bit = 19, 18948c2ecf20Sopenharmony_ci .clkr = { 18958c2ecf20Sopenharmony_ci .enable_reg = 0x2c10, 18968c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 18978c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18988c2ecf20Sopenharmony_ci .name = "sata_pmalive_clk", 18998c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "sata_ref_src" }, 19008c2ecf20Sopenharmony_ci .num_parents = 1, 19018c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19028c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19038c2ecf20Sopenharmony_ci }, 19048c2ecf20Sopenharmony_ci }, 19058c2ecf20Sopenharmony_ci}; 19068c2ecf20Sopenharmony_ci 19078c2ecf20Sopenharmony_cistatic struct clk_branch sata_phy_ref_clk = { 19088c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 19098c2ecf20Sopenharmony_ci .halt_bit = 18, 19108c2ecf20Sopenharmony_ci .clkr = { 19118c2ecf20Sopenharmony_ci .enable_reg = 0x2c14, 19128c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 19138c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19148c2ecf20Sopenharmony_ci .name = "sata_phy_ref_clk", 19158c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "pxo" }, 19168c2ecf20Sopenharmony_ci .num_parents = 1, 19178c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19188c2ecf20Sopenharmony_ci }, 19198c2ecf20Sopenharmony_ci }, 19208c2ecf20Sopenharmony_ci}; 19218c2ecf20Sopenharmony_ci 19228c2ecf20Sopenharmony_cistatic struct clk_branch sata_a_clk = { 19238c2ecf20Sopenharmony_ci .halt_reg = 0x2fc0, 19248c2ecf20Sopenharmony_ci .halt_bit = 12, 19258c2ecf20Sopenharmony_ci .clkr = { 19268c2ecf20Sopenharmony_ci .enable_reg = 0x2c20, 19278c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 19288c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19298c2ecf20Sopenharmony_ci .name = "sata_a_clk", 19308c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19318c2ecf20Sopenharmony_ci }, 19328c2ecf20Sopenharmony_ci }, 19338c2ecf20Sopenharmony_ci}; 19348c2ecf20Sopenharmony_ci 19358c2ecf20Sopenharmony_cistatic struct clk_branch sata_h_clk = { 19368c2ecf20Sopenharmony_ci .halt_reg = 0x2fdc, 19378c2ecf20Sopenharmony_ci .halt_bit = 21, 19388c2ecf20Sopenharmony_ci .clkr = { 19398c2ecf20Sopenharmony_ci .enable_reg = 0x2c00, 19408c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 19418c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19428c2ecf20Sopenharmony_ci .name = "sata_h_clk", 19438c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19448c2ecf20Sopenharmony_ci }, 19458c2ecf20Sopenharmony_ci }, 19468c2ecf20Sopenharmony_ci}; 19478c2ecf20Sopenharmony_ci 19488c2ecf20Sopenharmony_cistatic struct clk_branch sfab_sata_s_h_clk = { 19498c2ecf20Sopenharmony_ci .halt_reg = 0x2fc4, 19508c2ecf20Sopenharmony_ci .halt_bit = 14, 19518c2ecf20Sopenharmony_ci .clkr = { 19528c2ecf20Sopenharmony_ci .enable_reg = 0x2480, 19538c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 19548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19558c2ecf20Sopenharmony_ci .name = "sfab_sata_s_h_clk", 19568c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19578c2ecf20Sopenharmony_ci }, 19588c2ecf20Sopenharmony_ci }, 19598c2ecf20Sopenharmony_ci}; 19608c2ecf20Sopenharmony_ci 19618c2ecf20Sopenharmony_cistatic struct clk_branch sata_phy_cfg_clk = { 19628c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 19638c2ecf20Sopenharmony_ci .halt_bit = 14, 19648c2ecf20Sopenharmony_ci .clkr = { 19658c2ecf20Sopenharmony_ci .enable_reg = 0x2c40, 19668c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 19678c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19688c2ecf20Sopenharmony_ci .name = "sata_phy_cfg_clk", 19698c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 19708c2ecf20Sopenharmony_ci }, 19718c2ecf20Sopenharmony_ci }, 19728c2ecf20Sopenharmony_ci}; 19738c2ecf20Sopenharmony_ci 19748c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb30_master[] = { 19758c2ecf20Sopenharmony_ci { 125000000, P_PLL0, 1, 5, 32 }, 19768c2ecf20Sopenharmony_ci { } 19778c2ecf20Sopenharmony_ci}; 19788c2ecf20Sopenharmony_ci 19798c2ecf20Sopenharmony_cistatic struct clk_rcg usb30_master_clk_src = { 19808c2ecf20Sopenharmony_ci .ns_reg = 0x3b2c, 19818c2ecf20Sopenharmony_ci .md_reg = 0x3b28, 19828c2ecf20Sopenharmony_ci .mn = { 19838c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 19848c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 19858c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 19868c2ecf20Sopenharmony_ci .n_val_shift = 16, 19878c2ecf20Sopenharmony_ci .m_val_shift = 16, 19888c2ecf20Sopenharmony_ci .width = 8, 19898c2ecf20Sopenharmony_ci }, 19908c2ecf20Sopenharmony_ci .p = { 19918c2ecf20Sopenharmony_ci .pre_div_shift = 3, 19928c2ecf20Sopenharmony_ci .pre_div_width = 2, 19938c2ecf20Sopenharmony_ci }, 19948c2ecf20Sopenharmony_ci .s = { 19958c2ecf20Sopenharmony_ci .src_sel_shift = 0, 19968c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll0, 19978c2ecf20Sopenharmony_ci }, 19988c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb30_master, 19998c2ecf20Sopenharmony_ci .clkr = { 20008c2ecf20Sopenharmony_ci .enable_reg = 0x3b2c, 20018c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 20028c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20038c2ecf20Sopenharmony_ci .name = "usb30_master_ref_src", 20048c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll0_map, 20058c2ecf20Sopenharmony_ci .num_parents = 3, 20068c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 20078c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 20088c2ecf20Sopenharmony_ci }, 20098c2ecf20Sopenharmony_ci }, 20108c2ecf20Sopenharmony_ci}; 20118c2ecf20Sopenharmony_ci 20128c2ecf20Sopenharmony_cistatic struct clk_branch usb30_0_branch_clk = { 20138c2ecf20Sopenharmony_ci .halt_reg = 0x2fc4, 20148c2ecf20Sopenharmony_ci .halt_bit = 22, 20158c2ecf20Sopenharmony_ci .clkr = { 20168c2ecf20Sopenharmony_ci .enable_reg = 0x3b24, 20178c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 20188c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20198c2ecf20Sopenharmony_ci .name = "usb30_0_branch_clk", 20208c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb30_master_ref_src", }, 20218c2ecf20Sopenharmony_ci .num_parents = 1, 20228c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20238c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20248c2ecf20Sopenharmony_ci }, 20258c2ecf20Sopenharmony_ci }, 20268c2ecf20Sopenharmony_ci}; 20278c2ecf20Sopenharmony_ci 20288c2ecf20Sopenharmony_cistatic struct clk_branch usb30_1_branch_clk = { 20298c2ecf20Sopenharmony_ci .halt_reg = 0x2fc4, 20308c2ecf20Sopenharmony_ci .halt_bit = 17, 20318c2ecf20Sopenharmony_ci .clkr = { 20328c2ecf20Sopenharmony_ci .enable_reg = 0x3b34, 20338c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 20348c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20358c2ecf20Sopenharmony_ci .name = "usb30_1_branch_clk", 20368c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb30_master_ref_src", }, 20378c2ecf20Sopenharmony_ci .num_parents = 1, 20388c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20398c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20408c2ecf20Sopenharmony_ci }, 20418c2ecf20Sopenharmony_ci }, 20428c2ecf20Sopenharmony_ci}; 20438c2ecf20Sopenharmony_ci 20448c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb30_utmi[] = { 20458c2ecf20Sopenharmony_ci { 60000000, P_PLL8, 1, 5, 32 }, 20468c2ecf20Sopenharmony_ci { } 20478c2ecf20Sopenharmony_ci}; 20488c2ecf20Sopenharmony_ci 20498c2ecf20Sopenharmony_cistatic struct clk_rcg usb30_utmi_clk = { 20508c2ecf20Sopenharmony_ci .ns_reg = 0x3b44, 20518c2ecf20Sopenharmony_ci .md_reg = 0x3b40, 20528c2ecf20Sopenharmony_ci .mn = { 20538c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 20548c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 20558c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 20568c2ecf20Sopenharmony_ci .n_val_shift = 16, 20578c2ecf20Sopenharmony_ci .m_val_shift = 16, 20588c2ecf20Sopenharmony_ci .width = 8, 20598c2ecf20Sopenharmony_ci }, 20608c2ecf20Sopenharmony_ci .p = { 20618c2ecf20Sopenharmony_ci .pre_div_shift = 3, 20628c2ecf20Sopenharmony_ci .pre_div_width = 2, 20638c2ecf20Sopenharmony_ci }, 20648c2ecf20Sopenharmony_ci .s = { 20658c2ecf20Sopenharmony_ci .src_sel_shift = 0, 20668c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll0, 20678c2ecf20Sopenharmony_ci }, 20688c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb30_utmi, 20698c2ecf20Sopenharmony_ci .clkr = { 20708c2ecf20Sopenharmony_ci .enable_reg = 0x3b44, 20718c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 20728c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20738c2ecf20Sopenharmony_ci .name = "usb30_utmi_clk", 20748c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll0_map, 20758c2ecf20Sopenharmony_ci .num_parents = 3, 20768c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 20778c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 20788c2ecf20Sopenharmony_ci }, 20798c2ecf20Sopenharmony_ci }, 20808c2ecf20Sopenharmony_ci}; 20818c2ecf20Sopenharmony_ci 20828c2ecf20Sopenharmony_cistatic struct clk_branch usb30_0_utmi_clk_ctl = { 20838c2ecf20Sopenharmony_ci .halt_reg = 0x2fc4, 20848c2ecf20Sopenharmony_ci .halt_bit = 21, 20858c2ecf20Sopenharmony_ci .clkr = { 20868c2ecf20Sopenharmony_ci .enable_reg = 0x3b48, 20878c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 20888c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20898c2ecf20Sopenharmony_ci .name = "usb30_0_utmi_clk_ctl", 20908c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb30_utmi_clk", }, 20918c2ecf20Sopenharmony_ci .num_parents = 1, 20928c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 20938c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20948c2ecf20Sopenharmony_ci }, 20958c2ecf20Sopenharmony_ci }, 20968c2ecf20Sopenharmony_ci}; 20978c2ecf20Sopenharmony_ci 20988c2ecf20Sopenharmony_cistatic struct clk_branch usb30_1_utmi_clk_ctl = { 20998c2ecf20Sopenharmony_ci .halt_reg = 0x2fc4, 21008c2ecf20Sopenharmony_ci .halt_bit = 15, 21018c2ecf20Sopenharmony_ci .clkr = { 21028c2ecf20Sopenharmony_ci .enable_reg = 0x3b4c, 21038c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 21048c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21058c2ecf20Sopenharmony_ci .name = "usb30_1_utmi_clk_ctl", 21068c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb30_utmi_clk", }, 21078c2ecf20Sopenharmony_ci .num_parents = 1, 21088c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 21098c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21108c2ecf20Sopenharmony_ci }, 21118c2ecf20Sopenharmony_ci }, 21128c2ecf20Sopenharmony_ci}; 21138c2ecf20Sopenharmony_ci 21148c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb[] = { 21158c2ecf20Sopenharmony_ci { 60000000, P_PLL8, 1, 5, 32 }, 21168c2ecf20Sopenharmony_ci { } 21178c2ecf20Sopenharmony_ci}; 21188c2ecf20Sopenharmony_ci 21198c2ecf20Sopenharmony_cistatic struct clk_rcg usb_hs1_xcvr_clk_src = { 21208c2ecf20Sopenharmony_ci .ns_reg = 0x290C, 21218c2ecf20Sopenharmony_ci .md_reg = 0x2908, 21228c2ecf20Sopenharmony_ci .mn = { 21238c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 21248c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 21258c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 21268c2ecf20Sopenharmony_ci .n_val_shift = 16, 21278c2ecf20Sopenharmony_ci .m_val_shift = 16, 21288c2ecf20Sopenharmony_ci .width = 8, 21298c2ecf20Sopenharmony_ci }, 21308c2ecf20Sopenharmony_ci .p = { 21318c2ecf20Sopenharmony_ci .pre_div_shift = 3, 21328c2ecf20Sopenharmony_ci .pre_div_width = 2, 21338c2ecf20Sopenharmony_ci }, 21348c2ecf20Sopenharmony_ci .s = { 21358c2ecf20Sopenharmony_ci .src_sel_shift = 0, 21368c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll0, 21378c2ecf20Sopenharmony_ci }, 21388c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 21398c2ecf20Sopenharmony_ci .clkr = { 21408c2ecf20Sopenharmony_ci .enable_reg = 0x2968, 21418c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 21428c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21438c2ecf20Sopenharmony_ci .name = "usb_hs1_xcvr_src", 21448c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll0_map, 21458c2ecf20Sopenharmony_ci .num_parents = 3, 21468c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 21478c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 21488c2ecf20Sopenharmony_ci }, 21498c2ecf20Sopenharmony_ci }, 21508c2ecf20Sopenharmony_ci}; 21518c2ecf20Sopenharmony_ci 21528c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs1_xcvr_clk = { 21538c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 21548c2ecf20Sopenharmony_ci .halt_bit = 17, 21558c2ecf20Sopenharmony_ci .clkr = { 21568c2ecf20Sopenharmony_ci .enable_reg = 0x290c, 21578c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 21588c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21598c2ecf20Sopenharmony_ci .name = "usb_hs1_xcvr_clk", 21608c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb_hs1_xcvr_src" }, 21618c2ecf20Sopenharmony_ci .num_parents = 1, 21628c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 21638c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21648c2ecf20Sopenharmony_ci }, 21658c2ecf20Sopenharmony_ci }, 21668c2ecf20Sopenharmony_ci}; 21678c2ecf20Sopenharmony_ci 21688c2ecf20Sopenharmony_cistatic struct clk_branch usb_hs1_h_clk = { 21698c2ecf20Sopenharmony_ci .hwcg_reg = 0x2900, 21708c2ecf20Sopenharmony_ci .hwcg_bit = 6, 21718c2ecf20Sopenharmony_ci .halt_reg = 0x2fc8, 21728c2ecf20Sopenharmony_ci .halt_bit = 1, 21738c2ecf20Sopenharmony_ci .clkr = { 21748c2ecf20Sopenharmony_ci .enable_reg = 0x2900, 21758c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 21768c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21778c2ecf20Sopenharmony_ci .name = "usb_hs1_h_clk", 21788c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 21798c2ecf20Sopenharmony_ci }, 21808c2ecf20Sopenharmony_ci }, 21818c2ecf20Sopenharmony_ci}; 21828c2ecf20Sopenharmony_ci 21838c2ecf20Sopenharmony_cistatic struct clk_rcg usb_fs1_xcvr_clk_src = { 21848c2ecf20Sopenharmony_ci .ns_reg = 0x2968, 21858c2ecf20Sopenharmony_ci .md_reg = 0x2964, 21868c2ecf20Sopenharmony_ci .mn = { 21878c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 21888c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 21898c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 21908c2ecf20Sopenharmony_ci .n_val_shift = 16, 21918c2ecf20Sopenharmony_ci .m_val_shift = 16, 21928c2ecf20Sopenharmony_ci .width = 8, 21938c2ecf20Sopenharmony_ci }, 21948c2ecf20Sopenharmony_ci .p = { 21958c2ecf20Sopenharmony_ci .pre_div_shift = 3, 21968c2ecf20Sopenharmony_ci .pre_div_width = 2, 21978c2ecf20Sopenharmony_ci }, 21988c2ecf20Sopenharmony_ci .s = { 21998c2ecf20Sopenharmony_ci .src_sel_shift = 0, 22008c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll0, 22018c2ecf20Sopenharmony_ci }, 22028c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_usb, 22038c2ecf20Sopenharmony_ci .clkr = { 22048c2ecf20Sopenharmony_ci .enable_reg = 0x2968, 22058c2ecf20Sopenharmony_ci .enable_mask = BIT(11), 22068c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22078c2ecf20Sopenharmony_ci .name = "usb_fs1_xcvr_src", 22088c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll0_map, 22098c2ecf20Sopenharmony_ci .num_parents = 3, 22108c2ecf20Sopenharmony_ci .ops = &clk_rcg_ops, 22118c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_GATE, 22128c2ecf20Sopenharmony_ci }, 22138c2ecf20Sopenharmony_ci }, 22148c2ecf20Sopenharmony_ci}; 22158c2ecf20Sopenharmony_ci 22168c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs1_xcvr_clk = { 22178c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22188c2ecf20Sopenharmony_ci .halt_bit = 17, 22198c2ecf20Sopenharmony_ci .clkr = { 22208c2ecf20Sopenharmony_ci .enable_reg = 0x2968, 22218c2ecf20Sopenharmony_ci .enable_mask = BIT(9), 22228c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22238c2ecf20Sopenharmony_ci .name = "usb_fs1_xcvr_clk", 22248c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb_fs1_xcvr_src", }, 22258c2ecf20Sopenharmony_ci .num_parents = 1, 22268c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22278c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22288c2ecf20Sopenharmony_ci }, 22298c2ecf20Sopenharmony_ci }, 22308c2ecf20Sopenharmony_ci}; 22318c2ecf20Sopenharmony_ci 22328c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs1_sys_clk = { 22338c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22348c2ecf20Sopenharmony_ci .halt_bit = 18, 22358c2ecf20Sopenharmony_ci .clkr = { 22368c2ecf20Sopenharmony_ci .enable_reg = 0x296c, 22378c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 22388c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22398c2ecf20Sopenharmony_ci .name = "usb_fs1_sys_clk", 22408c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ "usb_fs1_xcvr_src", }, 22418c2ecf20Sopenharmony_ci .num_parents = 1, 22428c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22438c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22448c2ecf20Sopenharmony_ci }, 22458c2ecf20Sopenharmony_ci }, 22468c2ecf20Sopenharmony_ci}; 22478c2ecf20Sopenharmony_ci 22488c2ecf20Sopenharmony_cistatic struct clk_branch usb_fs1_h_clk = { 22498c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22508c2ecf20Sopenharmony_ci .halt_bit = 19, 22518c2ecf20Sopenharmony_ci .clkr = { 22528c2ecf20Sopenharmony_ci .enable_reg = 0x2960, 22538c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 22548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22558c2ecf20Sopenharmony_ci .name = "usb_fs1_h_clk", 22568c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22578c2ecf20Sopenharmony_ci }, 22588c2ecf20Sopenharmony_ci }, 22598c2ecf20Sopenharmony_ci}; 22608c2ecf20Sopenharmony_ci 22618c2ecf20Sopenharmony_cistatic struct clk_branch ebi2_clk = { 22628c2ecf20Sopenharmony_ci .hwcg_reg = 0x3b00, 22638c2ecf20Sopenharmony_ci .hwcg_bit = 6, 22648c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22658c2ecf20Sopenharmony_ci .halt_bit = 1, 22668c2ecf20Sopenharmony_ci .clkr = { 22678c2ecf20Sopenharmony_ci .enable_reg = 0x3b00, 22688c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 22698c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22708c2ecf20Sopenharmony_ci .name = "ebi2_clk", 22718c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22728c2ecf20Sopenharmony_ci }, 22738c2ecf20Sopenharmony_ci }, 22748c2ecf20Sopenharmony_ci}; 22758c2ecf20Sopenharmony_ci 22768c2ecf20Sopenharmony_cistatic struct clk_branch ebi2_aon_clk = { 22778c2ecf20Sopenharmony_ci .halt_reg = 0x2fcc, 22788c2ecf20Sopenharmony_ci .halt_bit = 0, 22798c2ecf20Sopenharmony_ci .clkr = { 22808c2ecf20Sopenharmony_ci .enable_reg = 0x3b00, 22818c2ecf20Sopenharmony_ci .enable_mask = BIT(8), 22828c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22838c2ecf20Sopenharmony_ci .name = "ebi2_always_on_clk", 22848c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 22858c2ecf20Sopenharmony_ci }, 22868c2ecf20Sopenharmony_ci }, 22878c2ecf20Sopenharmony_ci}; 22888c2ecf20Sopenharmony_ci 22898c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_gmac[] = { 22908c2ecf20Sopenharmony_ci { 133000000, P_PLL0, 1, 50, 301 }, 22918c2ecf20Sopenharmony_ci { 266000000, P_PLL0, 1, 127, 382 }, 22928c2ecf20Sopenharmony_ci { } 22938c2ecf20Sopenharmony_ci}; 22948c2ecf20Sopenharmony_ci 22958c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg gmac_core1_src = { 22968c2ecf20Sopenharmony_ci .ns_reg[0] = 0x3cac, 22978c2ecf20Sopenharmony_ci .ns_reg[1] = 0x3cb0, 22988c2ecf20Sopenharmony_ci .md_reg[0] = 0x3ca4, 22998c2ecf20Sopenharmony_ci .md_reg[1] = 0x3ca8, 23008c2ecf20Sopenharmony_ci .bank_reg = 0x3ca0, 23018c2ecf20Sopenharmony_ci .mn[0] = { 23028c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 23038c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23048c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 23058c2ecf20Sopenharmony_ci .n_val_shift = 16, 23068c2ecf20Sopenharmony_ci .m_val_shift = 16, 23078c2ecf20Sopenharmony_ci .width = 8, 23088c2ecf20Sopenharmony_ci }, 23098c2ecf20Sopenharmony_ci .mn[1] = { 23108c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 23118c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23128c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 23138c2ecf20Sopenharmony_ci .n_val_shift = 16, 23148c2ecf20Sopenharmony_ci .m_val_shift = 16, 23158c2ecf20Sopenharmony_ci .width = 8, 23168c2ecf20Sopenharmony_ci }, 23178c2ecf20Sopenharmony_ci .s[0] = { 23188c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23198c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 23208c2ecf20Sopenharmony_ci }, 23218c2ecf20Sopenharmony_ci .s[1] = { 23228c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23238c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 23248c2ecf20Sopenharmony_ci }, 23258c2ecf20Sopenharmony_ci .p[0] = { 23268c2ecf20Sopenharmony_ci .pre_div_shift = 3, 23278c2ecf20Sopenharmony_ci .pre_div_width = 2, 23288c2ecf20Sopenharmony_ci }, 23298c2ecf20Sopenharmony_ci .p[1] = { 23308c2ecf20Sopenharmony_ci .pre_div_shift = 3, 23318c2ecf20Sopenharmony_ci .pre_div_width = 2, 23328c2ecf20Sopenharmony_ci }, 23338c2ecf20Sopenharmony_ci .mux_sel_bit = 0, 23348c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gmac, 23358c2ecf20Sopenharmony_ci .clkr = { 23368c2ecf20Sopenharmony_ci .enable_reg = 0x3ca0, 23378c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 23388c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23398c2ecf20Sopenharmony_ci .name = "gmac_core1_src", 23408c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 23418c2ecf20Sopenharmony_ci .num_parents = 5, 23428c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 23438c2ecf20Sopenharmony_ci }, 23448c2ecf20Sopenharmony_ci }, 23458c2ecf20Sopenharmony_ci}; 23468c2ecf20Sopenharmony_ci 23478c2ecf20Sopenharmony_cistatic struct clk_branch gmac_core1_clk = { 23488c2ecf20Sopenharmony_ci .halt_reg = 0x3c20, 23498c2ecf20Sopenharmony_ci .halt_bit = 4, 23508c2ecf20Sopenharmony_ci .hwcg_reg = 0x3cb4, 23518c2ecf20Sopenharmony_ci .hwcg_bit = 6, 23528c2ecf20Sopenharmony_ci .clkr = { 23538c2ecf20Sopenharmony_ci .enable_reg = 0x3cb4, 23548c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 23558c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23568c2ecf20Sopenharmony_ci .name = "gmac_core1_clk", 23578c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 23588c2ecf20Sopenharmony_ci "gmac_core1_src", 23598c2ecf20Sopenharmony_ci }, 23608c2ecf20Sopenharmony_ci .num_parents = 1, 23618c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 23628c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23638c2ecf20Sopenharmony_ci }, 23648c2ecf20Sopenharmony_ci }, 23658c2ecf20Sopenharmony_ci}; 23668c2ecf20Sopenharmony_ci 23678c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg gmac_core2_src = { 23688c2ecf20Sopenharmony_ci .ns_reg[0] = 0x3ccc, 23698c2ecf20Sopenharmony_ci .ns_reg[1] = 0x3cd0, 23708c2ecf20Sopenharmony_ci .md_reg[0] = 0x3cc4, 23718c2ecf20Sopenharmony_ci .md_reg[1] = 0x3cc8, 23728c2ecf20Sopenharmony_ci .bank_reg = 0x3ca0, 23738c2ecf20Sopenharmony_ci .mn[0] = { 23748c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 23758c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23768c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 23778c2ecf20Sopenharmony_ci .n_val_shift = 16, 23788c2ecf20Sopenharmony_ci .m_val_shift = 16, 23798c2ecf20Sopenharmony_ci .width = 8, 23808c2ecf20Sopenharmony_ci }, 23818c2ecf20Sopenharmony_ci .mn[1] = { 23828c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 23838c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 23848c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 23858c2ecf20Sopenharmony_ci .n_val_shift = 16, 23868c2ecf20Sopenharmony_ci .m_val_shift = 16, 23878c2ecf20Sopenharmony_ci .width = 8, 23888c2ecf20Sopenharmony_ci }, 23898c2ecf20Sopenharmony_ci .s[0] = { 23908c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23918c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 23928c2ecf20Sopenharmony_ci }, 23938c2ecf20Sopenharmony_ci .s[1] = { 23948c2ecf20Sopenharmony_ci .src_sel_shift = 0, 23958c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 23968c2ecf20Sopenharmony_ci }, 23978c2ecf20Sopenharmony_ci .p[0] = { 23988c2ecf20Sopenharmony_ci .pre_div_shift = 3, 23998c2ecf20Sopenharmony_ci .pre_div_width = 2, 24008c2ecf20Sopenharmony_ci }, 24018c2ecf20Sopenharmony_ci .p[1] = { 24028c2ecf20Sopenharmony_ci .pre_div_shift = 3, 24038c2ecf20Sopenharmony_ci .pre_div_width = 2, 24048c2ecf20Sopenharmony_ci }, 24058c2ecf20Sopenharmony_ci .mux_sel_bit = 0, 24068c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gmac, 24078c2ecf20Sopenharmony_ci .clkr = { 24088c2ecf20Sopenharmony_ci .enable_reg = 0x3cc0, 24098c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 24108c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24118c2ecf20Sopenharmony_ci .name = "gmac_core2_src", 24128c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 24138c2ecf20Sopenharmony_ci .num_parents = 5, 24148c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 24158c2ecf20Sopenharmony_ci }, 24168c2ecf20Sopenharmony_ci }, 24178c2ecf20Sopenharmony_ci}; 24188c2ecf20Sopenharmony_ci 24198c2ecf20Sopenharmony_cistatic struct clk_branch gmac_core2_clk = { 24208c2ecf20Sopenharmony_ci .halt_reg = 0x3c20, 24218c2ecf20Sopenharmony_ci .halt_bit = 5, 24228c2ecf20Sopenharmony_ci .hwcg_reg = 0x3cd4, 24238c2ecf20Sopenharmony_ci .hwcg_bit = 6, 24248c2ecf20Sopenharmony_ci .clkr = { 24258c2ecf20Sopenharmony_ci .enable_reg = 0x3cd4, 24268c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24278c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24288c2ecf20Sopenharmony_ci .name = "gmac_core2_clk", 24298c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 24308c2ecf20Sopenharmony_ci "gmac_core2_src", 24318c2ecf20Sopenharmony_ci }, 24328c2ecf20Sopenharmony_ci .num_parents = 1, 24338c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 24348c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24358c2ecf20Sopenharmony_ci }, 24368c2ecf20Sopenharmony_ci }, 24378c2ecf20Sopenharmony_ci}; 24388c2ecf20Sopenharmony_ci 24398c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg gmac_core3_src = { 24408c2ecf20Sopenharmony_ci .ns_reg[0] = 0x3cec, 24418c2ecf20Sopenharmony_ci .ns_reg[1] = 0x3cf0, 24428c2ecf20Sopenharmony_ci .md_reg[0] = 0x3ce4, 24438c2ecf20Sopenharmony_ci .md_reg[1] = 0x3ce8, 24448c2ecf20Sopenharmony_ci .bank_reg = 0x3ce0, 24458c2ecf20Sopenharmony_ci .mn[0] = { 24468c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 24478c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 24488c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 24498c2ecf20Sopenharmony_ci .n_val_shift = 16, 24508c2ecf20Sopenharmony_ci .m_val_shift = 16, 24518c2ecf20Sopenharmony_ci .width = 8, 24528c2ecf20Sopenharmony_ci }, 24538c2ecf20Sopenharmony_ci .mn[1] = { 24548c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 24558c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 24568c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 24578c2ecf20Sopenharmony_ci .n_val_shift = 16, 24588c2ecf20Sopenharmony_ci .m_val_shift = 16, 24598c2ecf20Sopenharmony_ci .width = 8, 24608c2ecf20Sopenharmony_ci }, 24618c2ecf20Sopenharmony_ci .s[0] = { 24628c2ecf20Sopenharmony_ci .src_sel_shift = 0, 24638c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 24648c2ecf20Sopenharmony_ci }, 24658c2ecf20Sopenharmony_ci .s[1] = { 24668c2ecf20Sopenharmony_ci .src_sel_shift = 0, 24678c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 24688c2ecf20Sopenharmony_ci }, 24698c2ecf20Sopenharmony_ci .p[0] = { 24708c2ecf20Sopenharmony_ci .pre_div_shift = 3, 24718c2ecf20Sopenharmony_ci .pre_div_width = 2, 24728c2ecf20Sopenharmony_ci }, 24738c2ecf20Sopenharmony_ci .p[1] = { 24748c2ecf20Sopenharmony_ci .pre_div_shift = 3, 24758c2ecf20Sopenharmony_ci .pre_div_width = 2, 24768c2ecf20Sopenharmony_ci }, 24778c2ecf20Sopenharmony_ci .mux_sel_bit = 0, 24788c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gmac, 24798c2ecf20Sopenharmony_ci .clkr = { 24808c2ecf20Sopenharmony_ci .enable_reg = 0x3ce0, 24818c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 24828c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24838c2ecf20Sopenharmony_ci .name = "gmac_core3_src", 24848c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 24858c2ecf20Sopenharmony_ci .num_parents = 5, 24868c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 24878c2ecf20Sopenharmony_ci }, 24888c2ecf20Sopenharmony_ci }, 24898c2ecf20Sopenharmony_ci}; 24908c2ecf20Sopenharmony_ci 24918c2ecf20Sopenharmony_cistatic struct clk_branch gmac_core3_clk = { 24928c2ecf20Sopenharmony_ci .halt_reg = 0x3c20, 24938c2ecf20Sopenharmony_ci .halt_bit = 6, 24948c2ecf20Sopenharmony_ci .hwcg_reg = 0x3cf4, 24958c2ecf20Sopenharmony_ci .hwcg_bit = 6, 24968c2ecf20Sopenharmony_ci .clkr = { 24978c2ecf20Sopenharmony_ci .enable_reg = 0x3cf4, 24988c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 24998c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25008c2ecf20Sopenharmony_ci .name = "gmac_core3_clk", 25018c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 25028c2ecf20Sopenharmony_ci "gmac_core3_src", 25038c2ecf20Sopenharmony_ci }, 25048c2ecf20Sopenharmony_ci .num_parents = 1, 25058c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25068c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25078c2ecf20Sopenharmony_ci }, 25088c2ecf20Sopenharmony_ci }, 25098c2ecf20Sopenharmony_ci}; 25108c2ecf20Sopenharmony_ci 25118c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg gmac_core4_src = { 25128c2ecf20Sopenharmony_ci .ns_reg[0] = 0x3d0c, 25138c2ecf20Sopenharmony_ci .ns_reg[1] = 0x3d10, 25148c2ecf20Sopenharmony_ci .md_reg[0] = 0x3d04, 25158c2ecf20Sopenharmony_ci .md_reg[1] = 0x3d08, 25168c2ecf20Sopenharmony_ci .bank_reg = 0x3d00, 25178c2ecf20Sopenharmony_ci .mn[0] = { 25188c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 25198c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 25208c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 25218c2ecf20Sopenharmony_ci .n_val_shift = 16, 25228c2ecf20Sopenharmony_ci .m_val_shift = 16, 25238c2ecf20Sopenharmony_ci .width = 8, 25248c2ecf20Sopenharmony_ci }, 25258c2ecf20Sopenharmony_ci .mn[1] = { 25268c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 25278c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 25288c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 25298c2ecf20Sopenharmony_ci .n_val_shift = 16, 25308c2ecf20Sopenharmony_ci .m_val_shift = 16, 25318c2ecf20Sopenharmony_ci .width = 8, 25328c2ecf20Sopenharmony_ci }, 25338c2ecf20Sopenharmony_ci .s[0] = { 25348c2ecf20Sopenharmony_ci .src_sel_shift = 0, 25358c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 25368c2ecf20Sopenharmony_ci }, 25378c2ecf20Sopenharmony_ci .s[1] = { 25388c2ecf20Sopenharmony_ci .src_sel_shift = 0, 25398c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 25408c2ecf20Sopenharmony_ci }, 25418c2ecf20Sopenharmony_ci .p[0] = { 25428c2ecf20Sopenharmony_ci .pre_div_shift = 3, 25438c2ecf20Sopenharmony_ci .pre_div_width = 2, 25448c2ecf20Sopenharmony_ci }, 25458c2ecf20Sopenharmony_ci .p[1] = { 25468c2ecf20Sopenharmony_ci .pre_div_shift = 3, 25478c2ecf20Sopenharmony_ci .pre_div_width = 2, 25488c2ecf20Sopenharmony_ci }, 25498c2ecf20Sopenharmony_ci .mux_sel_bit = 0, 25508c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_gmac, 25518c2ecf20Sopenharmony_ci .clkr = { 25528c2ecf20Sopenharmony_ci .enable_reg = 0x3d00, 25538c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 25548c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25558c2ecf20Sopenharmony_ci .name = "gmac_core4_src", 25568c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 25578c2ecf20Sopenharmony_ci .num_parents = 5, 25588c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 25598c2ecf20Sopenharmony_ci }, 25608c2ecf20Sopenharmony_ci }, 25618c2ecf20Sopenharmony_ci}; 25628c2ecf20Sopenharmony_ci 25638c2ecf20Sopenharmony_cistatic struct clk_branch gmac_core4_clk = { 25648c2ecf20Sopenharmony_ci .halt_reg = 0x3c20, 25658c2ecf20Sopenharmony_ci .halt_bit = 7, 25668c2ecf20Sopenharmony_ci .hwcg_reg = 0x3d14, 25678c2ecf20Sopenharmony_ci .hwcg_bit = 6, 25688c2ecf20Sopenharmony_ci .clkr = { 25698c2ecf20Sopenharmony_ci .enable_reg = 0x3d14, 25708c2ecf20Sopenharmony_ci .enable_mask = BIT(4), 25718c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25728c2ecf20Sopenharmony_ci .name = "gmac_core4_clk", 25738c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 25748c2ecf20Sopenharmony_ci "gmac_core4_src", 25758c2ecf20Sopenharmony_ci }, 25768c2ecf20Sopenharmony_ci .num_parents = 1, 25778c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 25788c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25798c2ecf20Sopenharmony_ci }, 25808c2ecf20Sopenharmony_ci }, 25818c2ecf20Sopenharmony_ci}; 25828c2ecf20Sopenharmony_ci 25838c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_nss_tcm[] = { 25848c2ecf20Sopenharmony_ci { 266000000, P_PLL0, 3, 0, 0 }, 25858c2ecf20Sopenharmony_ci { 400000000, P_PLL0, 2, 0, 0 }, 25868c2ecf20Sopenharmony_ci { } 25878c2ecf20Sopenharmony_ci}; 25888c2ecf20Sopenharmony_ci 25898c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg nss_tcm_src = { 25908c2ecf20Sopenharmony_ci .ns_reg[0] = 0x3dc4, 25918c2ecf20Sopenharmony_ci .ns_reg[1] = 0x3dc8, 25928c2ecf20Sopenharmony_ci .bank_reg = 0x3dc0, 25938c2ecf20Sopenharmony_ci .s[0] = { 25948c2ecf20Sopenharmony_ci .src_sel_shift = 0, 25958c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 25968c2ecf20Sopenharmony_ci }, 25978c2ecf20Sopenharmony_ci .s[1] = { 25988c2ecf20Sopenharmony_ci .src_sel_shift = 0, 25998c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 26008c2ecf20Sopenharmony_ci }, 26018c2ecf20Sopenharmony_ci .p[0] = { 26028c2ecf20Sopenharmony_ci .pre_div_shift = 3, 26038c2ecf20Sopenharmony_ci .pre_div_width = 4, 26048c2ecf20Sopenharmony_ci }, 26058c2ecf20Sopenharmony_ci .p[1] = { 26068c2ecf20Sopenharmony_ci .pre_div_shift = 3, 26078c2ecf20Sopenharmony_ci .pre_div_width = 4, 26088c2ecf20Sopenharmony_ci }, 26098c2ecf20Sopenharmony_ci .mux_sel_bit = 0, 26108c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_nss_tcm, 26118c2ecf20Sopenharmony_ci .clkr = { 26128c2ecf20Sopenharmony_ci .enable_reg = 0x3dc0, 26138c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 26148c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26158c2ecf20Sopenharmony_ci .name = "nss_tcm_src", 26168c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 26178c2ecf20Sopenharmony_ci .num_parents = 5, 26188c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 26198c2ecf20Sopenharmony_ci }, 26208c2ecf20Sopenharmony_ci }, 26218c2ecf20Sopenharmony_ci}; 26228c2ecf20Sopenharmony_ci 26238c2ecf20Sopenharmony_cistatic struct clk_branch nss_tcm_clk = { 26248c2ecf20Sopenharmony_ci .halt_reg = 0x3c20, 26258c2ecf20Sopenharmony_ci .halt_bit = 14, 26268c2ecf20Sopenharmony_ci .clkr = { 26278c2ecf20Sopenharmony_ci .enable_reg = 0x3dd0, 26288c2ecf20Sopenharmony_ci .enable_mask = BIT(6) | BIT(4), 26298c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26308c2ecf20Sopenharmony_ci .name = "nss_tcm_clk", 26318c2ecf20Sopenharmony_ci .parent_names = (const char *[]){ 26328c2ecf20Sopenharmony_ci "nss_tcm_src", 26338c2ecf20Sopenharmony_ci }, 26348c2ecf20Sopenharmony_ci .num_parents = 1, 26358c2ecf20Sopenharmony_ci .ops = &clk_branch_ops, 26368c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 26378c2ecf20Sopenharmony_ci }, 26388c2ecf20Sopenharmony_ci }, 26398c2ecf20Sopenharmony_ci}; 26408c2ecf20Sopenharmony_ci 26418c2ecf20Sopenharmony_cistatic const struct freq_tbl clk_tbl_nss[] = { 26428c2ecf20Sopenharmony_ci { 110000000, P_PLL18, 1, 1, 5 }, 26438c2ecf20Sopenharmony_ci { 275000000, P_PLL18, 2, 0, 0 }, 26448c2ecf20Sopenharmony_ci { 550000000, P_PLL18, 1, 0, 0 }, 26458c2ecf20Sopenharmony_ci { 733000000, P_PLL18, 1, 0, 0 }, 26468c2ecf20Sopenharmony_ci { } 26478c2ecf20Sopenharmony_ci}; 26488c2ecf20Sopenharmony_ci 26498c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg ubi32_core1_src_clk = { 26508c2ecf20Sopenharmony_ci .ns_reg[0] = 0x3d2c, 26518c2ecf20Sopenharmony_ci .ns_reg[1] = 0x3d30, 26528c2ecf20Sopenharmony_ci .md_reg[0] = 0x3d24, 26538c2ecf20Sopenharmony_ci .md_reg[1] = 0x3d28, 26548c2ecf20Sopenharmony_ci .bank_reg = 0x3d20, 26558c2ecf20Sopenharmony_ci .mn[0] = { 26568c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 26578c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 26588c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 26598c2ecf20Sopenharmony_ci .n_val_shift = 16, 26608c2ecf20Sopenharmony_ci .m_val_shift = 16, 26618c2ecf20Sopenharmony_ci .width = 8, 26628c2ecf20Sopenharmony_ci }, 26638c2ecf20Sopenharmony_ci .mn[1] = { 26648c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 26658c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 26668c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 26678c2ecf20Sopenharmony_ci .n_val_shift = 16, 26688c2ecf20Sopenharmony_ci .m_val_shift = 16, 26698c2ecf20Sopenharmony_ci .width = 8, 26708c2ecf20Sopenharmony_ci }, 26718c2ecf20Sopenharmony_ci .s[0] = { 26728c2ecf20Sopenharmony_ci .src_sel_shift = 0, 26738c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 26748c2ecf20Sopenharmony_ci }, 26758c2ecf20Sopenharmony_ci .s[1] = { 26768c2ecf20Sopenharmony_ci .src_sel_shift = 0, 26778c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 26788c2ecf20Sopenharmony_ci }, 26798c2ecf20Sopenharmony_ci .p[0] = { 26808c2ecf20Sopenharmony_ci .pre_div_shift = 3, 26818c2ecf20Sopenharmony_ci .pre_div_width = 2, 26828c2ecf20Sopenharmony_ci }, 26838c2ecf20Sopenharmony_ci .p[1] = { 26848c2ecf20Sopenharmony_ci .pre_div_shift = 3, 26858c2ecf20Sopenharmony_ci .pre_div_width = 2, 26868c2ecf20Sopenharmony_ci }, 26878c2ecf20Sopenharmony_ci .mux_sel_bit = 0, 26888c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_nss, 26898c2ecf20Sopenharmony_ci .clkr = { 26908c2ecf20Sopenharmony_ci .enable_reg = 0x3d20, 26918c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 26928c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26938c2ecf20Sopenharmony_ci .name = "ubi32_core1_src_clk", 26948c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 26958c2ecf20Sopenharmony_ci .num_parents = 5, 26968c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 26978c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, 26988c2ecf20Sopenharmony_ci }, 26998c2ecf20Sopenharmony_ci }, 27008c2ecf20Sopenharmony_ci}; 27018c2ecf20Sopenharmony_ci 27028c2ecf20Sopenharmony_cistatic struct clk_dyn_rcg ubi32_core2_src_clk = { 27038c2ecf20Sopenharmony_ci .ns_reg[0] = 0x3d4c, 27048c2ecf20Sopenharmony_ci .ns_reg[1] = 0x3d50, 27058c2ecf20Sopenharmony_ci .md_reg[0] = 0x3d44, 27068c2ecf20Sopenharmony_ci .md_reg[1] = 0x3d48, 27078c2ecf20Sopenharmony_ci .bank_reg = 0x3d40, 27088c2ecf20Sopenharmony_ci .mn[0] = { 27098c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 27108c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 27118c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 27128c2ecf20Sopenharmony_ci .n_val_shift = 16, 27138c2ecf20Sopenharmony_ci .m_val_shift = 16, 27148c2ecf20Sopenharmony_ci .width = 8, 27158c2ecf20Sopenharmony_ci }, 27168c2ecf20Sopenharmony_ci .mn[1] = { 27178c2ecf20Sopenharmony_ci .mnctr_en_bit = 8, 27188c2ecf20Sopenharmony_ci .mnctr_reset_bit = 7, 27198c2ecf20Sopenharmony_ci .mnctr_mode_shift = 5, 27208c2ecf20Sopenharmony_ci .n_val_shift = 16, 27218c2ecf20Sopenharmony_ci .m_val_shift = 16, 27228c2ecf20Sopenharmony_ci .width = 8, 27238c2ecf20Sopenharmony_ci }, 27248c2ecf20Sopenharmony_ci .s[0] = { 27258c2ecf20Sopenharmony_ci .src_sel_shift = 0, 27268c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 27278c2ecf20Sopenharmony_ci }, 27288c2ecf20Sopenharmony_ci .s[1] = { 27298c2ecf20Sopenharmony_ci .src_sel_shift = 0, 27308c2ecf20Sopenharmony_ci .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 27318c2ecf20Sopenharmony_ci }, 27328c2ecf20Sopenharmony_ci .p[0] = { 27338c2ecf20Sopenharmony_ci .pre_div_shift = 3, 27348c2ecf20Sopenharmony_ci .pre_div_width = 2, 27358c2ecf20Sopenharmony_ci }, 27368c2ecf20Sopenharmony_ci .p[1] = { 27378c2ecf20Sopenharmony_ci .pre_div_shift = 3, 27388c2ecf20Sopenharmony_ci .pre_div_width = 2, 27398c2ecf20Sopenharmony_ci }, 27408c2ecf20Sopenharmony_ci .mux_sel_bit = 0, 27418c2ecf20Sopenharmony_ci .freq_tbl = clk_tbl_nss, 27428c2ecf20Sopenharmony_ci .clkr = { 27438c2ecf20Sopenharmony_ci .enable_reg = 0x3d40, 27448c2ecf20Sopenharmony_ci .enable_mask = BIT(1), 27458c2ecf20Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27468c2ecf20Sopenharmony_ci .name = "ubi32_core2_src_clk", 27478c2ecf20Sopenharmony_ci .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 27488c2ecf20Sopenharmony_ci .num_parents = 5, 27498c2ecf20Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 27508c2ecf20Sopenharmony_ci .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, 27518c2ecf20Sopenharmony_ci }, 27528c2ecf20Sopenharmony_ci }, 27538c2ecf20Sopenharmony_ci}; 27548c2ecf20Sopenharmony_ci 27558c2ecf20Sopenharmony_cistatic struct clk_regmap *gcc_ipq806x_clks[] = { 27568c2ecf20Sopenharmony_ci [PLL0] = &pll0.clkr, 27578c2ecf20Sopenharmony_ci [PLL0_VOTE] = &pll0_vote, 27588c2ecf20Sopenharmony_ci [PLL3] = &pll3.clkr, 27598c2ecf20Sopenharmony_ci [PLL4_VOTE] = &pll4_vote, 27608c2ecf20Sopenharmony_ci [PLL8] = &pll8.clkr, 27618c2ecf20Sopenharmony_ci [PLL8_VOTE] = &pll8_vote, 27628c2ecf20Sopenharmony_ci [PLL14] = &pll14.clkr, 27638c2ecf20Sopenharmony_ci [PLL14_VOTE] = &pll14_vote, 27648c2ecf20Sopenharmony_ci [PLL18] = &pll18.clkr, 27658c2ecf20Sopenharmony_ci [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr, 27668c2ecf20Sopenharmony_ci [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr, 27678c2ecf20Sopenharmony_ci [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr, 27688c2ecf20Sopenharmony_ci [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr, 27698c2ecf20Sopenharmony_ci [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr, 27708c2ecf20Sopenharmony_ci [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr, 27718c2ecf20Sopenharmony_ci [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr, 27728c2ecf20Sopenharmony_ci [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr, 27738c2ecf20Sopenharmony_ci [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr, 27748c2ecf20Sopenharmony_ci [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr, 27758c2ecf20Sopenharmony_ci [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr, 27768c2ecf20Sopenharmony_ci [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr, 27778c2ecf20Sopenharmony_ci [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr, 27788c2ecf20Sopenharmony_ci [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr, 27798c2ecf20Sopenharmony_ci [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr, 27808c2ecf20Sopenharmony_ci [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr, 27818c2ecf20Sopenharmony_ci [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr, 27828c2ecf20Sopenharmony_ci [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr, 27838c2ecf20Sopenharmony_ci [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr, 27848c2ecf20Sopenharmony_ci [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr, 27858c2ecf20Sopenharmony_ci [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr, 27868c2ecf20Sopenharmony_ci [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr, 27878c2ecf20Sopenharmony_ci [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr, 27888c2ecf20Sopenharmony_ci [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr, 27898c2ecf20Sopenharmony_ci [GP0_SRC] = &gp0_src.clkr, 27908c2ecf20Sopenharmony_ci [GP0_CLK] = &gp0_clk.clkr, 27918c2ecf20Sopenharmony_ci [GP1_SRC] = &gp1_src.clkr, 27928c2ecf20Sopenharmony_ci [GP1_CLK] = &gp1_clk.clkr, 27938c2ecf20Sopenharmony_ci [GP2_SRC] = &gp2_src.clkr, 27948c2ecf20Sopenharmony_ci [GP2_CLK] = &gp2_clk.clkr, 27958c2ecf20Sopenharmony_ci [PMEM_A_CLK] = &pmem_clk.clkr, 27968c2ecf20Sopenharmony_ci [PRNG_SRC] = &prng_src.clkr, 27978c2ecf20Sopenharmony_ci [PRNG_CLK] = &prng_clk.clkr, 27988c2ecf20Sopenharmony_ci [SDC1_SRC] = &sdc1_src.clkr, 27998c2ecf20Sopenharmony_ci [SDC1_CLK] = &sdc1_clk.clkr, 28008c2ecf20Sopenharmony_ci [SDC3_SRC] = &sdc3_src.clkr, 28018c2ecf20Sopenharmony_ci [SDC3_CLK] = &sdc3_clk.clkr, 28028c2ecf20Sopenharmony_ci [TSIF_REF_SRC] = &tsif_ref_src.clkr, 28038c2ecf20Sopenharmony_ci [TSIF_REF_CLK] = &tsif_ref_clk.clkr, 28048c2ecf20Sopenharmony_ci [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr, 28058c2ecf20Sopenharmony_ci [GSBI1_H_CLK] = &gsbi1_h_clk.clkr, 28068c2ecf20Sopenharmony_ci [GSBI2_H_CLK] = &gsbi2_h_clk.clkr, 28078c2ecf20Sopenharmony_ci [GSBI4_H_CLK] = &gsbi4_h_clk.clkr, 28088c2ecf20Sopenharmony_ci [GSBI5_H_CLK] = &gsbi5_h_clk.clkr, 28098c2ecf20Sopenharmony_ci [GSBI6_H_CLK] = &gsbi6_h_clk.clkr, 28108c2ecf20Sopenharmony_ci [GSBI7_H_CLK] = &gsbi7_h_clk.clkr, 28118c2ecf20Sopenharmony_ci [TSIF_H_CLK] = &tsif_h_clk.clkr, 28128c2ecf20Sopenharmony_ci [SDC1_H_CLK] = &sdc1_h_clk.clkr, 28138c2ecf20Sopenharmony_ci [SDC3_H_CLK] = &sdc3_h_clk.clkr, 28148c2ecf20Sopenharmony_ci [ADM0_CLK] = &adm0_clk.clkr, 28158c2ecf20Sopenharmony_ci [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr, 28168c2ecf20Sopenharmony_ci [PCIE_A_CLK] = &pcie_a_clk.clkr, 28178c2ecf20Sopenharmony_ci [PCIE_AUX_CLK] = &pcie_aux_clk.clkr, 28188c2ecf20Sopenharmony_ci [PCIE_H_CLK] = &pcie_h_clk.clkr, 28198c2ecf20Sopenharmony_ci [PCIE_PHY_CLK] = &pcie_phy_clk.clkr, 28208c2ecf20Sopenharmony_ci [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr, 28218c2ecf20Sopenharmony_ci [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr, 28228c2ecf20Sopenharmony_ci [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr, 28238c2ecf20Sopenharmony_ci [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr, 28248c2ecf20Sopenharmony_ci [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr, 28258c2ecf20Sopenharmony_ci [SATA_H_CLK] = &sata_h_clk.clkr, 28268c2ecf20Sopenharmony_ci [SATA_CLK_SRC] = &sata_ref_src.clkr, 28278c2ecf20Sopenharmony_ci [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr, 28288c2ecf20Sopenharmony_ci [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr, 28298c2ecf20Sopenharmony_ci [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr, 28308c2ecf20Sopenharmony_ci [SATA_A_CLK] = &sata_a_clk.clkr, 28318c2ecf20Sopenharmony_ci [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr, 28328c2ecf20Sopenharmony_ci [PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr, 28338c2ecf20Sopenharmony_ci [PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr, 28348c2ecf20Sopenharmony_ci [PCIE_1_A_CLK] = &pcie1_a_clk.clkr, 28358c2ecf20Sopenharmony_ci [PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr, 28368c2ecf20Sopenharmony_ci [PCIE_1_H_CLK] = &pcie1_h_clk.clkr, 28378c2ecf20Sopenharmony_ci [PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr, 28388c2ecf20Sopenharmony_ci [PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr, 28398c2ecf20Sopenharmony_ci [PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr, 28408c2ecf20Sopenharmony_ci [PCIE_2_A_CLK] = &pcie2_a_clk.clkr, 28418c2ecf20Sopenharmony_ci [PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr, 28428c2ecf20Sopenharmony_ci [PCIE_2_H_CLK] = &pcie2_h_clk.clkr, 28438c2ecf20Sopenharmony_ci [PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr, 28448c2ecf20Sopenharmony_ci [PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr, 28458c2ecf20Sopenharmony_ci [PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr, 28468c2ecf20Sopenharmony_ci [USB30_MASTER_SRC] = &usb30_master_clk_src.clkr, 28478c2ecf20Sopenharmony_ci [USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr, 28488c2ecf20Sopenharmony_ci [USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr, 28498c2ecf20Sopenharmony_ci [USB30_UTMI_SRC] = &usb30_utmi_clk.clkr, 28508c2ecf20Sopenharmony_ci [USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr, 28518c2ecf20Sopenharmony_ci [USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr, 28528c2ecf20Sopenharmony_ci [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr, 28538c2ecf20Sopenharmony_ci [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr, 28548c2ecf20Sopenharmony_ci [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr, 28558c2ecf20Sopenharmony_ci [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr, 28568c2ecf20Sopenharmony_ci [USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr, 28578c2ecf20Sopenharmony_ci [USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr, 28588c2ecf20Sopenharmony_ci [USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr, 28598c2ecf20Sopenharmony_ci [EBI2_CLK] = &ebi2_clk.clkr, 28608c2ecf20Sopenharmony_ci [EBI2_AON_CLK] = &ebi2_aon_clk.clkr, 28618c2ecf20Sopenharmony_ci [GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr, 28628c2ecf20Sopenharmony_ci [GMAC_CORE1_CLK] = &gmac_core1_clk.clkr, 28638c2ecf20Sopenharmony_ci [GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr, 28648c2ecf20Sopenharmony_ci [GMAC_CORE2_CLK] = &gmac_core2_clk.clkr, 28658c2ecf20Sopenharmony_ci [GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr, 28668c2ecf20Sopenharmony_ci [GMAC_CORE3_CLK] = &gmac_core3_clk.clkr, 28678c2ecf20Sopenharmony_ci [GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr, 28688c2ecf20Sopenharmony_ci [GMAC_CORE4_CLK] = &gmac_core4_clk.clkr, 28698c2ecf20Sopenharmony_ci [UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr, 28708c2ecf20Sopenharmony_ci [UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr, 28718c2ecf20Sopenharmony_ci [NSSTCM_CLK_SRC] = &nss_tcm_src.clkr, 28728c2ecf20Sopenharmony_ci [NSSTCM_CLK] = &nss_tcm_clk.clkr, 28738c2ecf20Sopenharmony_ci [PLL9] = &hfpll0.clkr, 28748c2ecf20Sopenharmony_ci [PLL10] = &hfpll1.clkr, 28758c2ecf20Sopenharmony_ci [PLL12] = &hfpll_l2.clkr, 28768c2ecf20Sopenharmony_ci}; 28778c2ecf20Sopenharmony_ci 28788c2ecf20Sopenharmony_cistatic const struct qcom_reset_map gcc_ipq806x_resets[] = { 28798c2ecf20Sopenharmony_ci [QDSS_STM_RESET] = { 0x2060, 6 }, 28808c2ecf20Sopenharmony_ci [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 }, 28818c2ecf20Sopenharmony_ci [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 }, 28828c2ecf20Sopenharmony_ci [AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 }, 28838c2ecf20Sopenharmony_ci [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 }, 28848c2ecf20Sopenharmony_ci [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 }, 28858c2ecf20Sopenharmony_ci [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 }, 28868c2ecf20Sopenharmony_ci [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 }, 28878c2ecf20Sopenharmony_ci [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 }, 28888c2ecf20Sopenharmony_ci [ADM0_C2_RESET] = { 0x220c, 4 }, 28898c2ecf20Sopenharmony_ci [ADM0_C1_RESET] = { 0x220c, 3 }, 28908c2ecf20Sopenharmony_ci [ADM0_C0_RESET] = { 0x220c, 2 }, 28918c2ecf20Sopenharmony_ci [ADM0_PBUS_RESET] = { 0x220c, 1 }, 28928c2ecf20Sopenharmony_ci [ADM0_RESET] = { 0x220c, 0 }, 28938c2ecf20Sopenharmony_ci [QDSS_CLKS_SW_RESET] = { 0x2260, 5 }, 28948c2ecf20Sopenharmony_ci [QDSS_POR_RESET] = { 0x2260, 4 }, 28958c2ecf20Sopenharmony_ci [QDSS_TSCTR_RESET] = { 0x2260, 3 }, 28968c2ecf20Sopenharmony_ci [QDSS_HRESET_RESET] = { 0x2260, 2 }, 28978c2ecf20Sopenharmony_ci [QDSS_AXI_RESET] = { 0x2260, 1 }, 28988c2ecf20Sopenharmony_ci [QDSS_DBG_RESET] = { 0x2260, 0 }, 28998c2ecf20Sopenharmony_ci [SFAB_PCIE_M_RESET] = { 0x22d8, 1 }, 29008c2ecf20Sopenharmony_ci [SFAB_PCIE_S_RESET] = { 0x22d8, 0 }, 29018c2ecf20Sopenharmony_ci [PCIE_EXT_RESET] = { 0x22dc, 6 }, 29028c2ecf20Sopenharmony_ci [PCIE_PHY_RESET] = { 0x22dc, 5 }, 29038c2ecf20Sopenharmony_ci [PCIE_PCI_RESET] = { 0x22dc, 4 }, 29048c2ecf20Sopenharmony_ci [PCIE_POR_RESET] = { 0x22dc, 3 }, 29058c2ecf20Sopenharmony_ci [PCIE_HCLK_RESET] = { 0x22dc, 2 }, 29068c2ecf20Sopenharmony_ci [PCIE_ACLK_RESET] = { 0x22dc, 0 }, 29078c2ecf20Sopenharmony_ci [SFAB_LPASS_RESET] = { 0x23a0, 7 }, 29088c2ecf20Sopenharmony_ci [SFAB_AFAB_M_RESET] = { 0x23e0, 7 }, 29098c2ecf20Sopenharmony_ci [AFAB_SFAB_M0_RESET] = { 0x2420, 7 }, 29108c2ecf20Sopenharmony_ci [AFAB_SFAB_M1_RESET] = { 0x2424, 7 }, 29118c2ecf20Sopenharmony_ci [SFAB_SATA_S_RESET] = { 0x2480, 7 }, 29128c2ecf20Sopenharmony_ci [SFAB_DFAB_M_RESET] = { 0x2500, 7 }, 29138c2ecf20Sopenharmony_ci [DFAB_SFAB_M_RESET] = { 0x2520, 7 }, 29148c2ecf20Sopenharmony_ci [DFAB_SWAY0_RESET] = { 0x2540, 7 }, 29158c2ecf20Sopenharmony_ci [DFAB_SWAY1_RESET] = { 0x2544, 7 }, 29168c2ecf20Sopenharmony_ci [DFAB_ARB0_RESET] = { 0x2560, 7 }, 29178c2ecf20Sopenharmony_ci [DFAB_ARB1_RESET] = { 0x2564, 7 }, 29188c2ecf20Sopenharmony_ci [PPSS_PROC_RESET] = { 0x2594, 1 }, 29198c2ecf20Sopenharmony_ci [PPSS_RESET] = { 0x2594, 0 }, 29208c2ecf20Sopenharmony_ci [DMA_BAM_RESET] = { 0x25c0, 7 }, 29218c2ecf20Sopenharmony_ci [SPS_TIC_H_RESET] = { 0x2600, 7 }, 29228c2ecf20Sopenharmony_ci [SFAB_CFPB_M_RESET] = { 0x2680, 7 }, 29238c2ecf20Sopenharmony_ci [SFAB_CFPB_S_RESET] = { 0x26c0, 7 }, 29248c2ecf20Sopenharmony_ci [TSIF_H_RESET] = { 0x2700, 7 }, 29258c2ecf20Sopenharmony_ci [CE1_H_RESET] = { 0x2720, 7 }, 29268c2ecf20Sopenharmony_ci [CE1_CORE_RESET] = { 0x2724, 7 }, 29278c2ecf20Sopenharmony_ci [CE1_SLEEP_RESET] = { 0x2728, 7 }, 29288c2ecf20Sopenharmony_ci [CE2_H_RESET] = { 0x2740, 7 }, 29298c2ecf20Sopenharmony_ci [CE2_CORE_RESET] = { 0x2744, 7 }, 29308c2ecf20Sopenharmony_ci [SFAB_SFPB_M_RESET] = { 0x2780, 7 }, 29318c2ecf20Sopenharmony_ci [SFAB_SFPB_S_RESET] = { 0x27a0, 7 }, 29328c2ecf20Sopenharmony_ci [RPM_PROC_RESET] = { 0x27c0, 7 }, 29338c2ecf20Sopenharmony_ci [PMIC_SSBI2_RESET] = { 0x280c, 12 }, 29348c2ecf20Sopenharmony_ci [SDC1_RESET] = { 0x2830, 0 }, 29358c2ecf20Sopenharmony_ci [SDC2_RESET] = { 0x2850, 0 }, 29368c2ecf20Sopenharmony_ci [SDC3_RESET] = { 0x2870, 0 }, 29378c2ecf20Sopenharmony_ci [SDC4_RESET] = { 0x2890, 0 }, 29388c2ecf20Sopenharmony_ci [USB_HS1_RESET] = { 0x2910, 0 }, 29398c2ecf20Sopenharmony_ci [USB_HSIC_RESET] = { 0x2934, 0 }, 29408c2ecf20Sopenharmony_ci [USB_FS1_XCVR_RESET] = { 0x2974, 1 }, 29418c2ecf20Sopenharmony_ci [USB_FS1_RESET] = { 0x2974, 0 }, 29428c2ecf20Sopenharmony_ci [GSBI1_RESET] = { 0x29dc, 0 }, 29438c2ecf20Sopenharmony_ci [GSBI2_RESET] = { 0x29fc, 0 }, 29448c2ecf20Sopenharmony_ci [GSBI3_RESET] = { 0x2a1c, 0 }, 29458c2ecf20Sopenharmony_ci [GSBI4_RESET] = { 0x2a3c, 0 }, 29468c2ecf20Sopenharmony_ci [GSBI5_RESET] = { 0x2a5c, 0 }, 29478c2ecf20Sopenharmony_ci [GSBI6_RESET] = { 0x2a7c, 0 }, 29488c2ecf20Sopenharmony_ci [GSBI7_RESET] = { 0x2a9c, 0 }, 29498c2ecf20Sopenharmony_ci [SPDM_RESET] = { 0x2b6c, 0 }, 29508c2ecf20Sopenharmony_ci [SEC_CTRL_RESET] = { 0x2b80, 7 }, 29518c2ecf20Sopenharmony_ci [TLMM_H_RESET] = { 0x2ba0, 7 }, 29528c2ecf20Sopenharmony_ci [SFAB_SATA_M_RESET] = { 0x2c18, 0 }, 29538c2ecf20Sopenharmony_ci [SATA_RESET] = { 0x2c1c, 0 }, 29548c2ecf20Sopenharmony_ci [TSSC_RESET] = { 0x2ca0, 7 }, 29558c2ecf20Sopenharmony_ci [PDM_RESET] = { 0x2cc0, 12 }, 29568c2ecf20Sopenharmony_ci [MPM_H_RESET] = { 0x2da0, 7 }, 29578c2ecf20Sopenharmony_ci [MPM_RESET] = { 0x2da4, 0 }, 29588c2ecf20Sopenharmony_ci [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 }, 29598c2ecf20Sopenharmony_ci [PRNG_RESET] = { 0x2e80, 12 }, 29608c2ecf20Sopenharmony_ci [SFAB_CE3_M_RESET] = { 0x36c8, 1 }, 29618c2ecf20Sopenharmony_ci [SFAB_CE3_S_RESET] = { 0x36c8, 0 }, 29628c2ecf20Sopenharmony_ci [CE3_SLEEP_RESET] = { 0x36d0, 7 }, 29638c2ecf20Sopenharmony_ci [PCIE_1_M_RESET] = { 0x3a98, 1 }, 29648c2ecf20Sopenharmony_ci [PCIE_1_S_RESET] = { 0x3a98, 0 }, 29658c2ecf20Sopenharmony_ci [PCIE_1_EXT_RESET] = { 0x3a9c, 6 }, 29668c2ecf20Sopenharmony_ci [PCIE_1_PHY_RESET] = { 0x3a9c, 5 }, 29678c2ecf20Sopenharmony_ci [PCIE_1_PCI_RESET] = { 0x3a9c, 4 }, 29688c2ecf20Sopenharmony_ci [PCIE_1_POR_RESET] = { 0x3a9c, 3 }, 29698c2ecf20Sopenharmony_ci [PCIE_1_HCLK_RESET] = { 0x3a9c, 2 }, 29708c2ecf20Sopenharmony_ci [PCIE_1_ACLK_RESET] = { 0x3a9c, 0 }, 29718c2ecf20Sopenharmony_ci [PCIE_2_M_RESET] = { 0x3ad8, 1 }, 29728c2ecf20Sopenharmony_ci [PCIE_2_S_RESET] = { 0x3ad8, 0 }, 29738c2ecf20Sopenharmony_ci [PCIE_2_EXT_RESET] = { 0x3adc, 6 }, 29748c2ecf20Sopenharmony_ci [PCIE_2_PHY_RESET] = { 0x3adc, 5 }, 29758c2ecf20Sopenharmony_ci [PCIE_2_PCI_RESET] = { 0x3adc, 4 }, 29768c2ecf20Sopenharmony_ci [PCIE_2_POR_RESET] = { 0x3adc, 3 }, 29778c2ecf20Sopenharmony_ci [PCIE_2_HCLK_RESET] = { 0x3adc, 2 }, 29788c2ecf20Sopenharmony_ci [PCIE_2_ACLK_RESET] = { 0x3adc, 0 }, 29798c2ecf20Sopenharmony_ci [SFAB_USB30_S_RESET] = { 0x3b54, 1 }, 29808c2ecf20Sopenharmony_ci [SFAB_USB30_M_RESET] = { 0x3b54, 0 }, 29818c2ecf20Sopenharmony_ci [USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 }, 29828c2ecf20Sopenharmony_ci [USB30_0_MASTER_RESET] = { 0x3b50, 4 }, 29838c2ecf20Sopenharmony_ci [USB30_0_SLEEP_RESET] = { 0x3b50, 3 }, 29848c2ecf20Sopenharmony_ci [USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 }, 29858c2ecf20Sopenharmony_ci [USB30_0_POWERON_RESET] = { 0x3b50, 1 }, 29868c2ecf20Sopenharmony_ci [USB30_0_PHY_RESET] = { 0x3b50, 0 }, 29878c2ecf20Sopenharmony_ci [USB30_1_MASTER_RESET] = { 0x3b58, 4 }, 29888c2ecf20Sopenharmony_ci [USB30_1_SLEEP_RESET] = { 0x3b58, 3 }, 29898c2ecf20Sopenharmony_ci [USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 }, 29908c2ecf20Sopenharmony_ci [USB30_1_POWERON_RESET] = { 0x3b58, 1 }, 29918c2ecf20Sopenharmony_ci [USB30_1_PHY_RESET] = { 0x3b58, 0 }, 29928c2ecf20Sopenharmony_ci [NSSFB0_RESET] = { 0x3b60, 6 }, 29938c2ecf20Sopenharmony_ci [NSSFB1_RESET] = { 0x3b60, 7 }, 29948c2ecf20Sopenharmony_ci [UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3}, 29958c2ecf20Sopenharmony_ci [UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 }, 29968c2ecf20Sopenharmony_ci [UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 }, 29978c2ecf20Sopenharmony_ci [UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 }, 29988c2ecf20Sopenharmony_ci [UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 }, 29998c2ecf20Sopenharmony_ci [UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 }, 30008c2ecf20Sopenharmony_ci [UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 }, 30018c2ecf20Sopenharmony_ci [UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 }, 30028c2ecf20Sopenharmony_ci [GMAC_CORE1_RESET] = { 0x3cbc, 0 }, 30038c2ecf20Sopenharmony_ci [GMAC_CORE2_RESET] = { 0x3cdc, 0 }, 30048c2ecf20Sopenharmony_ci [GMAC_CORE3_RESET] = { 0x3cfc, 0 }, 30058c2ecf20Sopenharmony_ci [GMAC_CORE4_RESET] = { 0x3d1c, 0 }, 30068c2ecf20Sopenharmony_ci [GMAC_AHB_RESET] = { 0x3e24, 0 }, 30078c2ecf20Sopenharmony_ci [NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 }, 30088c2ecf20Sopenharmony_ci [NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 }, 30098c2ecf20Sopenharmony_ci [NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 }, 30108c2ecf20Sopenharmony_ci [NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 }, 30118c2ecf20Sopenharmony_ci [NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 }, 30128c2ecf20Sopenharmony_ci [NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 }, 30138c2ecf20Sopenharmony_ci [NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 }, 30148c2ecf20Sopenharmony_ci [NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 }, 30158c2ecf20Sopenharmony_ci [NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 }, 30168c2ecf20Sopenharmony_ci [NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 }, 30178c2ecf20Sopenharmony_ci [NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 }, 30188c2ecf20Sopenharmony_ci [NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 }, 30198c2ecf20Sopenharmony_ci [NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 }, 30208c2ecf20Sopenharmony_ci [NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 }, 30218c2ecf20Sopenharmony_ci [NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 }, 30228c2ecf20Sopenharmony_ci [NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 }, 30238c2ecf20Sopenharmony_ci [NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 }, 30248c2ecf20Sopenharmony_ci [NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 }, 30258c2ecf20Sopenharmony_ci [NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 }, 30268c2ecf20Sopenharmony_ci [NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 }, 30278c2ecf20Sopenharmony_ci [NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 }, 30288c2ecf20Sopenharmony_ci [NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 }, 30298c2ecf20Sopenharmony_ci [NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 }, 30308c2ecf20Sopenharmony_ci [NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 }, 30318c2ecf20Sopenharmony_ci [NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 }, 30328c2ecf20Sopenharmony_ci [NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 }, 30338c2ecf20Sopenharmony_ci [NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 }, 30348c2ecf20Sopenharmony_ci [NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 }, 30358c2ecf20Sopenharmony_ci [NSS_SRDS_N_RESET] = { 0x3b60, 28 }, 30368c2ecf20Sopenharmony_ci}; 30378c2ecf20Sopenharmony_ci 30388c2ecf20Sopenharmony_cistatic const struct regmap_config gcc_ipq806x_regmap_config = { 30398c2ecf20Sopenharmony_ci .reg_bits = 32, 30408c2ecf20Sopenharmony_ci .reg_stride = 4, 30418c2ecf20Sopenharmony_ci .val_bits = 32, 30428c2ecf20Sopenharmony_ci .max_register = 0x3e40, 30438c2ecf20Sopenharmony_ci .fast_io = true, 30448c2ecf20Sopenharmony_ci}; 30458c2ecf20Sopenharmony_ci 30468c2ecf20Sopenharmony_cistatic const struct qcom_cc_desc gcc_ipq806x_desc = { 30478c2ecf20Sopenharmony_ci .config = &gcc_ipq806x_regmap_config, 30488c2ecf20Sopenharmony_ci .clks = gcc_ipq806x_clks, 30498c2ecf20Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_ipq806x_clks), 30508c2ecf20Sopenharmony_ci .resets = gcc_ipq806x_resets, 30518c2ecf20Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_ipq806x_resets), 30528c2ecf20Sopenharmony_ci}; 30538c2ecf20Sopenharmony_ci 30548c2ecf20Sopenharmony_cistatic const struct of_device_id gcc_ipq806x_match_table[] = { 30558c2ecf20Sopenharmony_ci { .compatible = "qcom,gcc-ipq8064" }, 30568c2ecf20Sopenharmony_ci { } 30578c2ecf20Sopenharmony_ci}; 30588c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table); 30598c2ecf20Sopenharmony_ci 30608c2ecf20Sopenharmony_cistatic int gcc_ipq806x_probe(struct platform_device *pdev) 30618c2ecf20Sopenharmony_ci{ 30628c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 30638c2ecf20Sopenharmony_ci struct regmap *regmap; 30648c2ecf20Sopenharmony_ci int ret; 30658c2ecf20Sopenharmony_ci 30668c2ecf20Sopenharmony_ci ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000); 30678c2ecf20Sopenharmony_ci if (ret) 30688c2ecf20Sopenharmony_ci return ret; 30698c2ecf20Sopenharmony_ci 30708c2ecf20Sopenharmony_ci ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000); 30718c2ecf20Sopenharmony_ci if (ret) 30728c2ecf20Sopenharmony_ci return ret; 30738c2ecf20Sopenharmony_ci 30748c2ecf20Sopenharmony_ci ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc); 30758c2ecf20Sopenharmony_ci if (ret) 30768c2ecf20Sopenharmony_ci return ret; 30778c2ecf20Sopenharmony_ci 30788c2ecf20Sopenharmony_ci regmap = dev_get_regmap(dev, NULL); 30798c2ecf20Sopenharmony_ci if (!regmap) 30808c2ecf20Sopenharmony_ci return -ENODEV; 30818c2ecf20Sopenharmony_ci 30828c2ecf20Sopenharmony_ci /* Setup PLL18 static bits */ 30838c2ecf20Sopenharmony_ci regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400); 30848c2ecf20Sopenharmony_ci regmap_write(regmap, 0x31b0, 0x3080); 30858c2ecf20Sopenharmony_ci 30868c2ecf20Sopenharmony_ci /* Set GMAC footswitch sleep/wakeup values */ 30878c2ecf20Sopenharmony_ci regmap_write(regmap, 0x3cb8, 8); 30888c2ecf20Sopenharmony_ci regmap_write(regmap, 0x3cd8, 8); 30898c2ecf20Sopenharmony_ci regmap_write(regmap, 0x3cf8, 8); 30908c2ecf20Sopenharmony_ci regmap_write(regmap, 0x3d18, 8); 30918c2ecf20Sopenharmony_ci 30928c2ecf20Sopenharmony_ci return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev); 30938c2ecf20Sopenharmony_ci} 30948c2ecf20Sopenharmony_ci 30958c2ecf20Sopenharmony_cistatic struct platform_driver gcc_ipq806x_driver = { 30968c2ecf20Sopenharmony_ci .probe = gcc_ipq806x_probe, 30978c2ecf20Sopenharmony_ci .driver = { 30988c2ecf20Sopenharmony_ci .name = "gcc-ipq806x", 30998c2ecf20Sopenharmony_ci .of_match_table = gcc_ipq806x_match_table, 31008c2ecf20Sopenharmony_ci }, 31018c2ecf20Sopenharmony_ci}; 31028c2ecf20Sopenharmony_ci 31038c2ecf20Sopenharmony_cistatic int __init gcc_ipq806x_init(void) 31048c2ecf20Sopenharmony_ci{ 31058c2ecf20Sopenharmony_ci return platform_driver_register(&gcc_ipq806x_driver); 31068c2ecf20Sopenharmony_ci} 31078c2ecf20Sopenharmony_cicore_initcall(gcc_ipq806x_init); 31088c2ecf20Sopenharmony_ci 31098c2ecf20Sopenharmony_cistatic void __exit gcc_ipq806x_exit(void) 31108c2ecf20Sopenharmony_ci{ 31118c2ecf20Sopenharmony_ci platform_driver_unregister(&gcc_ipq806x_driver); 31128c2ecf20Sopenharmony_ci} 31138c2ecf20Sopenharmony_cimodule_exit(gcc_ipq806x_exit); 31148c2ecf20Sopenharmony_ci 31158c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC IPQ806x Driver"); 31168c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 31178c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:gcc-ipq806x"); 3118