18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Marvell Dove PMU Core PLL divider driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Cleaned up by substantially rewriting, and converted to DT by 68c2ecf20Sopenharmony_ci * Russell King. Origin is not known. 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 98c2ecf20Sopenharmony_ci#include <linux/delay.h> 108c2ecf20Sopenharmony_ci#include <linux/io.h> 118c2ecf20Sopenharmony_ci#include <linux/kernel.h> 128c2ecf20Sopenharmony_ci#include <linux/of.h> 138c2ecf20Sopenharmony_ci#include <linux/of_address.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#include "dove-divider.h" 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_cistruct dove_clk { 188c2ecf20Sopenharmony_ci const char *name; 198c2ecf20Sopenharmony_ci struct clk_hw hw; 208c2ecf20Sopenharmony_ci void __iomem *base; 218c2ecf20Sopenharmony_ci spinlock_t *lock; 228c2ecf20Sopenharmony_ci u8 div_bit_start; 238c2ecf20Sopenharmony_ci u8 div_bit_end; 248c2ecf20Sopenharmony_ci u8 div_bit_load; 258c2ecf20Sopenharmony_ci u8 div_bit_size; 268c2ecf20Sopenharmony_ci u32 *divider_table; 278c2ecf20Sopenharmony_ci}; 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_cienum { 308c2ecf20Sopenharmony_ci DIV_CTRL0 = 0, 318c2ecf20Sopenharmony_ci DIV_CTRL1 = 4, 328c2ecf20Sopenharmony_ci DIV_CTRL1_N_RESET_MASK = BIT(10), 338c2ecf20Sopenharmony_ci}; 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci#define to_dove_clk(hw) container_of(hw, struct dove_clk, hw) 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_cistatic void dove_load_divider(void __iomem *base, u32 val, u32 mask, u32 load) 388c2ecf20Sopenharmony_ci{ 398c2ecf20Sopenharmony_ci u32 v; 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci v = readl_relaxed(base + DIV_CTRL1) | DIV_CTRL1_N_RESET_MASK; 428c2ecf20Sopenharmony_ci writel_relaxed(v, base + DIV_CTRL1); 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci v = (readl_relaxed(base + DIV_CTRL0) & ~(mask | load)) | val; 458c2ecf20Sopenharmony_ci writel_relaxed(v, base + DIV_CTRL0); 468c2ecf20Sopenharmony_ci writel_relaxed(v | load, base + DIV_CTRL0); 478c2ecf20Sopenharmony_ci ndelay(250); 488c2ecf20Sopenharmony_ci writel_relaxed(v, base + DIV_CTRL0); 498c2ecf20Sopenharmony_ci} 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_cistatic unsigned int dove_get_divider(struct dove_clk *dc) 528c2ecf20Sopenharmony_ci{ 538c2ecf20Sopenharmony_ci unsigned int divider; 548c2ecf20Sopenharmony_ci u32 val; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci val = readl_relaxed(dc->base + DIV_CTRL0); 578c2ecf20Sopenharmony_ci val >>= dc->div_bit_start; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci divider = val & ~(~0 << dc->div_bit_size); 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci if (dc->divider_table) 628c2ecf20Sopenharmony_ci divider = dc->divider_table[divider]; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci return divider; 658c2ecf20Sopenharmony_ci} 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_cistatic int dove_calc_divider(const struct dove_clk *dc, unsigned long rate, 688c2ecf20Sopenharmony_ci unsigned long parent_rate, bool set) 698c2ecf20Sopenharmony_ci{ 708c2ecf20Sopenharmony_ci unsigned int divider, max; 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci divider = DIV_ROUND_CLOSEST(parent_rate, rate); 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci if (dc->divider_table) { 758c2ecf20Sopenharmony_ci unsigned int i; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci for (i = 0; dc->divider_table[i]; i++) 788c2ecf20Sopenharmony_ci if (divider == dc->divider_table[i]) { 798c2ecf20Sopenharmony_ci divider = i; 808c2ecf20Sopenharmony_ci break; 818c2ecf20Sopenharmony_ci } 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci if (!dc->divider_table[i]) 848c2ecf20Sopenharmony_ci return -EINVAL; 858c2ecf20Sopenharmony_ci } else { 868c2ecf20Sopenharmony_ci max = 1 << dc->div_bit_size; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci if (set && (divider == 0 || divider >= max)) 898c2ecf20Sopenharmony_ci return -EINVAL; 908c2ecf20Sopenharmony_ci if (divider >= max) 918c2ecf20Sopenharmony_ci divider = max - 1; 928c2ecf20Sopenharmony_ci else if (divider == 0) 938c2ecf20Sopenharmony_ci divider = 1; 948c2ecf20Sopenharmony_ci } 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci return divider; 978c2ecf20Sopenharmony_ci} 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_cistatic unsigned long dove_recalc_rate(struct clk_hw *hw, unsigned long parent) 1008c2ecf20Sopenharmony_ci{ 1018c2ecf20Sopenharmony_ci struct dove_clk *dc = to_dove_clk(hw); 1028c2ecf20Sopenharmony_ci unsigned int divider = dove_get_divider(dc); 1038c2ecf20Sopenharmony_ci unsigned long rate = DIV_ROUND_CLOSEST(parent, divider); 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci pr_debug("%s(): %s divider=%u parent=%lu rate=%lu\n", 1068c2ecf20Sopenharmony_ci __func__, dc->name, divider, parent, rate); 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci return rate; 1098c2ecf20Sopenharmony_ci} 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic long dove_round_rate(struct clk_hw *hw, unsigned long rate, 1128c2ecf20Sopenharmony_ci unsigned long *parent) 1138c2ecf20Sopenharmony_ci{ 1148c2ecf20Sopenharmony_ci struct dove_clk *dc = to_dove_clk(hw); 1158c2ecf20Sopenharmony_ci unsigned long parent_rate = *parent; 1168c2ecf20Sopenharmony_ci int divider; 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci divider = dove_calc_divider(dc, rate, parent_rate, false); 1198c2ecf20Sopenharmony_ci if (divider < 0) 1208c2ecf20Sopenharmony_ci return divider; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci rate = DIV_ROUND_CLOSEST(parent_rate, divider); 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci pr_debug("%s(): %s divider=%u parent=%lu rate=%lu\n", 1258c2ecf20Sopenharmony_ci __func__, dc->name, divider, parent_rate, rate); 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci return rate; 1288c2ecf20Sopenharmony_ci} 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_cistatic int dove_set_clock(struct clk_hw *hw, unsigned long rate, 1318c2ecf20Sopenharmony_ci unsigned long parent_rate) 1328c2ecf20Sopenharmony_ci{ 1338c2ecf20Sopenharmony_ci struct dove_clk *dc = to_dove_clk(hw); 1348c2ecf20Sopenharmony_ci u32 mask, load, div; 1358c2ecf20Sopenharmony_ci int divider; 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci divider = dove_calc_divider(dc, rate, parent_rate, true); 1388c2ecf20Sopenharmony_ci if (divider < 0) 1398c2ecf20Sopenharmony_ci return divider; 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci pr_debug("%s(): %s divider=%u parent=%lu rate=%lu\n", 1428c2ecf20Sopenharmony_ci __func__, dc->name, divider, parent_rate, rate); 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci div = (u32)divider << dc->div_bit_start; 1458c2ecf20Sopenharmony_ci mask = ~(~0 << dc->div_bit_size) << dc->div_bit_start; 1468c2ecf20Sopenharmony_ci load = BIT(dc->div_bit_load); 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci spin_lock(dc->lock); 1498c2ecf20Sopenharmony_ci dove_load_divider(dc->base, div, mask, load); 1508c2ecf20Sopenharmony_ci spin_unlock(dc->lock); 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci return 0; 1538c2ecf20Sopenharmony_ci} 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_cistatic const struct clk_ops dove_divider_ops = { 1568c2ecf20Sopenharmony_ci .set_rate = dove_set_clock, 1578c2ecf20Sopenharmony_ci .round_rate = dove_round_rate, 1588c2ecf20Sopenharmony_ci .recalc_rate = dove_recalc_rate, 1598c2ecf20Sopenharmony_ci}; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_cistatic struct clk *clk_register_dove_divider(struct device *dev, 1628c2ecf20Sopenharmony_ci struct dove_clk *dc, const char **parent_names, size_t num_parents, 1638c2ecf20Sopenharmony_ci void __iomem *base) 1648c2ecf20Sopenharmony_ci{ 1658c2ecf20Sopenharmony_ci char name[32]; 1668c2ecf20Sopenharmony_ci struct clk_init_data init = { 1678c2ecf20Sopenharmony_ci .name = name, 1688c2ecf20Sopenharmony_ci .ops = &dove_divider_ops, 1698c2ecf20Sopenharmony_ci .parent_names = parent_names, 1708c2ecf20Sopenharmony_ci .num_parents = num_parents, 1718c2ecf20Sopenharmony_ci }; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci strlcpy(name, dc->name, sizeof(name)); 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci dc->hw.init = &init; 1768c2ecf20Sopenharmony_ci dc->base = base; 1778c2ecf20Sopenharmony_ci dc->div_bit_size = dc->div_bit_end - dc->div_bit_start + 1; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci return clk_register(dev, &dc->hw); 1808c2ecf20Sopenharmony_ci} 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_cistatic DEFINE_SPINLOCK(dove_divider_lock); 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_cistatic u32 axi_divider[] = {-1, 2, 1, 3, 4, 6, 5, 7, 8, 10, 9, 0}; 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_cistatic struct dove_clk dove_hw_clocks[4] = { 1878c2ecf20Sopenharmony_ci { 1888c2ecf20Sopenharmony_ci .name = "axi", 1898c2ecf20Sopenharmony_ci .lock = &dove_divider_lock, 1908c2ecf20Sopenharmony_ci .div_bit_start = 1, 1918c2ecf20Sopenharmony_ci .div_bit_end = 6, 1928c2ecf20Sopenharmony_ci .div_bit_load = 7, 1938c2ecf20Sopenharmony_ci .divider_table = axi_divider, 1948c2ecf20Sopenharmony_ci }, { 1958c2ecf20Sopenharmony_ci .name = "gpu", 1968c2ecf20Sopenharmony_ci .lock = &dove_divider_lock, 1978c2ecf20Sopenharmony_ci .div_bit_start = 8, 1988c2ecf20Sopenharmony_ci .div_bit_end = 13, 1998c2ecf20Sopenharmony_ci .div_bit_load = 14, 2008c2ecf20Sopenharmony_ci }, { 2018c2ecf20Sopenharmony_ci .name = "vmeta", 2028c2ecf20Sopenharmony_ci .lock = &dove_divider_lock, 2038c2ecf20Sopenharmony_ci .div_bit_start = 15, 2048c2ecf20Sopenharmony_ci .div_bit_end = 20, 2058c2ecf20Sopenharmony_ci .div_bit_load = 21, 2068c2ecf20Sopenharmony_ci }, { 2078c2ecf20Sopenharmony_ci .name = "lcd", 2088c2ecf20Sopenharmony_ci .lock = &dove_divider_lock, 2098c2ecf20Sopenharmony_ci .div_bit_start = 22, 2108c2ecf20Sopenharmony_ci .div_bit_end = 27, 2118c2ecf20Sopenharmony_ci .div_bit_load = 28, 2128c2ecf20Sopenharmony_ci }, 2138c2ecf20Sopenharmony_ci}; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_cistatic const char *core_pll[] = { 2168c2ecf20Sopenharmony_ci "core-pll", 2178c2ecf20Sopenharmony_ci}; 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_cistatic int dove_divider_init(struct device *dev, void __iomem *base, 2208c2ecf20Sopenharmony_ci struct clk **clks) 2218c2ecf20Sopenharmony_ci{ 2228c2ecf20Sopenharmony_ci struct clk *clk; 2238c2ecf20Sopenharmony_ci int i; 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci /* 2268c2ecf20Sopenharmony_ci * Create the core PLL clock. We treat this as a fixed rate 2278c2ecf20Sopenharmony_ci * clock as we don't know any better, and documentation is sparse. 2288c2ecf20Sopenharmony_ci */ 2298c2ecf20Sopenharmony_ci clk = clk_register_fixed_rate(dev, core_pll[0], NULL, 0, 2000000000UL); 2308c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 2318c2ecf20Sopenharmony_ci return PTR_ERR(clk); 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(dove_hw_clocks); i++) 2348c2ecf20Sopenharmony_ci clks[i] = clk_register_dove_divider(dev, &dove_hw_clocks[i], 2358c2ecf20Sopenharmony_ci core_pll, 2368c2ecf20Sopenharmony_ci ARRAY_SIZE(core_pll), base); 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci return 0; 2398c2ecf20Sopenharmony_ci} 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_cistatic struct clk *dove_divider_clocks[4]; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_cistatic struct clk_onecell_data dove_divider_data = { 2448c2ecf20Sopenharmony_ci .clks = dove_divider_clocks, 2458c2ecf20Sopenharmony_ci .clk_num = ARRAY_SIZE(dove_divider_clocks), 2468c2ecf20Sopenharmony_ci}; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_civoid __init dove_divider_clk_init(struct device_node *np) 2498c2ecf20Sopenharmony_ci{ 2508c2ecf20Sopenharmony_ci void __iomem *base; 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci base = of_iomap(np, 0); 2538c2ecf20Sopenharmony_ci if (WARN_ON(!base)) 2548c2ecf20Sopenharmony_ci return; 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci if (WARN_ON(dove_divider_init(NULL, base, dove_divider_clocks))) { 2578c2ecf20Sopenharmony_ci iounmap(base); 2588c2ecf20Sopenharmony_ci return; 2598c2ecf20Sopenharmony_ci } 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_ci of_clk_add_provider(np, of_clk_src_onecell_get, &dove_divider_data); 2628c2ecf20Sopenharmony_ci} 263