18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Marvell Armada CP110 System Controller
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2016 Marvell
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci/*
128c2ecf20Sopenharmony_ci * CP110 has 6 core clocks:
138c2ecf20Sopenharmony_ci *
148c2ecf20Sopenharmony_ci *  - PLL0		(1 Ghz)
158c2ecf20Sopenharmony_ci *    - PPv2 core	(1/3 PLL0)
168c2ecf20Sopenharmony_ci *    - x2 Core		(1/2 PLL0)
178c2ecf20Sopenharmony_ci *	- Core		(1/2 x2 Core)
188c2ecf20Sopenharmony_ci *    - SDIO		(2/5 PLL0)
198c2ecf20Sopenharmony_ci *
208c2ecf20Sopenharmony_ci *  - NAND clock, which is either:
218c2ecf20Sopenharmony_ci *    - Equal to SDIO clock
228c2ecf20Sopenharmony_ci *    - 2/5 PLL0
238c2ecf20Sopenharmony_ci *
248c2ecf20Sopenharmony_ci * CP110 has 32 gateable clocks, for the various peripherals in the IP.
258c2ecf20Sopenharmony_ci */
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci#define pr_fmt(fmt) "cp110-system-controller: " fmt
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci#include "armada_ap_cp_helper.h"
308c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
318c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
328c2ecf20Sopenharmony_ci#include <linux/init.h>
338c2ecf20Sopenharmony_ci#include <linux/of.h>
348c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
358c2ecf20Sopenharmony_ci#include <linux/regmap.h>
368c2ecf20Sopenharmony_ci#include <linux/slab.h>
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci#define CP110_PM_CLOCK_GATING_REG	0x220
398c2ecf20Sopenharmony_ci#define CP110_NAND_FLASH_CLK_CTRL_REG	0x700
408c2ecf20Sopenharmony_ci#define    NF_CLOCK_SEL_400_MASK	BIT(0)
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_cienum {
438c2ecf20Sopenharmony_ci	CP110_CLK_TYPE_CORE,
448c2ecf20Sopenharmony_ci	CP110_CLK_TYPE_GATABLE,
458c2ecf20Sopenharmony_ci};
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci#define CP110_MAX_CORE_CLOCKS		6
488c2ecf20Sopenharmony_ci#define CP110_MAX_GATABLE_CLOCKS	32
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci#define CP110_CLK_NUM \
518c2ecf20Sopenharmony_ci	(CP110_MAX_CORE_CLOCKS + CP110_MAX_GATABLE_CLOCKS)
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define CP110_CORE_PLL0			0
548c2ecf20Sopenharmony_ci#define CP110_CORE_PPV2			1
558c2ecf20Sopenharmony_ci#define CP110_CORE_X2CORE		2
568c2ecf20Sopenharmony_ci#define CP110_CORE_CORE			3
578c2ecf20Sopenharmony_ci#define CP110_CORE_NAND			4
588c2ecf20Sopenharmony_ci#define CP110_CORE_SDIO			5
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci/* A number of gateable clocks need special handling */
618c2ecf20Sopenharmony_ci#define CP110_GATE_AUDIO		0
628c2ecf20Sopenharmony_ci#define CP110_GATE_COMM_UNIT		1
638c2ecf20Sopenharmony_ci#define CP110_GATE_NAND			2
648c2ecf20Sopenharmony_ci#define CP110_GATE_PPV2			3
658c2ecf20Sopenharmony_ci#define CP110_GATE_SDIO			4
668c2ecf20Sopenharmony_ci#define CP110_GATE_MG			5
678c2ecf20Sopenharmony_ci#define CP110_GATE_MG_CORE		6
688c2ecf20Sopenharmony_ci#define CP110_GATE_XOR1			7
698c2ecf20Sopenharmony_ci#define CP110_GATE_XOR0			8
708c2ecf20Sopenharmony_ci#define CP110_GATE_GOP_DP		9
718c2ecf20Sopenharmony_ci#define CP110_GATE_PCIE_X1_0		11
728c2ecf20Sopenharmony_ci#define CP110_GATE_PCIE_X1_1		12
738c2ecf20Sopenharmony_ci#define CP110_GATE_PCIE_X4		13
748c2ecf20Sopenharmony_ci#define CP110_GATE_PCIE_XOR		14
758c2ecf20Sopenharmony_ci#define CP110_GATE_SATA			15
768c2ecf20Sopenharmony_ci#define CP110_GATE_SATA_USB		16
778c2ecf20Sopenharmony_ci#define CP110_GATE_MAIN			17
788c2ecf20Sopenharmony_ci#define CP110_GATE_SDMMC_GOP		18
798c2ecf20Sopenharmony_ci#define CP110_GATE_SLOW_IO		21
808c2ecf20Sopenharmony_ci#define CP110_GATE_USB3H0		22
818c2ecf20Sopenharmony_ci#define CP110_GATE_USB3H1		23
828c2ecf20Sopenharmony_ci#define CP110_GATE_USB3DEV		24
838c2ecf20Sopenharmony_ci#define CP110_GATE_EIP150		25
848c2ecf20Sopenharmony_ci#define CP110_GATE_EIP197		26
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_cistatic const char * const gate_base_names[] = {
878c2ecf20Sopenharmony_ci	[CP110_GATE_AUDIO]	= "audio",
888c2ecf20Sopenharmony_ci	[CP110_GATE_COMM_UNIT]	= "communit",
898c2ecf20Sopenharmony_ci	[CP110_GATE_NAND]	= "nand",
908c2ecf20Sopenharmony_ci	[CP110_GATE_PPV2]	= "ppv2",
918c2ecf20Sopenharmony_ci	[CP110_GATE_SDIO]	= "sdio",
928c2ecf20Sopenharmony_ci	[CP110_GATE_MG]		= "mg-domain",
938c2ecf20Sopenharmony_ci	[CP110_GATE_MG_CORE]	= "mg-core",
948c2ecf20Sopenharmony_ci	[CP110_GATE_XOR1]	= "xor1",
958c2ecf20Sopenharmony_ci	[CP110_GATE_XOR0]	= "xor0",
968c2ecf20Sopenharmony_ci	[CP110_GATE_GOP_DP]	= "gop-dp",
978c2ecf20Sopenharmony_ci	[CP110_GATE_PCIE_X1_0]	= "pcie_x10",
988c2ecf20Sopenharmony_ci	[CP110_GATE_PCIE_X1_1]	= "pcie_x11",
998c2ecf20Sopenharmony_ci	[CP110_GATE_PCIE_X4]	= "pcie_x4",
1008c2ecf20Sopenharmony_ci	[CP110_GATE_PCIE_XOR]	= "pcie-xor",
1018c2ecf20Sopenharmony_ci	[CP110_GATE_SATA]	= "sata",
1028c2ecf20Sopenharmony_ci	[CP110_GATE_SATA_USB]	= "sata-usb",
1038c2ecf20Sopenharmony_ci	[CP110_GATE_MAIN]	= "main",
1048c2ecf20Sopenharmony_ci	[CP110_GATE_SDMMC_GOP]	= "sd-mmc-gop",
1058c2ecf20Sopenharmony_ci	[CP110_GATE_SLOW_IO]	= "slow-io",
1068c2ecf20Sopenharmony_ci	[CP110_GATE_USB3H0]	= "usb3h0",
1078c2ecf20Sopenharmony_ci	[CP110_GATE_USB3H1]	= "usb3h1",
1088c2ecf20Sopenharmony_ci	[CP110_GATE_USB3DEV]	= "usb3dev",
1098c2ecf20Sopenharmony_ci	[CP110_GATE_EIP150]	= "eip150",
1108c2ecf20Sopenharmony_ci	[CP110_GATE_EIP197]	= "eip197"
1118c2ecf20Sopenharmony_ci};
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_cistruct cp110_gate_clk {
1148c2ecf20Sopenharmony_ci	struct clk_hw hw;
1158c2ecf20Sopenharmony_ci	struct regmap *regmap;
1168c2ecf20Sopenharmony_ci	u8 bit_idx;
1178c2ecf20Sopenharmony_ci};
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci#define to_cp110_gate_clk(hw) container_of(hw, struct cp110_gate_clk, hw)
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_cistatic int cp110_gate_enable(struct clk_hw *hw)
1228c2ecf20Sopenharmony_ci{
1238c2ecf20Sopenharmony_ci	struct cp110_gate_clk *gate = to_cp110_gate_clk(hw);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	regmap_update_bits(gate->regmap, CP110_PM_CLOCK_GATING_REG,
1268c2ecf20Sopenharmony_ci			   BIT(gate->bit_idx), BIT(gate->bit_idx));
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci	return 0;
1298c2ecf20Sopenharmony_ci}
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_cistatic void cp110_gate_disable(struct clk_hw *hw)
1328c2ecf20Sopenharmony_ci{
1338c2ecf20Sopenharmony_ci	struct cp110_gate_clk *gate = to_cp110_gate_clk(hw);
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	regmap_update_bits(gate->regmap, CP110_PM_CLOCK_GATING_REG,
1368c2ecf20Sopenharmony_ci			   BIT(gate->bit_idx), 0);
1378c2ecf20Sopenharmony_ci}
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_cistatic int cp110_gate_is_enabled(struct clk_hw *hw)
1408c2ecf20Sopenharmony_ci{
1418c2ecf20Sopenharmony_ci	struct cp110_gate_clk *gate = to_cp110_gate_clk(hw);
1428c2ecf20Sopenharmony_ci	u32 val;
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci	regmap_read(gate->regmap, CP110_PM_CLOCK_GATING_REG, &val);
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	return val & BIT(gate->bit_idx);
1478c2ecf20Sopenharmony_ci}
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_cistatic const struct clk_ops cp110_gate_ops = {
1508c2ecf20Sopenharmony_ci	.enable = cp110_gate_enable,
1518c2ecf20Sopenharmony_ci	.disable = cp110_gate_disable,
1528c2ecf20Sopenharmony_ci	.is_enabled = cp110_gate_is_enabled,
1538c2ecf20Sopenharmony_ci};
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_cistatic struct clk_hw *cp110_register_gate(const char *name,
1568c2ecf20Sopenharmony_ci					  const char *parent_name,
1578c2ecf20Sopenharmony_ci					  struct regmap *regmap, u8 bit_idx)
1588c2ecf20Sopenharmony_ci{
1598c2ecf20Sopenharmony_ci	struct cp110_gate_clk *gate;
1608c2ecf20Sopenharmony_ci	struct clk_hw *hw;
1618c2ecf20Sopenharmony_ci	struct clk_init_data init;
1628c2ecf20Sopenharmony_ci	int ret;
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	gate = kzalloc(sizeof(*gate), GFP_KERNEL);
1658c2ecf20Sopenharmony_ci	if (!gate)
1668c2ecf20Sopenharmony_ci		return ERR_PTR(-ENOMEM);
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	memset(&init, 0, sizeof(init));
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	init.name = name;
1718c2ecf20Sopenharmony_ci	init.ops = &cp110_gate_ops;
1728c2ecf20Sopenharmony_ci	init.parent_names = &parent_name;
1738c2ecf20Sopenharmony_ci	init.num_parents = 1;
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci	gate->regmap = regmap;
1768c2ecf20Sopenharmony_ci	gate->bit_idx = bit_idx;
1778c2ecf20Sopenharmony_ci	gate->hw.init = &init;
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_ci	hw = &gate->hw;
1808c2ecf20Sopenharmony_ci	ret = clk_hw_register(NULL, hw);
1818c2ecf20Sopenharmony_ci	if (ret) {
1828c2ecf20Sopenharmony_ci		kfree(gate);
1838c2ecf20Sopenharmony_ci		hw = ERR_PTR(ret);
1848c2ecf20Sopenharmony_ci	}
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci	return hw;
1878c2ecf20Sopenharmony_ci}
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_cistatic void cp110_unregister_gate(struct clk_hw *hw)
1908c2ecf20Sopenharmony_ci{
1918c2ecf20Sopenharmony_ci	clk_hw_unregister(hw);
1928c2ecf20Sopenharmony_ci	kfree(to_cp110_gate_clk(hw));
1938c2ecf20Sopenharmony_ci}
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_cistatic struct clk_hw *cp110_of_clk_get(struct of_phandle_args *clkspec,
1968c2ecf20Sopenharmony_ci				       void *data)
1978c2ecf20Sopenharmony_ci{
1988c2ecf20Sopenharmony_ci	struct clk_hw_onecell_data *clk_data = data;
1998c2ecf20Sopenharmony_ci	unsigned int type = clkspec->args[0];
2008c2ecf20Sopenharmony_ci	unsigned int idx = clkspec->args[1];
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci	if (type == CP110_CLK_TYPE_CORE) {
2038c2ecf20Sopenharmony_ci		if (idx >= CP110_MAX_CORE_CLOCKS)
2048c2ecf20Sopenharmony_ci			return ERR_PTR(-EINVAL);
2058c2ecf20Sopenharmony_ci		return clk_data->hws[idx];
2068c2ecf20Sopenharmony_ci	} else if (type == CP110_CLK_TYPE_GATABLE) {
2078c2ecf20Sopenharmony_ci		if (idx >= CP110_MAX_GATABLE_CLOCKS)
2088c2ecf20Sopenharmony_ci			return ERR_PTR(-EINVAL);
2098c2ecf20Sopenharmony_ci		return clk_data->hws[CP110_MAX_CORE_CLOCKS + idx];
2108c2ecf20Sopenharmony_ci	}
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci	return ERR_PTR(-EINVAL);
2138c2ecf20Sopenharmony_ci}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_cistatic int cp110_syscon_common_probe(struct platform_device *pdev,
2168c2ecf20Sopenharmony_ci				     struct device_node *syscon_node)
2178c2ecf20Sopenharmony_ci{
2188c2ecf20Sopenharmony_ci	struct regmap *regmap;
2198c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
2208c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
2218c2ecf20Sopenharmony_ci	const char *ppv2_name, *pll0_name, *core_name, *x2core_name, *nand_name,
2228c2ecf20Sopenharmony_ci		*sdio_name;
2238c2ecf20Sopenharmony_ci	struct clk_hw_onecell_data *cp110_clk_data;
2248c2ecf20Sopenharmony_ci	struct clk_hw *hw, **cp110_clks;
2258c2ecf20Sopenharmony_ci	u32 nand_clk_ctrl;
2268c2ecf20Sopenharmony_ci	int i, ret;
2278c2ecf20Sopenharmony_ci	char *gate_name[ARRAY_SIZE(gate_base_names)];
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	regmap = syscon_node_to_regmap(syscon_node);
2308c2ecf20Sopenharmony_ci	if (IS_ERR(regmap))
2318c2ecf20Sopenharmony_ci		return PTR_ERR(regmap);
2328c2ecf20Sopenharmony_ci
2338c2ecf20Sopenharmony_ci	ret = regmap_read(regmap, CP110_NAND_FLASH_CLK_CTRL_REG,
2348c2ecf20Sopenharmony_ci			  &nand_clk_ctrl);
2358c2ecf20Sopenharmony_ci	if (ret)
2368c2ecf20Sopenharmony_ci		return ret;
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci	cp110_clk_data = devm_kzalloc(dev, struct_size(cp110_clk_data, hws,
2398c2ecf20Sopenharmony_ci						       CP110_CLK_NUM),
2408c2ecf20Sopenharmony_ci				      GFP_KERNEL);
2418c2ecf20Sopenharmony_ci	if (!cp110_clk_data)
2428c2ecf20Sopenharmony_ci		return -ENOMEM;
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	cp110_clks = cp110_clk_data->hws;
2458c2ecf20Sopenharmony_ci	cp110_clk_data->num = CP110_CLK_NUM;
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	/* Register the PLL0 which is the root of the hw tree */
2488c2ecf20Sopenharmony_ci	pll0_name = ap_cp_unique_name(dev, syscon_node, "pll0");
2498c2ecf20Sopenharmony_ci	hw = clk_hw_register_fixed_rate(NULL, pll0_name, NULL, 0,
2508c2ecf20Sopenharmony_ci					1000 * 1000 * 1000);
2518c2ecf20Sopenharmony_ci	if (IS_ERR(hw)) {
2528c2ecf20Sopenharmony_ci		ret = PTR_ERR(hw);
2538c2ecf20Sopenharmony_ci		goto fail_pll0;
2548c2ecf20Sopenharmony_ci	}
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci	cp110_clks[CP110_CORE_PLL0] = hw;
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci	/* PPv2 is PLL0/3 */
2598c2ecf20Sopenharmony_ci	ppv2_name = ap_cp_unique_name(dev, syscon_node, "ppv2-core");
2608c2ecf20Sopenharmony_ci	hw = clk_hw_register_fixed_factor(NULL, ppv2_name, pll0_name, 0, 1, 3);
2618c2ecf20Sopenharmony_ci	if (IS_ERR(hw)) {
2628c2ecf20Sopenharmony_ci		ret = PTR_ERR(hw);
2638c2ecf20Sopenharmony_ci		goto fail_ppv2;
2648c2ecf20Sopenharmony_ci	}
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_ci	cp110_clks[CP110_CORE_PPV2] = hw;
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	/* X2CORE clock is PLL0/2 */
2698c2ecf20Sopenharmony_ci	x2core_name = ap_cp_unique_name(dev, syscon_node, "x2core");
2708c2ecf20Sopenharmony_ci	hw = clk_hw_register_fixed_factor(NULL, x2core_name, pll0_name,
2718c2ecf20Sopenharmony_ci					  0, 1, 2);
2728c2ecf20Sopenharmony_ci	if (IS_ERR(hw)) {
2738c2ecf20Sopenharmony_ci		ret = PTR_ERR(hw);
2748c2ecf20Sopenharmony_ci		goto fail_eip;
2758c2ecf20Sopenharmony_ci	}
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	cp110_clks[CP110_CORE_X2CORE] = hw;
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci	/* Core clock is X2CORE/2 */
2808c2ecf20Sopenharmony_ci	core_name = ap_cp_unique_name(dev, syscon_node, "core");
2818c2ecf20Sopenharmony_ci	hw = clk_hw_register_fixed_factor(NULL, core_name, x2core_name,
2828c2ecf20Sopenharmony_ci					  0, 1, 2);
2838c2ecf20Sopenharmony_ci	if (IS_ERR(hw)) {
2848c2ecf20Sopenharmony_ci		ret = PTR_ERR(hw);
2858c2ecf20Sopenharmony_ci		goto fail_core;
2868c2ecf20Sopenharmony_ci	}
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci	cp110_clks[CP110_CORE_CORE] = hw;
2898c2ecf20Sopenharmony_ci	/* NAND can be either PLL0/2.5 or core clock */
2908c2ecf20Sopenharmony_ci	nand_name = ap_cp_unique_name(dev, syscon_node, "nand-core");
2918c2ecf20Sopenharmony_ci	if (nand_clk_ctrl & NF_CLOCK_SEL_400_MASK)
2928c2ecf20Sopenharmony_ci		hw = clk_hw_register_fixed_factor(NULL, nand_name,
2938c2ecf20Sopenharmony_ci						   pll0_name, 0, 2, 5);
2948c2ecf20Sopenharmony_ci	else
2958c2ecf20Sopenharmony_ci		hw = clk_hw_register_fixed_factor(NULL, nand_name,
2968c2ecf20Sopenharmony_ci						   core_name, 0, 1, 1);
2978c2ecf20Sopenharmony_ci	if (IS_ERR(hw)) {
2988c2ecf20Sopenharmony_ci		ret = PTR_ERR(hw);
2998c2ecf20Sopenharmony_ci		goto fail_nand;
3008c2ecf20Sopenharmony_ci	}
3018c2ecf20Sopenharmony_ci
3028c2ecf20Sopenharmony_ci	cp110_clks[CP110_CORE_NAND] = hw;
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci	/* SDIO clock is PLL0/2.5 */
3058c2ecf20Sopenharmony_ci	sdio_name = ap_cp_unique_name(dev, syscon_node, "sdio-core");
3068c2ecf20Sopenharmony_ci	hw = clk_hw_register_fixed_factor(NULL, sdio_name,
3078c2ecf20Sopenharmony_ci					  pll0_name, 0, 2, 5);
3088c2ecf20Sopenharmony_ci	if (IS_ERR(hw)) {
3098c2ecf20Sopenharmony_ci		ret = PTR_ERR(hw);
3108c2ecf20Sopenharmony_ci		goto fail_sdio;
3118c2ecf20Sopenharmony_ci	}
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_ci	cp110_clks[CP110_CORE_SDIO] = hw;
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci	/* create the unique name for all the gate clocks */
3168c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(gate_base_names); i++)
3178c2ecf20Sopenharmony_ci		gate_name[i] =	ap_cp_unique_name(dev, syscon_node,
3188c2ecf20Sopenharmony_ci						  gate_base_names[i]);
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(gate_base_names); i++) {
3218c2ecf20Sopenharmony_ci		const char *parent;
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci		if (gate_name[i] == NULL)
3248c2ecf20Sopenharmony_ci			continue;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci		switch (i) {
3278c2ecf20Sopenharmony_ci		case CP110_GATE_NAND:
3288c2ecf20Sopenharmony_ci			parent = nand_name;
3298c2ecf20Sopenharmony_ci			break;
3308c2ecf20Sopenharmony_ci		case CP110_GATE_MG:
3318c2ecf20Sopenharmony_ci		case CP110_GATE_GOP_DP:
3328c2ecf20Sopenharmony_ci		case CP110_GATE_PPV2:
3338c2ecf20Sopenharmony_ci			parent = ppv2_name;
3348c2ecf20Sopenharmony_ci			break;
3358c2ecf20Sopenharmony_ci		case CP110_GATE_SDIO:
3368c2ecf20Sopenharmony_ci			parent = sdio_name;
3378c2ecf20Sopenharmony_ci			break;
3388c2ecf20Sopenharmony_ci		case CP110_GATE_MAIN:
3398c2ecf20Sopenharmony_ci		case CP110_GATE_PCIE_XOR:
3408c2ecf20Sopenharmony_ci		case CP110_GATE_PCIE_X4:
3418c2ecf20Sopenharmony_ci		case CP110_GATE_EIP150:
3428c2ecf20Sopenharmony_ci		case CP110_GATE_EIP197:
3438c2ecf20Sopenharmony_ci			parent = x2core_name;
3448c2ecf20Sopenharmony_ci			break;
3458c2ecf20Sopenharmony_ci		default:
3468c2ecf20Sopenharmony_ci			parent = core_name;
3478c2ecf20Sopenharmony_ci			break;
3488c2ecf20Sopenharmony_ci		}
3498c2ecf20Sopenharmony_ci		hw = cp110_register_gate(gate_name[i], parent, regmap, i);
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci		if (IS_ERR(hw)) {
3528c2ecf20Sopenharmony_ci			ret = PTR_ERR(hw);
3538c2ecf20Sopenharmony_ci			goto fail_gate;
3548c2ecf20Sopenharmony_ci		}
3558c2ecf20Sopenharmony_ci
3568c2ecf20Sopenharmony_ci		cp110_clks[CP110_MAX_CORE_CLOCKS + i] = hw;
3578c2ecf20Sopenharmony_ci	}
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	ret = of_clk_add_hw_provider(np, cp110_of_clk_get, cp110_clk_data);
3608c2ecf20Sopenharmony_ci	if (ret)
3618c2ecf20Sopenharmony_ci		goto fail_clk_add;
3628c2ecf20Sopenharmony_ci
3638c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, cp110_clks);
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci	return 0;
3668c2ecf20Sopenharmony_ci
3678c2ecf20Sopenharmony_cifail_clk_add:
3688c2ecf20Sopenharmony_cifail_gate:
3698c2ecf20Sopenharmony_ci	for (i = 0; i < CP110_MAX_GATABLE_CLOCKS; i++) {
3708c2ecf20Sopenharmony_ci		hw = cp110_clks[CP110_MAX_CORE_CLOCKS + i];
3718c2ecf20Sopenharmony_ci
3728c2ecf20Sopenharmony_ci		if (hw)
3738c2ecf20Sopenharmony_ci			cp110_unregister_gate(hw);
3748c2ecf20Sopenharmony_ci	}
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci	clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_SDIO]);
3778c2ecf20Sopenharmony_cifail_sdio:
3788c2ecf20Sopenharmony_ci	clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_NAND]);
3798c2ecf20Sopenharmony_cifail_nand:
3808c2ecf20Sopenharmony_ci	clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_CORE]);
3818c2ecf20Sopenharmony_cifail_core:
3828c2ecf20Sopenharmony_ci	clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_X2CORE]);
3838c2ecf20Sopenharmony_cifail_eip:
3848c2ecf20Sopenharmony_ci	clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_PPV2]);
3858c2ecf20Sopenharmony_cifail_ppv2:
3868c2ecf20Sopenharmony_ci	clk_hw_unregister_fixed_rate(cp110_clks[CP110_CORE_PLL0]);
3878c2ecf20Sopenharmony_cifail_pll0:
3888c2ecf20Sopenharmony_ci	return ret;
3898c2ecf20Sopenharmony_ci}
3908c2ecf20Sopenharmony_ci
3918c2ecf20Sopenharmony_cistatic int cp110_syscon_legacy_clk_probe(struct platform_device *pdev)
3928c2ecf20Sopenharmony_ci{
3938c2ecf20Sopenharmony_ci	dev_warn(&pdev->dev, FW_WARN "Using legacy device tree binding\n");
3948c2ecf20Sopenharmony_ci	dev_warn(&pdev->dev, FW_WARN "Update your device tree:\n");
3958c2ecf20Sopenharmony_ci	dev_warn(&pdev->dev, FW_WARN
3968c2ecf20Sopenharmony_ci		 "This binding won't be supported in future kernels\n");
3978c2ecf20Sopenharmony_ci
3988c2ecf20Sopenharmony_ci	return cp110_syscon_common_probe(pdev, pdev->dev.of_node);
3998c2ecf20Sopenharmony_ci}
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_cistatic int cp110_clk_probe(struct platform_device *pdev)
4028c2ecf20Sopenharmony_ci{
4038c2ecf20Sopenharmony_ci	return cp110_syscon_common_probe(pdev, pdev->dev.of_node->parent);
4048c2ecf20Sopenharmony_ci}
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_cistatic const struct of_device_id cp110_syscon_legacy_of_match[] = {
4078c2ecf20Sopenharmony_ci	{ .compatible = "marvell,cp110-system-controller0", },
4088c2ecf20Sopenharmony_ci	{ }
4098c2ecf20Sopenharmony_ci};
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_cistatic struct platform_driver cp110_syscon_legacy_driver = {
4128c2ecf20Sopenharmony_ci	.probe = cp110_syscon_legacy_clk_probe,
4138c2ecf20Sopenharmony_ci	.driver		= {
4148c2ecf20Sopenharmony_ci		.name	= "marvell-cp110-system-controller0",
4158c2ecf20Sopenharmony_ci		.of_match_table = cp110_syscon_legacy_of_match,
4168c2ecf20Sopenharmony_ci		.suppress_bind_attrs = true,
4178c2ecf20Sopenharmony_ci	},
4188c2ecf20Sopenharmony_ci};
4198c2ecf20Sopenharmony_cibuiltin_platform_driver(cp110_syscon_legacy_driver);
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_cistatic const struct of_device_id cp110_clock_of_match[] = {
4228c2ecf20Sopenharmony_ci	{ .compatible = "marvell,cp110-clock", },
4238c2ecf20Sopenharmony_ci	{ }
4248c2ecf20Sopenharmony_ci};
4258c2ecf20Sopenharmony_ci
4268c2ecf20Sopenharmony_cistatic struct platform_driver cp110_clock_driver = {
4278c2ecf20Sopenharmony_ci	.probe = cp110_clk_probe,
4288c2ecf20Sopenharmony_ci	.driver		= {
4298c2ecf20Sopenharmony_ci		.name	= "marvell-cp110-clock",
4308c2ecf20Sopenharmony_ci		.of_match_table = cp110_clock_of_match,
4318c2ecf20Sopenharmony_ci		.suppress_bind_attrs = true,
4328c2ecf20Sopenharmony_ci	},
4338c2ecf20Sopenharmony_ci};
4348c2ecf20Sopenharmony_cibuiltin_platform_driver(cp110_clock_driver);
435