18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Marvell Armada 375 SoC clocks
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2014 Marvell
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Gregory CLEMENT <gregory.clement@free-electrons.com>
88c2ecf20Sopenharmony_ci * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
98c2ecf20Sopenharmony_ci * Andrew Lunn <andrew@lunn.ch>
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci */
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <linux/kernel.h>
148c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
158c2ecf20Sopenharmony_ci#include <linux/io.h>
168c2ecf20Sopenharmony_ci#include <linux/of.h>
178c2ecf20Sopenharmony_ci#include "common.h"
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci/*
208c2ecf20Sopenharmony_ci * Core Clocks
218c2ecf20Sopenharmony_ci */
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci/*
248c2ecf20Sopenharmony_ci * For the Armada 375 SoCs, the CPU, DDR and L2 clocks frequencies are
258c2ecf20Sopenharmony_ci * all modified at the same time, and not separately as for the Armada
268c2ecf20Sopenharmony_ci * 370 or the Armada XP SoCs.
278c2ecf20Sopenharmony_ci *
288c2ecf20Sopenharmony_ci * SAR1[21:17]   : CPU frequency    DDR frequency   L2 frequency
298c2ecf20Sopenharmony_ci *		 6   =  400 MHz	    400 MHz	    200 MHz
308c2ecf20Sopenharmony_ci *		 15  =  600 MHz	    600 MHz	    300 MHz
318c2ecf20Sopenharmony_ci *		 21  =  800 MHz	    534 MHz	    400 MHz
328c2ecf20Sopenharmony_ci *		 25  = 1000 MHz	    500 MHz	    500 MHz
338c2ecf20Sopenharmony_ci *		 others reserved.
348c2ecf20Sopenharmony_ci *
358c2ecf20Sopenharmony_ci * SAR1[22]   : TCLK frequency
368c2ecf20Sopenharmony_ci *		 0 = 166 MHz
378c2ecf20Sopenharmony_ci *		 1 = 200 MHz
388c2ecf20Sopenharmony_ci */
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci#define SAR1_A375_TCLK_FREQ_OPT		   22
418c2ecf20Sopenharmony_ci#define SAR1_A375_TCLK_FREQ_OPT_MASK	   0x1
428c2ecf20Sopenharmony_ci#define SAR1_A375_CPU_DDR_L2_FREQ_OPT	   17
438c2ecf20Sopenharmony_ci#define SAR1_A375_CPU_DDR_L2_FREQ_OPT_MASK 0x1F
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_cistatic const u32 armada_375_tclk_frequencies[] __initconst = {
468c2ecf20Sopenharmony_ci	166000000,
478c2ecf20Sopenharmony_ci	200000000,
488c2ecf20Sopenharmony_ci};
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_cistatic u32 __init armada_375_get_tclk_freq(void __iomem *sar)
518c2ecf20Sopenharmony_ci{
528c2ecf20Sopenharmony_ci	u8 tclk_freq_select;
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci	tclk_freq_select = ((readl(sar) >> SAR1_A375_TCLK_FREQ_OPT) &
558c2ecf20Sopenharmony_ci			    SAR1_A375_TCLK_FREQ_OPT_MASK);
568c2ecf20Sopenharmony_ci	return armada_375_tclk_frequencies[tclk_freq_select];
578c2ecf20Sopenharmony_ci}
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_cistatic const u32 armada_375_cpu_frequencies[] __initconst = {
618c2ecf20Sopenharmony_ci	0, 0, 0, 0, 0, 0,
628c2ecf20Sopenharmony_ci	400000000,
638c2ecf20Sopenharmony_ci	0, 0, 0, 0, 0, 0, 0, 0,
648c2ecf20Sopenharmony_ci	600000000,
658c2ecf20Sopenharmony_ci	0, 0, 0, 0, 0,
668c2ecf20Sopenharmony_ci	800000000,
678c2ecf20Sopenharmony_ci	0, 0, 0,
688c2ecf20Sopenharmony_ci	1000000000,
698c2ecf20Sopenharmony_ci};
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistatic u32 __init armada_375_get_cpu_freq(void __iomem *sar)
728c2ecf20Sopenharmony_ci{
738c2ecf20Sopenharmony_ci	u8 cpu_freq_select;
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci	cpu_freq_select = ((readl(sar) >> SAR1_A375_CPU_DDR_L2_FREQ_OPT) &
768c2ecf20Sopenharmony_ci			   SAR1_A375_CPU_DDR_L2_FREQ_OPT_MASK);
778c2ecf20Sopenharmony_ci	if (cpu_freq_select >= ARRAY_SIZE(armada_375_cpu_frequencies)) {
788c2ecf20Sopenharmony_ci		pr_err("Selected CPU frequency (%d) unsupported\n",
798c2ecf20Sopenharmony_ci			cpu_freq_select);
808c2ecf20Sopenharmony_ci		return 0;
818c2ecf20Sopenharmony_ci	} else
828c2ecf20Sopenharmony_ci		return armada_375_cpu_frequencies[cpu_freq_select];
838c2ecf20Sopenharmony_ci}
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_cienum { A375_CPU_TO_DDR, A375_CPU_TO_L2 };
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_cistatic const struct coreclk_ratio armada_375_coreclk_ratios[] __initconst = {
888c2ecf20Sopenharmony_ci	{ .id = A375_CPU_TO_L2,	 .name = "l2clk" },
898c2ecf20Sopenharmony_ci	{ .id = A375_CPU_TO_DDR, .name = "ddrclk" },
908c2ecf20Sopenharmony_ci};
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_cistatic const int armada_375_cpu_l2_ratios[32][2] __initconst = {
938c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
948c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {1, 2}, {0, 1},
958c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
968c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {1, 2},
978c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
988c2ecf20Sopenharmony_ci	{0, 1}, {1, 2}, {0, 1}, {0, 1},
998c2ecf20Sopenharmony_ci	{0, 1}, {1, 2}, {0, 1}, {0, 1},
1008c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
1018c2ecf20Sopenharmony_ci};
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_cistatic const int armada_375_cpu_ddr_ratios[32][2] __initconst = {
1048c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
1058c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {1, 1}, {0, 1},
1068c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
1078c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {2, 3},
1088c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
1098c2ecf20Sopenharmony_ci	{0, 1}, {2, 3}, {0, 1}, {0, 1},
1108c2ecf20Sopenharmony_ci	{0, 1}, {1, 2}, {0, 1}, {0, 1},
1118c2ecf20Sopenharmony_ci	{0, 1}, {0, 1}, {0, 1}, {0, 1},
1128c2ecf20Sopenharmony_ci};
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_cistatic void __init armada_375_get_clk_ratio(
1158c2ecf20Sopenharmony_ci	void __iomem *sar, int id, int *mult, int *div)
1168c2ecf20Sopenharmony_ci{
1178c2ecf20Sopenharmony_ci	u32 opt = ((readl(sar) >> SAR1_A375_CPU_DDR_L2_FREQ_OPT) &
1188c2ecf20Sopenharmony_ci		SAR1_A375_CPU_DDR_L2_FREQ_OPT_MASK);
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	switch (id) {
1218c2ecf20Sopenharmony_ci	case A375_CPU_TO_L2:
1228c2ecf20Sopenharmony_ci		*mult = armada_375_cpu_l2_ratios[opt][0];
1238c2ecf20Sopenharmony_ci		*div = armada_375_cpu_l2_ratios[opt][1];
1248c2ecf20Sopenharmony_ci		break;
1258c2ecf20Sopenharmony_ci	case A375_CPU_TO_DDR:
1268c2ecf20Sopenharmony_ci		*mult = armada_375_cpu_ddr_ratios[opt][0];
1278c2ecf20Sopenharmony_ci		*div = armada_375_cpu_ddr_ratios[opt][1];
1288c2ecf20Sopenharmony_ci		break;
1298c2ecf20Sopenharmony_ci	}
1308c2ecf20Sopenharmony_ci}
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_cistatic const struct coreclk_soc_desc armada_375_coreclks = {
1338c2ecf20Sopenharmony_ci	.get_tclk_freq = armada_375_get_tclk_freq,
1348c2ecf20Sopenharmony_ci	.get_cpu_freq = armada_375_get_cpu_freq,
1358c2ecf20Sopenharmony_ci	.get_clk_ratio = armada_375_get_clk_ratio,
1368c2ecf20Sopenharmony_ci	.ratios = armada_375_coreclk_ratios,
1378c2ecf20Sopenharmony_ci	.num_ratios = ARRAY_SIZE(armada_375_coreclk_ratios),
1388c2ecf20Sopenharmony_ci};
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_cistatic void __init armada_375_coreclk_init(struct device_node *np)
1418c2ecf20Sopenharmony_ci{
1428c2ecf20Sopenharmony_ci	mvebu_coreclk_setup(np, &armada_375_coreclks);
1438c2ecf20Sopenharmony_ci}
1448c2ecf20Sopenharmony_ciCLK_OF_DECLARE(armada_375_core_clk, "marvell,armada-375-core-clock",
1458c2ecf20Sopenharmony_ci	       armada_375_coreclk_init);
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci/*
1488c2ecf20Sopenharmony_ci * Clock Gating Control
1498c2ecf20Sopenharmony_ci */
1508c2ecf20Sopenharmony_cistatic const struct clk_gating_soc_desc armada_375_gating_desc[] __initconst = {
1518c2ecf20Sopenharmony_ci	{ "mu", NULL, 2 },
1528c2ecf20Sopenharmony_ci	{ "pp", NULL, 3 },
1538c2ecf20Sopenharmony_ci	{ "ptp", NULL, 4 },
1548c2ecf20Sopenharmony_ci	{ "pex0", NULL, 5 },
1558c2ecf20Sopenharmony_ci	{ "pex1", NULL, 6 },
1568c2ecf20Sopenharmony_ci	{ "audio", NULL, 8 },
1578c2ecf20Sopenharmony_ci	{ "nd_clk", "nand", 11 },
1588c2ecf20Sopenharmony_ci	{ "sata0_link", "sata0_core", 14 },
1598c2ecf20Sopenharmony_ci	{ "sata0_core", NULL, 15 },
1608c2ecf20Sopenharmony_ci	{ "usb3", NULL, 16 },
1618c2ecf20Sopenharmony_ci	{ "sdio", NULL, 17 },
1628c2ecf20Sopenharmony_ci	{ "usb", NULL, 18 },
1638c2ecf20Sopenharmony_ci	{ "gop", NULL, 19 },
1648c2ecf20Sopenharmony_ci	{ "sata1_link", "sata1_core", 20 },
1658c2ecf20Sopenharmony_ci	{ "sata1_core", NULL, 21 },
1668c2ecf20Sopenharmony_ci	{ "xor0", NULL, 22 },
1678c2ecf20Sopenharmony_ci	{ "xor1", NULL, 23 },
1688c2ecf20Sopenharmony_ci	{ "copro", NULL, 24 },
1698c2ecf20Sopenharmony_ci	{ "tdm", NULL, 25 },
1708c2ecf20Sopenharmony_ci	{ "crypto0_enc", NULL, 28 },
1718c2ecf20Sopenharmony_ci	{ "crypto0_core", NULL, 29 },
1728c2ecf20Sopenharmony_ci	{ "crypto1_enc", NULL, 30 },
1738c2ecf20Sopenharmony_ci	{ "crypto1_core", NULL, 31 },
1748c2ecf20Sopenharmony_ci	{ }
1758c2ecf20Sopenharmony_ci};
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_cistatic void __init armada_375_clk_gating_init(struct device_node *np)
1788c2ecf20Sopenharmony_ci{
1798c2ecf20Sopenharmony_ci	mvebu_clk_gating_setup(np, armada_375_gating_desc);
1808c2ecf20Sopenharmony_ci}
1818c2ecf20Sopenharmony_ciCLK_OF_DECLARE(armada_375_clk_gating, "marvell,armada-375-gating-clock",
1828c2ecf20Sopenharmony_ci	       armada_375_clk_gating_init);
183