18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2014 MediaTek Inc. 48c2ecf20Sopenharmony_ci * Author: James Liao <jamesjj.liao@mediatek.com> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 88c2ecf20Sopenharmony_ci#include <linux/of_device.h> 98c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include "clk-gate.h" 128c2ecf20Sopenharmony_ci#include "clk-mtk.h" 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#include <dt-bindings/clock/mt8173-clk.h> 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mm0_cg_regs = { 178c2ecf20Sopenharmony_ci .set_ofs = 0x0104, 188c2ecf20Sopenharmony_ci .clr_ofs = 0x0108, 198c2ecf20Sopenharmony_ci .sta_ofs = 0x0100, 208c2ecf20Sopenharmony_ci}; 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mm1_cg_regs = { 238c2ecf20Sopenharmony_ci .set_ofs = 0x0114, 248c2ecf20Sopenharmony_ci .clr_ofs = 0x0118, 258c2ecf20Sopenharmony_ci .sta_ofs = 0x0110, 268c2ecf20Sopenharmony_ci}; 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci#define GATE_MM0(_id, _name, _parent, _shift) { \ 298c2ecf20Sopenharmony_ci .id = _id, \ 308c2ecf20Sopenharmony_ci .name = _name, \ 318c2ecf20Sopenharmony_ci .parent_name = _parent, \ 328c2ecf20Sopenharmony_ci .regs = &mm0_cg_regs, \ 338c2ecf20Sopenharmony_ci .shift = _shift, \ 348c2ecf20Sopenharmony_ci .ops = &mtk_clk_gate_ops_setclr, \ 358c2ecf20Sopenharmony_ci } 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#define GATE_MM1(_id, _name, _parent, _shift) { \ 388c2ecf20Sopenharmony_ci .id = _id, \ 398c2ecf20Sopenharmony_ci .name = _name, \ 408c2ecf20Sopenharmony_ci .parent_name = _parent, \ 418c2ecf20Sopenharmony_ci .regs = &mm1_cg_regs, \ 428c2ecf20Sopenharmony_ci .shift = _shift, \ 438c2ecf20Sopenharmony_ci .ops = &mtk_clk_gate_ops_setclr, \ 448c2ecf20Sopenharmony_ci } 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic const struct mtk_gate mt8173_mm_clks[] = { 478c2ecf20Sopenharmony_ci /* MM0 */ 488c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0), 498c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1), 508c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 2), 518c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 3), 528c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 4), 538c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 5), 548c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 6), 558c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RSZ2, "mm_mdp_rsz2", "mm_sel", 7), 568c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_sel", 8), 578c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_TDSHP1, "mm_mdp_tdshp1", "mm_sel", 9), 588c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11), 598c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 12), 608c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 13), 618c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 14), 628c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MUTEX_32K, "mm_mutex_32k", "rtc_sel", 15), 638c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 16), 648c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_OVL1, "mm_disp_ovl1", "mm_sel", 17), 658c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 18), 668c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 19), 678c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_RDMA2, "mm_disp_rdma2", "mm_sel", 20), 688c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 21), 698c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_WDMA1, "mm_disp_wdma1", "mm_sel", 22), 708c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 23), 718c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_COLOR1, "mm_disp_color1", "mm_sel", 24), 728c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "mm_sel", 25), 738c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "mm_sel", 26), 748c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 27), 758c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_SPLIT0, "mm_disp_split0", "mm_sel", 28), 768c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_SPLIT1, "mm_disp_split1", "mm_sel", 29), 778c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_MERGE, "mm_disp_merge", "mm_sel", 30), 788c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_OD, "mm_disp_od", "mm_sel", 31), 798c2ecf20Sopenharmony_ci /* MM1 */ 808c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_PWM0MM, "mm_disp_pwm0mm", "mm_sel", 0), 818c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_PWM026M, "mm_disp_pwm026m", "pwm_sel", 1), 828c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_PWM1MM, "mm_disp_pwm1mm", "mm_sel", 2), 838c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_PWM126M, "mm_disp_pwm126m", "pwm_sel", 3), 848c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DSI0_ENGINE, "mm_dsi0_engine", "mm_sel", 4), 858c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DSI0_DIGITAL, "mm_dsi0_digital", "dsi0_dig", 5), 868c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DSI1_ENGINE, "mm_dsi1_engine", "mm_sel", 6), 878c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DSI1_DIGITAL, "mm_dsi1_digital", "dsi1_dig", 7), 888c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DPI_PIXEL, "mm_dpi_pixel", "dpi0_sel", 8), 898c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DPI_ENGINE, "mm_dpi_engine", "mm_sel", 9), 908c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DPI1_PIXEL, "mm_dpi1_pixel", "lvds_pxl", 10), 918c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DPI1_ENGINE, "mm_dpi1_engine", "mm_sel", 11), 928c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_HDMI_PIXEL, "mm_hdmi_pixel", "dpi0_sel", 12), 938c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_HDMI_PLLCK, "mm_hdmi_pllck", "hdmi_sel", 13), 948c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_HDMI_AUDIO, "mm_hdmi_audio", "apll1", 14), 958c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_HDMI_SPDIF, "mm_hdmi_spdif", "apll2", 15), 968c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_LVDS_PIXEL, "mm_lvds_pixel", "lvds_pxl", 16), 978c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_LVDS_CTS, "mm_lvds_cts", "lvds_cts", 17), 988c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_SMI_LARB4, "mm_smi_larb4", "mm_sel", 18), 998c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_HDMI_HDCP, "mm_hdmi_hdcp", "hdcp_sel", 19), 1008c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_HDMI_HDCP24M, "mm_hdmi_hdcp24m", "hdcp_24m_sel", 20), 1018c2ecf20Sopenharmony_ci}; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_cistruct clk_mt8173_mm_driver_data { 1048c2ecf20Sopenharmony_ci const struct mtk_gate *gates_clk; 1058c2ecf20Sopenharmony_ci int gates_num; 1068c2ecf20Sopenharmony_ci}; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic const struct clk_mt8173_mm_driver_data mt8173_mmsys_driver_data = { 1098c2ecf20Sopenharmony_ci .gates_clk = mt8173_mm_clks, 1108c2ecf20Sopenharmony_ci .gates_num = ARRAY_SIZE(mt8173_mm_clks), 1118c2ecf20Sopenharmony_ci}; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_cistatic int clk_mt8173_mm_probe(struct platform_device *pdev) 1148c2ecf20Sopenharmony_ci{ 1158c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 1168c2ecf20Sopenharmony_ci struct device_node *node = dev->parent->of_node; 1178c2ecf20Sopenharmony_ci const struct clk_mt8173_mm_driver_data *data; 1188c2ecf20Sopenharmony_ci struct clk_onecell_data *clk_data; 1198c2ecf20Sopenharmony_ci int ret; 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK); 1228c2ecf20Sopenharmony_ci if (!clk_data) 1238c2ecf20Sopenharmony_ci return -ENOMEM; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci data = &mt8173_mmsys_driver_data; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci ret = mtk_clk_register_gates(node, data->gates_clk, data->gates_num, 1288c2ecf20Sopenharmony_ci clk_data); 1298c2ecf20Sopenharmony_ci if (ret) 1308c2ecf20Sopenharmony_ci return ret; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci ret = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 1338c2ecf20Sopenharmony_ci if (ret) 1348c2ecf20Sopenharmony_ci return ret; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci return 0; 1378c2ecf20Sopenharmony_ci} 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_cistatic struct platform_driver clk_mt8173_mm_drv = { 1408c2ecf20Sopenharmony_ci .driver = { 1418c2ecf20Sopenharmony_ci .name = "clk-mt8173-mm", 1428c2ecf20Sopenharmony_ci }, 1438c2ecf20Sopenharmony_ci .probe = clk_mt8173_mm_probe, 1448c2ecf20Sopenharmony_ci}; 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_cibuiltin_platform_driver(clk_mt8173_mm_drv); 147