18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2017 MediaTek Inc.
48c2ecf20Sopenharmony_ci * Author: Kevin Chen <kevin-cw.chen@mediatek.com>
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
88c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
98c2ecf20Sopenharmony_ci#include <dt-bindings/clock/mt6797-clk.h>
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include "clk-mtk.h"
128c2ecf20Sopenharmony_ci#include "clk-gate.h"
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mm0_cg_regs = {
158c2ecf20Sopenharmony_ci	.set_ofs = 0x0104,
168c2ecf20Sopenharmony_ci	.clr_ofs = 0x0108,
178c2ecf20Sopenharmony_ci	.sta_ofs = 0x0100,
188c2ecf20Sopenharmony_ci};
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mm1_cg_regs = {
218c2ecf20Sopenharmony_ci	.set_ofs = 0x0114,
228c2ecf20Sopenharmony_ci	.clr_ofs = 0x0118,
238c2ecf20Sopenharmony_ci	.sta_ofs = 0x0110,
248c2ecf20Sopenharmony_ci};
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#define GATE_MM0(_id, _name, _parent, _shift) {			\
278c2ecf20Sopenharmony_ci	.id = _id,					\
288c2ecf20Sopenharmony_ci	.name = _name,					\
298c2ecf20Sopenharmony_ci	.parent_name = _parent,				\
308c2ecf20Sopenharmony_ci	.regs = &mm0_cg_regs,				\
318c2ecf20Sopenharmony_ci	.shift = _shift,				\
328c2ecf20Sopenharmony_ci	.ops = &mtk_clk_gate_ops_setclr,		\
338c2ecf20Sopenharmony_ci}
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci#define GATE_MM1(_id, _name, _parent, _shift) {			\
368c2ecf20Sopenharmony_ci	.id = _id,					\
378c2ecf20Sopenharmony_ci	.name = _name,					\
388c2ecf20Sopenharmony_ci	.parent_name = _parent,				\
398c2ecf20Sopenharmony_ci	.regs = &mm1_cg_regs,				\
408c2ecf20Sopenharmony_ci	.shift = _shift,				\
418c2ecf20Sopenharmony_ci	.ops = &mtk_clk_gate_ops_setclr,		\
428c2ecf20Sopenharmony_ci}
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_cistatic const struct mtk_gate mm_clks[] = {
458c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0),
468c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
478c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_SMI_LARB5, "mm_smi_larb5", "mm_sel", 2),
488c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 3),
498c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 4),
508c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 5),
518c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 6),
528c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 7),
538c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_RSZ2, "mm_mdp_rsz2", "mm_sel", 8),
548c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "mm_sel", 9),
558c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_COLOR, "mm_mdp_color", "mm_sel", 10),
568c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11),
578c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 12),
588c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 13),
598c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 14),
608c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 15),
618c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_OVL1, "mm_disp_ovl1", "mm_sel", 16),
628c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_sel", 17),
638c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_OVL1_2L, "mm_disp_ovl1_2l", "mm_sel", 18),
648c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 19),
658c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 20),
668c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 21),
678c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_WDMA1, "mm_disp_wdma1", "mm_sel", 22),
688c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_COLOR, "mm_disp_color", "mm_sel", 23),
698c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_CCORR, "mm_disp_ccorr", "mm_sel", 24),
708c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "mm_sel", 25),
718c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "mm_sel", 26),
728c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_OD, "mm_disp_od", "mm_sel", 27),
738c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_DITHER, "mm_disp_dither", "mm_sel", 28),
748c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 29),
758c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_DSC, "mm_disp_dsc", "mm_sel", 30),
768c2ecf20Sopenharmony_ci	GATE_MM0(CLK_MM_DISP_SPLIT, "mm_disp_split", "mm_sel", 31),
778c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_DSI0_MM_CLOCK, "mm_dsi0_mm_clock", "mm_sel", 0),
788c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_DSI1_MM_CLOCK, "mm_dsi1_mm_clock", "mm_sel", 2),
798c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_DPI_MM_CLOCK, "mm_dpi_mm_clock", "mm_sel", 4),
808c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_DPI_INTERFACE_CLOCK, "mm_dpi_interface_clock",
818c2ecf20Sopenharmony_ci		 "dpi0_sel", 5),
828c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_LARB4_AXI_ASIF_MM_CLOCK, "mm_larb4_axi_asif_mm_clock",
838c2ecf20Sopenharmony_ci		 "mm_sel", 6),
848c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_LARB4_AXI_ASIF_MJC_CLOCK, "mm_larb4_axi_asif_mjc_clock",
858c2ecf20Sopenharmony_ci		 "mjc_sel", 7),
868c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_DISP_OVL0_MOUT_CLOCK, "mm_disp_ovl0_mout_clock",
878c2ecf20Sopenharmony_ci		 "mm_sel", 8),
888c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_FAKE_ENG2, "mm_fake_eng2", "mm_sel", 9),
898c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_DSI0_INTERFACE_CLOCK, "mm_dsi0_interface_clock",
908c2ecf20Sopenharmony_ci		 "clk26m", 1),
918c2ecf20Sopenharmony_ci	GATE_MM1(CLK_MM_DSI1_INTERFACE_CLOCK, "mm_dsi1_interface_clock",
928c2ecf20Sopenharmony_ci		 "clk26m", 3),
938c2ecf20Sopenharmony_ci};
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_cistatic int clk_mt6797_mm_probe(struct platform_device *pdev)
968c2ecf20Sopenharmony_ci{
978c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
988c2ecf20Sopenharmony_ci	struct device_node *node = dev->parent->of_node;
998c2ecf20Sopenharmony_ci	struct clk_onecell_data *clk_data;
1008c2ecf20Sopenharmony_ci	int r;
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	clk_data = mtk_alloc_clk_data(CLK_MM_NR);
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci	mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks),
1058c2ecf20Sopenharmony_ci			       clk_data);
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1088c2ecf20Sopenharmony_ci	if (r)
1098c2ecf20Sopenharmony_ci		dev_err(&pdev->dev,
1108c2ecf20Sopenharmony_ci			"could not register clock provider: %s: %d\n",
1118c2ecf20Sopenharmony_ci			pdev->name, r);
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci	return r;
1148c2ecf20Sopenharmony_ci}
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_cistatic struct platform_driver clk_mt6797_mm_drv = {
1178c2ecf20Sopenharmony_ci	.probe = clk_mt6797_mm_probe,
1188c2ecf20Sopenharmony_ci	.driver = {
1198c2ecf20Sopenharmony_ci		.name = "clk-mt6797-mm",
1208c2ecf20Sopenharmony_ci	},
1218c2ecf20Sopenharmony_ci};
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_cibuiltin_platform_driver(clk_mt6797_mm_drv);
124