18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2019 MediaTek Inc. 48c2ecf20Sopenharmony_ci * Author: Wendell Lin <wendell.lin@mediatek.com> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 88c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 98c2ecf20Sopenharmony_ci#include <dt-bindings/clock/mt6779-clk.h> 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include "clk-mtk.h" 128c2ecf20Sopenharmony_ci#include "clk-gate.h" 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mm0_cg_regs = { 158c2ecf20Sopenharmony_ci .set_ofs = 0x0104, 168c2ecf20Sopenharmony_ci .clr_ofs = 0x0108, 178c2ecf20Sopenharmony_ci .sta_ofs = 0x0100, 188c2ecf20Sopenharmony_ci}; 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mm1_cg_regs = { 218c2ecf20Sopenharmony_ci .set_ofs = 0x0114, 228c2ecf20Sopenharmony_ci .clr_ofs = 0x0118, 238c2ecf20Sopenharmony_ci .sta_ofs = 0x0110, 248c2ecf20Sopenharmony_ci}; 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define GATE_MM0(_id, _name, _parent, _shift) \ 278c2ecf20Sopenharmony_ci GATE_MTK(_id, _name, _parent, &mm0_cg_regs, _shift, \ 288c2ecf20Sopenharmony_ci &mtk_clk_gate_ops_setclr) 298c2ecf20Sopenharmony_ci#define GATE_MM1(_id, _name, _parent, _shift) \ 308c2ecf20Sopenharmony_ci GATE_MTK(_id, _name, _parent, &mm1_cg_regs, _shift, \ 318c2ecf20Sopenharmony_ci &mtk_clk_gate_ops_setclr) 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_cistatic const struct mtk_gate mm_clks[] = { 348c2ecf20Sopenharmony_ci /* MM0 */ 358c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0), 368c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1), 378c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_SMI_LARB1, "mm_smi_larb1", "mm_sel", 2), 388c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_GALS_COMM0, "mm_gals_comm0", "mm_sel", 3), 398c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_GALS_COMM1, "mm_gals_comm1", "mm_sel", 4), 408c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_GALS_CCU2MM, "mm_gals_ccu2mm", "mm_sel", 5), 418c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_GALS_IPU12MM, "mm_gals_ipu12mm", "mm_sel", 6), 428c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_GALS_IMG2MM, "mm_gals_img2mm", "mm_sel", 7), 438c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_GALS_CAM2MM, "mm_gals_cam2mm", "mm_sel", 8), 448c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_GALS_IPU2MM, "mm_gals_ipu2mm", "mm_sel", 9), 458c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_DL_TXCK, "mm_mdp_dl_txck", "mm_sel", 10), 468c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_IPU_DL_TXCK, "mm_ipu_dl_txck", "mm_sel", 11), 478c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 12), 488c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 13), 498c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 14), 508c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 15), 518c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "mm_sel", 16), 528c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 17), 538c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 18), 548c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 19), 558c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 20), 568c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_sel", 21), 578c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_OVL1_2L, "mm_disp_ovl1_2l", "mm_sel", 22), 588c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 23), 598c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 24), 608c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 25), 618c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 26), 628c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_CCORR0, "mm_disp_ccorr0", "mm_sel", 27), 638c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_AAL0, "mm_disp_aal0", "mm_sel", 28), 648c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_GAMMA0, "mm_disp_gamma0", "mm_sel", 29), 658c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_DITHER0, "mm_disp_dither0", "mm_sel", 30), 668c2ecf20Sopenharmony_ci GATE_MM0(CLK_MM_DISP_SPLIT, "mm_disp_split", "mm_sel", 31), 678c2ecf20Sopenharmony_ci /* MM1 */ 688c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DSI0_MM_CK, "mm_dsi0_mmck", "mm_sel", 0), 698c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DSI0_IF_CK, "mm_dsi0_ifck", "mm_sel", 1), 708c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DPI_MM_CK, "mm_dpi_mmck", "mm_sel", 2), 718c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DPI_IF_CK, "mm_dpi_ifck", "dpi0_sel", 3), 728c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_FAKE_ENG2, "mm_fake_eng2", "mm_sel", 4), 738c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_MDP_DL_RX_CK, "mm_mdp_dl_rxck", "mm_sel", 5), 748c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_IPU_DL_RX_CK, "mm_ipu_dl_rxck", "mm_sel", 6), 758c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_26M, "mm_26m", "f_f26m_ck", 7), 768c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_MM_R2Y, "mm_mmsys_r2y", "mm_sel", 8), 778c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_RSZ, "mm_disp_rsz", "mm_sel", 9), 788c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_MDP_AAL, "mm_mdp_aal", "mm_sel", 10), 798c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_MDP_HDR, "mm_mdp_hdr", "mm_sel", 11), 808c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DBI_MM_CK, "mm_dbi_mmck", "mm_sel", 12), 818c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DBI_IF_CK, "mm_dbi_ifck", "dpi0_sel", 13), 828c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_POSTMASK0, "mm_disp_pm0", "mm_sel", 14), 838c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_HRT_BW, "mm_disp_hrt_bw", "mm_sel", 15), 848c2ecf20Sopenharmony_ci GATE_MM1(CLK_MM_DISP_OVL_FBDC, "mm_disp_ovl_fbdc", "mm_sel", 16), 858c2ecf20Sopenharmony_ci}; 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_cistatic int clk_mt6779_mm_probe(struct platform_device *pdev) 888c2ecf20Sopenharmony_ci{ 898c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 908c2ecf20Sopenharmony_ci struct device_node *node = dev->parent->of_node; 918c2ecf20Sopenharmony_ci struct clk_onecell_data *clk_data; 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK); 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks), 968c2ecf20Sopenharmony_ci clk_data); 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 998c2ecf20Sopenharmony_ci} 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_cistatic struct platform_driver clk_mt6779_mm_drv = { 1028c2ecf20Sopenharmony_ci .probe = clk_mt6779_mm_probe, 1038c2ecf20Sopenharmony_ci .driver = { 1048c2ecf20Sopenharmony_ci .name = "clk-mt6779-mm", 1058c2ecf20Sopenharmony_ci }, 1068c2ecf20Sopenharmony_ci}; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cibuiltin_platform_driver(clk_mt6779_mm_drv); 109