18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2018 MediaTek Inc. 48c2ecf20Sopenharmony_ci * Author: Owen Chen <owen.chen@mediatek.com> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 88c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include "clk-mtk.h" 118c2ecf20Sopenharmony_ci#include "clk-gate.h" 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include <dt-bindings/clock/mt6765-clk.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mm_cg_regs = { 168c2ecf20Sopenharmony_ci .set_ofs = 0x104, 178c2ecf20Sopenharmony_ci .clr_ofs = 0x108, 188c2ecf20Sopenharmony_ci .sta_ofs = 0x100, 198c2ecf20Sopenharmony_ci}; 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#define GATE_MM(_id, _name, _parent, _shift) { \ 228c2ecf20Sopenharmony_ci .id = _id, \ 238c2ecf20Sopenharmony_ci .name = _name, \ 248c2ecf20Sopenharmony_ci .parent_name = _parent, \ 258c2ecf20Sopenharmony_ci .regs = &mm_cg_regs, \ 268c2ecf20Sopenharmony_ci .shift = _shift, \ 278c2ecf20Sopenharmony_ci .ops = &mtk_clk_gate_ops_setclr, \ 288c2ecf20Sopenharmony_ci } 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistatic const struct mtk_gate mm_clks[] = { 318c2ecf20Sopenharmony_ci /* MM */ 328c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_ck", 0), 338c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_MDP_CCORR0, "mm_mdp_ccorr0", "mm_ck", 1), 348c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_ck", 2), 358c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_ck", 3), 368c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_ck", 4), 378c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_ck", 5), 388c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_MDP_WDMA0, "mm_mdp_wdma0", "mm_ck", 6), 398c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_ck", 7), 408c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_ck", 8), 418c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_RSZ0, "mm_disp_rsz0", "mm_ck", 9), 428c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_ck", 10), 438c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_ck", 11), 448c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_ck", 12), 458c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_CCORR0, "mm_disp_ccorr0", "mm_ck", 13), 468c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_AAL0, "mm_disp_aal0", "mm_ck", 14), 478c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_GAMMA0, "mm_disp_gamma0", "mm_ck", 15), 488c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DISP_DITHER0, "mm_disp_dither0", "mm_ck", 16), 498c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DSI0, "mm_dsi0", "mm_ck", 17), 508c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_ck", 18), 518c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_ck", 19), 528c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_ck", 20), 538c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_SMI_COMM0, "mm_smi_comm0", "mm_ck", 21), 548c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_SMI_COMM1, "mm_smi_comm1", "mm_ck", 22), 558c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_CAM_MDP, "mm_cam_mdp_ck", "mm_ck", 23), 568c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_SMI_IMG, "mm_smi_img_ck", "mm_ck", 24), 578c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_SMI_CAM, "mm_smi_cam_ck", "mm_ck", 25), 588c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_IMG_DL_RELAY, "mm_img_dl_relay", "mm_ck", 26), 598c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_IMG_DL_ASYNC_TOP, "mm_imgdl_async", "mm_ck", 27), 608c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_DIG_DSI, "mm_dig_dsi_ck", "mm_ck", 28), 618c2ecf20Sopenharmony_ci GATE_MM(CLK_MM_F26M_HRTWT, "mm_hrtwt", "f_f26m_ck", 29), 628c2ecf20Sopenharmony_ci}; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_cistatic int clk_mt6765_mm_probe(struct platform_device *pdev) 658c2ecf20Sopenharmony_ci{ 668c2ecf20Sopenharmony_ci struct clk_onecell_data *clk_data; 678c2ecf20Sopenharmony_ci int r; 688c2ecf20Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK); 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks), clk_data); 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci if (r) 778c2ecf20Sopenharmony_ci pr_err("%s(): could not register clock provider: %d\n", 788c2ecf20Sopenharmony_ci __func__, r); 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ci return r; 818c2ecf20Sopenharmony_ci} 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_cistatic const struct of_device_id of_match_clk_mt6765_mm[] = { 848c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt6765-mmsys", }, 858c2ecf20Sopenharmony_ci {} 868c2ecf20Sopenharmony_ci}; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_cistatic struct platform_driver clk_mt6765_mm_drv = { 898c2ecf20Sopenharmony_ci .probe = clk_mt6765_mm_probe, 908c2ecf20Sopenharmony_ci .driver = { 918c2ecf20Sopenharmony_ci .name = "clk-mt6765-mm", 928c2ecf20Sopenharmony_ci .of_match_table = of_match_clk_mt6765_mm, 938c2ecf20Sopenharmony_ci }, 948c2ecf20Sopenharmony_ci}; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cibuiltin_platform_driver(clk_mt6765_mm_drv); 97