18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2018 MediaTek Inc. 48c2ecf20Sopenharmony_ci * Author: Owen Chen <owen.chen@mediatek.com> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 88c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include "clk-mtk.h" 118c2ecf20Sopenharmony_ci#include "clk-gate.h" 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include <dt-bindings/clock/mt6765-clk.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs mipi0a_cg_regs = { 168c2ecf20Sopenharmony_ci .set_ofs = 0x80, 178c2ecf20Sopenharmony_ci .clr_ofs = 0x80, 188c2ecf20Sopenharmony_ci .sta_ofs = 0x80, 198c2ecf20Sopenharmony_ci}; 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#define GATE_MIPI0A(_id, _name, _parent, _shift) { \ 228c2ecf20Sopenharmony_ci .id = _id, \ 238c2ecf20Sopenharmony_ci .name = _name, \ 248c2ecf20Sopenharmony_ci .parent_name = _parent, \ 258c2ecf20Sopenharmony_ci .regs = &mipi0a_cg_regs, \ 268c2ecf20Sopenharmony_ci .shift = _shift, \ 278c2ecf20Sopenharmony_ci .ops = &mtk_clk_gate_ops_no_setclr_inv, \ 288c2ecf20Sopenharmony_ci } 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistatic const struct mtk_gate mipi0a_clks[] = { 318c2ecf20Sopenharmony_ci GATE_MIPI0A(CLK_MIPI0A_CSR_CSI_EN_0A, 328c2ecf20Sopenharmony_ci "mipi0a_csr_0a", "f_fseninf_ck", 1), 338c2ecf20Sopenharmony_ci}; 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_cistatic int clk_mt6765_mipi0a_probe(struct platform_device *pdev) 368c2ecf20Sopenharmony_ci{ 378c2ecf20Sopenharmony_ci struct clk_onecell_data *clk_data; 388c2ecf20Sopenharmony_ci int r; 398c2ecf20Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_MIPI0A_NR_CLK); 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci mtk_clk_register_gates(node, mipi0a_clks, 448c2ecf20Sopenharmony_ci ARRAY_SIZE(mipi0a_clks), clk_data); 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci if (r) 498c2ecf20Sopenharmony_ci pr_err("%s(): could not register clock provider: %d\n", 508c2ecf20Sopenharmony_ci __func__, r); 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci return r; 538c2ecf20Sopenharmony_ci} 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_cistatic const struct of_device_id of_match_clk_mt6765_mipi0a[] = { 568c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt6765-mipi0a", }, 578c2ecf20Sopenharmony_ci {} 588c2ecf20Sopenharmony_ci}; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistatic struct platform_driver clk_mt6765_mipi0a_drv = { 618c2ecf20Sopenharmony_ci .probe = clk_mt6765_mipi0a_probe, 628c2ecf20Sopenharmony_ci .driver = { 638c2ecf20Sopenharmony_ci .name = "clk-mt6765-mipi0a", 648c2ecf20Sopenharmony_ci .of_match_table = of_match_clk_mt6765_mipi0a, 658c2ecf20Sopenharmony_ci }, 668c2ecf20Sopenharmony_ci}; 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_cibuiltin_platform_driver(clk_mt6765_mipi0a_drv); 69