18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2014 MediaTek Inc.
48c2ecf20Sopenharmony_ci * Author: Shunli Wang <shunli.wang@mediatek.com>
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
88c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include "clk-mtk.h"
118c2ecf20Sopenharmony_ci#include "clk-gate.h"
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <dt-bindings/clock/mt2701-clk.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs bdp0_cg_regs = {
168c2ecf20Sopenharmony_ci	.set_ofs = 0x0104,
178c2ecf20Sopenharmony_ci	.clr_ofs = 0x0108,
188c2ecf20Sopenharmony_ci	.sta_ofs = 0x0100,
198c2ecf20Sopenharmony_ci};
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_cistatic const struct mtk_gate_regs bdp1_cg_regs = {
228c2ecf20Sopenharmony_ci	.set_ofs = 0x0114,
238c2ecf20Sopenharmony_ci	.clr_ofs = 0x0118,
248c2ecf20Sopenharmony_ci	.sta_ofs = 0x0110,
258c2ecf20Sopenharmony_ci};
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci#define GATE_BDP0(_id, _name, _parent, _shift) {	\
288c2ecf20Sopenharmony_ci		.id = _id,				\
298c2ecf20Sopenharmony_ci		.name = _name,				\
308c2ecf20Sopenharmony_ci		.parent_name = _parent,			\
318c2ecf20Sopenharmony_ci		.regs = &bdp0_cg_regs,			\
328c2ecf20Sopenharmony_ci		.shift = _shift,			\
338c2ecf20Sopenharmony_ci		.ops = &mtk_clk_gate_ops_setclr_inv,	\
348c2ecf20Sopenharmony_ci	}
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci#define GATE_BDP1(_id, _name, _parent, _shift) {	\
378c2ecf20Sopenharmony_ci		.id = _id,				\
388c2ecf20Sopenharmony_ci		.name = _name,				\
398c2ecf20Sopenharmony_ci		.parent_name = _parent,			\
408c2ecf20Sopenharmony_ci		.regs = &bdp1_cg_regs,			\
418c2ecf20Sopenharmony_ci		.shift = _shift,			\
428c2ecf20Sopenharmony_ci		.ops = &mtk_clk_gate_ops_setclr_inv,	\
438c2ecf20Sopenharmony_ci	}
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_cistatic const struct mtk_gate bdp_clks[] = {
468c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_BRG_BA, "brg_baclk", "mm_sel", 0),
478c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_BRG_DRAM, "brg_dram", "mm_sel", 1),
488c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_LARB_DRAM, "larb_dram", "mm_sel", 2),
498c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_WR_VDI_PXL, "wr_vdi_pxl", "hdmi_0_deep340m", 3),
508c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_WR_VDI_DRAM, "wr_vdi_dram", "mm_sel", 4),
518c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_WR_B, "wr_bclk", "mm_sel", 5),
528c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_DGI_IN, "dgi_in", "dpi1_sel", 6),
538c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_DGI_OUT, "dgi_out", "dpi1_sel", 7),
548c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_FMT_MAST_27, "fmt_mast_27", "dpi1_sel", 8),
558c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_FMT_B, "fmt_bclk", "mm_sel", 9),
568c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_OSD_B, "osd_bclk", "mm_sel", 10),
578c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_OSD_DRAM, "osd_dram", "mm_sel", 11),
588c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_OSD_AGENT, "osd_agent", "osd_sel", 12),
598c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_OSD_PXL, "osd_pxl", "dpi1_sel", 13),
608c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_RLE_B, "rle_bclk", "mm_sel", 14),
618c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_RLE_AGENT, "rle_agent", "mm_sel", 15),
628c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_RLE_DRAM, "rle_dram", "mm_sel", 16),
638c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_F27M, "f27m", "di_sel", 17),
648c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_F27M_VDOUT, "f27m_vdout", "di_sel", 18),
658c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_F27_74_74, "f27_74_74", "di_sel", 19),
668c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_F2FS, "f2fs", "di_sel", 20),
678c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_F2FS74_148, "f2fs74_148", "di_sel", 21),
688c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_FB, "fbclk", "mm_sel", 22),
698c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_VDO_DRAM, "vdo_dram", "mm_sel", 23),
708c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_VDO_2FS, "vdo_2fs", "di_sel", 24),
718c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_VDO_B, "vdo_bclk", "mm_sel", 25),
728c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_WR_DI_PXL, "wr_di_pxl", "di_sel", 26),
738c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_WR_DI_DRAM, "wr_di_dram", "mm_sel", 27),
748c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_WR_DI_B, "wr_di_bclk", "mm_sel", 28),
758c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_NR_PXL, "nr_pxl", "nr_sel", 29),
768c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_NR_DRAM, "nr_dram", "mm_sel", 30),
778c2ecf20Sopenharmony_ci	GATE_BDP0(CLK_BDP_NR_B, "nr_bclk", "mm_sel", 31),
788c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_F, "rx_fclk", "hadds2_fbclk", 0),
798c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_X, "rx_xclk", "clk26m", 1),
808c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RXPDT, "rxpdtclk", "hdmi_0_pix340m", 2),
818c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_CSCL_N, "rx_cscl_n", "clk26m", 3),
828c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_CSCL, "rx_cscl", "clk26m", 4),
838c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_DDCSCL_N, "rx_ddcscl_n", "hdmi_scl_rx", 5),
848c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_DDCSCL, "rx_ddcscl", "hdmi_scl_rx", 6),
858c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_VCO, "rx_vcoclk", "hadds2pll_294m", 7),
868c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_DP, "rx_dpclk", "hdmi_0_pll340m", 8),
878c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_P, "rx_pclk", "hdmi_0_pll340m", 9),
888c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_M, "rx_mclk", "hadds2pll_294m", 10),
898c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_RX_PLL, "rx_pllclk", "hdmi_0_pix340m", 11),
908c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_BRG_RT_B, "brg_rt_bclk", "mm_sel", 12),
918c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_BRG_RT_DRAM, "brg_rt_dram", "mm_sel", 13),
928c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_LARBRT_DRAM, "larbrt_dram", "mm_sel", 14),
938c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_TMDS_SYN, "tmds_syn", "hdmi_0_pll340m", 15),
948c2ecf20Sopenharmony_ci	GATE_BDP1(CLK_BDP_HDMI_MON, "hdmi_mon", "hdmi_0_pll340m", 16),
958c2ecf20Sopenharmony_ci};
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_cistatic const struct of_device_id of_match_clk_mt2701_bdp[] = {
988c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt2701-bdpsys", },
998c2ecf20Sopenharmony_ci	{}
1008c2ecf20Sopenharmony_ci};
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_cistatic int clk_mt2701_bdp_probe(struct platform_device *pdev)
1038c2ecf20Sopenharmony_ci{
1048c2ecf20Sopenharmony_ci	struct clk_onecell_data *clk_data;
1058c2ecf20Sopenharmony_ci	int r;
1068c2ecf20Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	clk_data = mtk_alloc_clk_data(CLK_BDP_NR);
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci	mtk_clk_register_gates(node, bdp_clks, ARRAY_SIZE(bdp_clks),
1118c2ecf20Sopenharmony_ci						clk_data);
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1148c2ecf20Sopenharmony_ci	if (r)
1158c2ecf20Sopenharmony_ci		dev_err(&pdev->dev,
1168c2ecf20Sopenharmony_ci			"could not register clock provider: %s: %d\n",
1178c2ecf20Sopenharmony_ci			pdev->name, r);
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	return r;
1208c2ecf20Sopenharmony_ci}
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_cistatic struct platform_driver clk_mt2701_bdp_drv = {
1238c2ecf20Sopenharmony_ci	.probe = clk_mt2701_bdp_probe,
1248c2ecf20Sopenharmony_ci	.driver = {
1258c2ecf20Sopenharmony_ci		.name = "clk-mt2701-bdp",
1268c2ecf20Sopenharmony_ci		.of_match_table = of_match_clk_mt2701_bdp,
1278c2ecf20Sopenharmony_ci	},
1288c2ecf20Sopenharmony_ci};
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_cibuiltin_platform_driver(clk_mt2701_bdp_drv);
131