18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright 2018 NXP
48c2ecf20Sopenharmony_ci *	Dong Aisheng <aisheng.dong@nxp.com>
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
88c2ecf20Sopenharmony_ci#include <linux/err.h>
98c2ecf20Sopenharmony_ci#include <linux/io.h>
108c2ecf20Sopenharmony_ci#include <linux/module.h>
118c2ecf20Sopenharmony_ci#include <linux/of.h>
128c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
138c2ecf20Sopenharmony_ci#include <linux/slab.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci#include "clk-scu.h"
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#include <dt-bindings/clock/imx8-clock.h>
188c2ecf20Sopenharmony_ci#include <dt-bindings/firmware/imx/rsrc.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_cistatic int imx8qxp_clk_probe(struct platform_device *pdev)
218c2ecf20Sopenharmony_ci{
228c2ecf20Sopenharmony_ci	struct device_node *ccm_node = pdev->dev.of_node;
238c2ecf20Sopenharmony_ci	struct clk_hw_onecell_data *clk_data;
248c2ecf20Sopenharmony_ci	struct clk_hw **clks;
258c2ecf20Sopenharmony_ci	int ret, i;
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci	ret = imx_clk_scu_init();
288c2ecf20Sopenharmony_ci	if (ret)
298c2ecf20Sopenharmony_ci		return ret;
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci	clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hws,
328c2ecf20Sopenharmony_ci				IMX_SCU_CLK_END), GFP_KERNEL);
338c2ecf20Sopenharmony_ci	if (!clk_data)
348c2ecf20Sopenharmony_ci		return -ENOMEM;
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci	clk_data->num = IMX_SCU_CLK_END;
378c2ecf20Sopenharmony_ci	clks = clk_data->hws;
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci	/* Fixed clocks */
408c2ecf20Sopenharmony_ci	clks[IMX_CLK_DUMMY]		= clk_hw_register_fixed_rate(NULL, "dummy", NULL, 0, 0);
418c2ecf20Sopenharmony_ci	clks[IMX_ADMA_IPG_CLK_ROOT] 	= clk_hw_register_fixed_rate(NULL, "dma_ipg_clk_root", NULL, 0, 120000000);
428c2ecf20Sopenharmony_ci	clks[IMX_CONN_AXI_CLK_ROOT]	= clk_hw_register_fixed_rate(NULL, "conn_axi_clk_root", NULL, 0, 333333333);
438c2ecf20Sopenharmony_ci	clks[IMX_CONN_AHB_CLK_ROOT]	= clk_hw_register_fixed_rate(NULL, "conn_ahb_clk_root", NULL, 0, 166666666);
448c2ecf20Sopenharmony_ci	clks[IMX_CONN_IPG_CLK_ROOT]	= clk_hw_register_fixed_rate(NULL, "conn_ipg_clk_root", NULL, 0, 83333333);
458c2ecf20Sopenharmony_ci	clks[IMX_DC_AXI_EXT_CLK]	= clk_hw_register_fixed_rate(NULL, "dc_axi_ext_clk_root", NULL, 0, 800000000);
468c2ecf20Sopenharmony_ci	clks[IMX_DC_AXI_INT_CLK]	= clk_hw_register_fixed_rate(NULL, "dc_axi_int_clk_root", NULL, 0, 400000000);
478c2ecf20Sopenharmony_ci	clks[IMX_DC_CFG_CLK]		= clk_hw_register_fixed_rate(NULL, "dc_cfg_clk_root", NULL, 0, 100000000);
488c2ecf20Sopenharmony_ci	clks[IMX_MIPI_IPG_CLK]		= clk_hw_register_fixed_rate(NULL, "mipi_ipg_clk_root", NULL, 0, 120000000);
498c2ecf20Sopenharmony_ci	clks[IMX_IMG_AXI_CLK]		= clk_hw_register_fixed_rate(NULL, "img_axi_clk_root", NULL, 0, 400000000);
508c2ecf20Sopenharmony_ci	clks[IMX_IMG_IPG_CLK]		= clk_hw_register_fixed_rate(NULL, "img_ipg_clk_root", NULL, 0, 200000000);
518c2ecf20Sopenharmony_ci	clks[IMX_IMG_PXL_CLK]		= clk_hw_register_fixed_rate(NULL, "img_pxl_clk_root", NULL, 0, 600000000);
528c2ecf20Sopenharmony_ci	clks[IMX_HSIO_AXI_CLK]		= clk_hw_register_fixed_rate(NULL, "hsio_axi_clk_root", NULL, 0, 400000000);
538c2ecf20Sopenharmony_ci	clks[IMX_HSIO_PER_CLK]		= clk_hw_register_fixed_rate(NULL, "hsio_per_clk_root", NULL, 0, 133333333);
548c2ecf20Sopenharmony_ci	clks[IMX_LSIO_MEM_CLK]		= clk_hw_register_fixed_rate(NULL, "lsio_mem_clk_root", NULL, 0, 200000000);
558c2ecf20Sopenharmony_ci	clks[IMX_LSIO_BUS_CLK]		= clk_hw_register_fixed_rate(NULL, "lsio_bus_clk_root", NULL, 0, 100000000);
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci	/* ARM core */
588c2ecf20Sopenharmony_ci	clks[IMX_A35_CLK]		= imx_clk_scu("a35_clk", IMX_SC_R_A35, IMX_SC_PM_CLK_CPU);
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci	/* LSIO SS */
618c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM0_CLK]		= imx_clk_scu("pwm0_clk", IMX_SC_R_PWM_0, IMX_SC_PM_CLK_PER);
628c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM1_CLK]		= imx_clk_scu("pwm1_clk", IMX_SC_R_PWM_1, IMX_SC_PM_CLK_PER);
638c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM2_CLK]		= imx_clk_scu("pwm2_clk", IMX_SC_R_PWM_2, IMX_SC_PM_CLK_PER);
648c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM3_CLK]		= imx_clk_scu("pwm3_clk", IMX_SC_R_PWM_3, IMX_SC_PM_CLK_PER);
658c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM4_CLK]		= imx_clk_scu("pwm4_clk", IMX_SC_R_PWM_4, IMX_SC_PM_CLK_PER);
668c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM5_CLK]		= imx_clk_scu("pwm5_clk", IMX_SC_R_PWM_5, IMX_SC_PM_CLK_PER);
678c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM6_CLK]		= imx_clk_scu("pwm6_clk", IMX_SC_R_PWM_6, IMX_SC_PM_CLK_PER);
688c2ecf20Sopenharmony_ci	clks[IMX_LSIO_PWM7_CLK]		= imx_clk_scu("pwm7_clk", IMX_SC_R_PWM_7, IMX_SC_PM_CLK_PER);
698c2ecf20Sopenharmony_ci	clks[IMX_LSIO_GPT0_CLK]		= imx_clk_scu("gpt0_clk", IMX_SC_R_GPT_0, IMX_SC_PM_CLK_PER);
708c2ecf20Sopenharmony_ci	clks[IMX_LSIO_GPT1_CLK]		= imx_clk_scu("gpt1_clk", IMX_SC_R_GPT_1, IMX_SC_PM_CLK_PER);
718c2ecf20Sopenharmony_ci	clks[IMX_LSIO_GPT2_CLK]		= imx_clk_scu("gpt2_clk", IMX_SC_R_GPT_2, IMX_SC_PM_CLK_PER);
728c2ecf20Sopenharmony_ci	clks[IMX_LSIO_GPT3_CLK]		= imx_clk_scu("gpt3_clk", IMX_SC_R_GPT_3, IMX_SC_PM_CLK_PER);
738c2ecf20Sopenharmony_ci	clks[IMX_LSIO_GPT4_CLK]		= imx_clk_scu("gpt4_clk", IMX_SC_R_GPT_4, IMX_SC_PM_CLK_PER);
748c2ecf20Sopenharmony_ci	clks[IMX_LSIO_FSPI0_CLK]	= imx_clk_scu("fspi0_clk", IMX_SC_R_FSPI_0, IMX_SC_PM_CLK_PER);
758c2ecf20Sopenharmony_ci	clks[IMX_LSIO_FSPI1_CLK]	= imx_clk_scu("fspi1_clk", IMX_SC_R_FSPI_1, IMX_SC_PM_CLK_PER);
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci	/* ADMA SS */
788c2ecf20Sopenharmony_ci	clks[IMX_ADMA_UART0_CLK]	= imx_clk_scu("uart0_clk", IMX_SC_R_UART_0, IMX_SC_PM_CLK_PER);
798c2ecf20Sopenharmony_ci	clks[IMX_ADMA_UART1_CLK]	= imx_clk_scu("uart1_clk", IMX_SC_R_UART_1, IMX_SC_PM_CLK_PER);
808c2ecf20Sopenharmony_ci	clks[IMX_ADMA_UART2_CLK]	= imx_clk_scu("uart2_clk", IMX_SC_R_UART_2, IMX_SC_PM_CLK_PER);
818c2ecf20Sopenharmony_ci	clks[IMX_ADMA_UART3_CLK]	= imx_clk_scu("uart3_clk", IMX_SC_R_UART_3, IMX_SC_PM_CLK_PER);
828c2ecf20Sopenharmony_ci	clks[IMX_ADMA_SPI0_CLK]		= imx_clk_scu("spi0_clk",  IMX_SC_R_SPI_0, IMX_SC_PM_CLK_PER);
838c2ecf20Sopenharmony_ci	clks[IMX_ADMA_SPI1_CLK]		= imx_clk_scu("spi1_clk",  IMX_SC_R_SPI_1, IMX_SC_PM_CLK_PER);
848c2ecf20Sopenharmony_ci	clks[IMX_ADMA_SPI2_CLK]		= imx_clk_scu("spi2_clk",  IMX_SC_R_SPI_2, IMX_SC_PM_CLK_PER);
858c2ecf20Sopenharmony_ci	clks[IMX_ADMA_SPI3_CLK]		= imx_clk_scu("spi3_clk",  IMX_SC_R_SPI_3, IMX_SC_PM_CLK_PER);
868c2ecf20Sopenharmony_ci	clks[IMX_ADMA_CAN0_CLK]		= imx_clk_scu("can0_clk",  IMX_SC_R_CAN_0, IMX_SC_PM_CLK_PER);
878c2ecf20Sopenharmony_ci	clks[IMX_ADMA_I2C0_CLK]		= imx_clk_scu("i2c0_clk",  IMX_SC_R_I2C_0, IMX_SC_PM_CLK_PER);
888c2ecf20Sopenharmony_ci	clks[IMX_ADMA_I2C1_CLK]		= imx_clk_scu("i2c1_clk",  IMX_SC_R_I2C_1, IMX_SC_PM_CLK_PER);
898c2ecf20Sopenharmony_ci	clks[IMX_ADMA_I2C2_CLK]		= imx_clk_scu("i2c2_clk",  IMX_SC_R_I2C_2, IMX_SC_PM_CLK_PER);
908c2ecf20Sopenharmony_ci	clks[IMX_ADMA_I2C3_CLK]		= imx_clk_scu("i2c3_clk",  IMX_SC_R_I2C_3, IMX_SC_PM_CLK_PER);
918c2ecf20Sopenharmony_ci	clks[IMX_ADMA_FTM0_CLK]		= imx_clk_scu("ftm0_clk",  IMX_SC_R_FTM_0, IMX_SC_PM_CLK_PER);
928c2ecf20Sopenharmony_ci	clks[IMX_ADMA_FTM1_CLK]		= imx_clk_scu("ftm1_clk",  IMX_SC_R_FTM_1, IMX_SC_PM_CLK_PER);
938c2ecf20Sopenharmony_ci	clks[IMX_ADMA_ADC0_CLK]		= imx_clk_scu("adc0_clk",  IMX_SC_R_ADC_0, IMX_SC_PM_CLK_PER);
948c2ecf20Sopenharmony_ci	clks[IMX_ADMA_PWM_CLK]		= imx_clk_scu("pwm_clk",   IMX_SC_R_LCD_0_PWM_0, IMX_SC_PM_CLK_PER);
958c2ecf20Sopenharmony_ci	clks[IMX_ADMA_LCD_CLK]		= imx_clk_scu("lcd_clk",   IMX_SC_R_LCD_0, IMX_SC_PM_CLK_PER);
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	/* Connectivity */
988c2ecf20Sopenharmony_ci	clks[IMX_CONN_SDHC0_CLK]	= imx_clk_scu("sdhc0_clk", IMX_SC_R_SDHC_0, IMX_SC_PM_CLK_PER);
998c2ecf20Sopenharmony_ci	clks[IMX_CONN_SDHC1_CLK]	= imx_clk_scu("sdhc1_clk", IMX_SC_R_SDHC_1, IMX_SC_PM_CLK_PER);
1008c2ecf20Sopenharmony_ci	clks[IMX_CONN_SDHC2_CLK]	= imx_clk_scu("sdhc2_clk", IMX_SC_R_SDHC_2, IMX_SC_PM_CLK_PER);
1018c2ecf20Sopenharmony_ci	clks[IMX_CONN_ENET0_ROOT_CLK]	= imx_clk_scu("enet0_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_PER);
1028c2ecf20Sopenharmony_ci	clks[IMX_CONN_ENET0_BYPASS_CLK]	= imx_clk_scu("enet0_bypass_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_BYPASS);
1038c2ecf20Sopenharmony_ci	clks[IMX_CONN_ENET0_RGMII_CLK]	= imx_clk_scu("enet0_rgmii_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_MISC0);
1048c2ecf20Sopenharmony_ci	clks[IMX_CONN_ENET1_ROOT_CLK]	= imx_clk_scu("enet1_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_PER);
1058c2ecf20Sopenharmony_ci	clks[IMX_CONN_ENET1_BYPASS_CLK]	= imx_clk_scu("enet1_bypass_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_BYPASS);
1068c2ecf20Sopenharmony_ci	clks[IMX_CONN_ENET1_RGMII_CLK]	= imx_clk_scu("enet1_rgmii_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_MISC0);
1078c2ecf20Sopenharmony_ci	clks[IMX_CONN_GPMI_BCH_IO_CLK]	= imx_clk_scu("gpmi_io_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_MST_BUS);
1088c2ecf20Sopenharmony_ci	clks[IMX_CONN_GPMI_BCH_CLK]	= imx_clk_scu("gpmi_bch_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_PER);
1098c2ecf20Sopenharmony_ci	clks[IMX_CONN_USB2_ACLK]	= imx_clk_scu("usb3_aclk_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_PER);
1108c2ecf20Sopenharmony_ci	clks[IMX_CONN_USB2_BUS_CLK]	= imx_clk_scu("usb3_bus_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MST_BUS);
1118c2ecf20Sopenharmony_ci	clks[IMX_CONN_USB2_LPM_CLK]	= imx_clk_scu("usb3_lpm_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MISC);
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci	/* Display controller SS */
1148c2ecf20Sopenharmony_ci	clks[IMX_DC0_DISP0_CLK]		= imx_clk_scu("dc0_disp0_clk", IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC0);
1158c2ecf20Sopenharmony_ci	clks[IMX_DC0_DISP1_CLK]		= imx_clk_scu("dc0_disp1_clk", IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC1);
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci	/* MIPI-LVDS SS */
1188c2ecf20Sopenharmony_ci	clks[IMX_MIPI0_I2C0_CLK]	= imx_clk_scu("mipi0_i2c0_clk", IMX_SC_R_MIPI_0_I2C_0, IMX_SC_PM_CLK_MISC2);
1198c2ecf20Sopenharmony_ci	clks[IMX_MIPI0_I2C1_CLK]	= imx_clk_scu("mipi0_i2c1_clk", IMX_SC_R_MIPI_0_I2C_1, IMX_SC_PM_CLK_MISC2);
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	/* MIPI CSI SS */
1228c2ecf20Sopenharmony_ci	clks[IMX_CSI0_CORE_CLK]		= imx_clk_scu("mipi_csi0_core_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_PER);
1238c2ecf20Sopenharmony_ci	clks[IMX_CSI0_ESC_CLK]		= imx_clk_scu("mipi_csi0_esc_clk",  IMX_SC_R_CSI_0, IMX_SC_PM_CLK_MISC);
1248c2ecf20Sopenharmony_ci	clks[IMX_CSI0_I2C0_CLK]		= imx_clk_scu("mipi_csi0_i2c0_clk", IMX_SC_R_CSI_0_I2C_0, IMX_SC_PM_CLK_PER);
1258c2ecf20Sopenharmony_ci	clks[IMX_CSI0_PWM0_CLK]		= imx_clk_scu("mipi_csi0_pwm0_clk", IMX_SC_R_CSI_0_PWM_0, IMX_SC_PM_CLK_PER);
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci	/* GPU SS */
1288c2ecf20Sopenharmony_ci	clks[IMX_GPU0_CORE_CLK]		= imx_clk_scu("gpu_core0_clk",	 IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_PER);
1298c2ecf20Sopenharmony_ci	clks[IMX_GPU0_SHADER_CLK]	= imx_clk_scu("gpu_shader0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_MISC);
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci	for (i = 0; i < clk_data->num; i++) {
1328c2ecf20Sopenharmony_ci		if (IS_ERR(clks[i]))
1338c2ecf20Sopenharmony_ci			pr_warn("i.MX clk %u: register failed with %ld\n",
1348c2ecf20Sopenharmony_ci				i, PTR_ERR(clks[i]));
1358c2ecf20Sopenharmony_ci	}
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	return of_clk_add_hw_provider(ccm_node, of_clk_hw_onecell_get, clk_data);
1388c2ecf20Sopenharmony_ci}
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_cistatic const struct of_device_id imx8qxp_match[] = {
1418c2ecf20Sopenharmony_ci	{ .compatible = "fsl,scu-clk", },
1428c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx8qxp-clk", },
1438c2ecf20Sopenharmony_ci	{ /* sentinel */ }
1448c2ecf20Sopenharmony_ci};
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_cistatic struct platform_driver imx8qxp_clk_driver = {
1478c2ecf20Sopenharmony_ci	.driver = {
1488c2ecf20Sopenharmony_ci		.name = "imx8qxp-clk",
1498c2ecf20Sopenharmony_ci		.of_match_table = imx8qxp_match,
1508c2ecf20Sopenharmony_ci		.suppress_bind_attrs = true,
1518c2ecf20Sopenharmony_ci	},
1528c2ecf20Sopenharmony_ci	.probe = imx8qxp_clk_probe,
1538c2ecf20Sopenharmony_ci};
1548c2ecf20Sopenharmony_cimodule_platform_driver(imx8qxp_clk_driver);
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ciMODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>");
1578c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("NXP i.MX8QXP clock driver");
1588c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
159