18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 2017-2018 NXP. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <dt-bindings/clock/imx8mm-clock.h> 78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 88c2ecf20Sopenharmony_ci#include <linux/err.h> 98c2ecf20Sopenharmony_ci#include <linux/io.h> 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/of_address.h> 128c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 138c2ecf20Sopenharmony_ci#include <linux/slab.h> 148c2ecf20Sopenharmony_ci#include <linux/types.h> 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ci#include "clk.h" 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_cistatic u32 share_count_sai1; 198c2ecf20Sopenharmony_cistatic u32 share_count_sai2; 208c2ecf20Sopenharmony_cistatic u32 share_count_sai3; 218c2ecf20Sopenharmony_cistatic u32 share_count_sai4; 228c2ecf20Sopenharmony_cistatic u32 share_count_sai5; 238c2ecf20Sopenharmony_cistatic u32 share_count_sai6; 248c2ecf20Sopenharmony_cistatic u32 share_count_disp; 258c2ecf20Sopenharmony_cistatic u32 share_count_pdm; 268c2ecf20Sopenharmony_cistatic u32 share_count_nand; 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_cistatic const char *pll_ref_sels[] = { "osc_24m", "dummy", "dummy", "dummy", }; 298c2ecf20Sopenharmony_cistatic const char *audio_pll1_bypass_sels[] = {"audio_pll1", "audio_pll1_ref_sel", }; 308c2ecf20Sopenharmony_cistatic const char *audio_pll2_bypass_sels[] = {"audio_pll2", "audio_pll2_ref_sel", }; 318c2ecf20Sopenharmony_cistatic const char *video_pll1_bypass_sels[] = {"video_pll1", "video_pll1_ref_sel", }; 328c2ecf20Sopenharmony_cistatic const char *dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", }; 338c2ecf20Sopenharmony_cistatic const char *gpu_pll_bypass_sels[] = {"gpu_pll", "gpu_pll_ref_sel", }; 348c2ecf20Sopenharmony_cistatic const char *vpu_pll_bypass_sels[] = {"vpu_pll", "vpu_pll_ref_sel", }; 358c2ecf20Sopenharmony_cistatic const char *arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", }; 368c2ecf20Sopenharmony_cistatic const char *sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", }; 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci/* CCM ROOT */ 398c2ecf20Sopenharmony_cistatic const char *imx8mm_a53_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m", 408c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "sys_pll3_out", }; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_cistatic const char * const imx8mm_a53_core_sels[] = {"arm_a53_div", "arm_pll_out", }; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_cistatic const char *imx8mm_m4_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_250m", "sys_pll1_266m", 458c2ecf20Sopenharmony_ci "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", }; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistatic const char *imx8mm_vpu_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m", 488c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "vpu_pll_out", }; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_cistatic const char *imx8mm_gpu3d_sels[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out", 518c2ecf20Sopenharmony_ci "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_cistatic const char *imx8mm_gpu2d_sels[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out", 548c2ecf20Sopenharmony_ci "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic const char *imx8mm_main_axi_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll1_800m", "sys_pll2_250m", 578c2ecf20Sopenharmony_ci "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "sys_pll1_100m",}; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_cistatic const char *imx8mm_enet_axi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_250m", 608c2ecf20Sopenharmony_ci "sys_pll2_200m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", }; 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_cistatic const char *imx8mm_nand_usdhc_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_200m", 638c2ecf20Sopenharmony_ci "sys_pll1_133m", "sys_pll3_out", "sys_pll2_250m", "audio_pll1_out", }; 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_cistatic const char *imx8mm_vpu_bus_sels[] = {"osc_24m", "sys_pll1_800m", "vpu_pll_out", "audio_pll2_out", 668c2ecf20Sopenharmony_ci "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_200m", "sys_pll1_100m", }; 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_cistatic const char *imx8mm_disp_axi_sels[] = {"osc_24m", "sys_pll2_1000m", "sys_pll1_800m", "sys_pll3_out", 698c2ecf20Sopenharmony_ci "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext4", }; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_cistatic const char *imx8mm_disp_apb_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll1_800m", "sys_pll3_out", 728c2ecf20Sopenharmony_ci "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext3", }; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_cistatic const char *imx8mm_disp_rtrm_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll2_200m", "sys_pll2_1000m", 758c2ecf20Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "clk_ext2", "clk_ext3", }; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic const char *imx8mm_usb_bus_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_100m", 788c2ecf20Sopenharmony_ci "sys_pll2_200m", "clk_ext2", "clk_ext4", "audio_pll2_out", }; 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_cistatic const char *imx8mm_gpu_axi_sels[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m", 818c2ecf20Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_cistatic const char *imx8mm_gpu_ahb_sels[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m", 848c2ecf20Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_cistatic const char *imx8mm_noc_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_500m", 878c2ecf20Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_cistatic const char *imx8mm_noc_apb_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll3_out", "sys_pll2_333m", "sys_pll2_200m", 908c2ecf20Sopenharmony_ci "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", }; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_cistatic const char *imx8mm_ahb_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_800m", "sys_pll1_400m", 938c2ecf20Sopenharmony_ci "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", }; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic const char *imx8mm_audio_ahb_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_1000m", 968c2ecf20Sopenharmony_ci "sys_pll2_166m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", }; 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_cistatic const char *imx8mm_dram_alt_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll1_100m", "sys_pll2_500m", 998c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll1_out", "sys_pll1_266m", }; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_cistatic const char *imx8mm_dram_apb_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 1028c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_cistatic const char *imx8mm_vpu_g1_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m", 1058c2ecf20Sopenharmony_ci "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", }; 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_cistatic const char *imx8mm_vpu_g2_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m", 1088c2ecf20Sopenharmony_ci "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", }; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_cistatic const char *imx8mm_disp_dtrc_sels[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m", 1118c2ecf20Sopenharmony_ci "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", }; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_cistatic const char *imx8mm_disp_dc8000_sels[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m", 1148c2ecf20Sopenharmony_ci "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", }; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cistatic const char *imx8mm_pcie1_ctrl_sels[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m", 1178c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", }; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_cistatic const char *imx8mm_pcie1_phy_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1", "clk_ext2", 1208c2ecf20Sopenharmony_ci "clk_ext3", "clk_ext4", "sys_pll1_400m", }; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_cistatic const char *imx8mm_pcie1_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out", 1238c2ecf20Sopenharmony_ci "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", }; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_cistatic const char *imx8mm_dc_pixel_sels[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", 1268c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", }; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_cistatic const char *imx8mm_lcdif_pixel_sels[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", 1298c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", }; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_cistatic const char *imx8mm_sai1_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1328c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", }; 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_cistatic const char *imx8mm_sai2_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1358c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", }; 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_cistatic const char *imx8mm_sai3_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1388c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", }; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_cistatic const char *imx8mm_sai4_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1418c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", }; 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_cistatic const char *imx8mm_sai5_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1448c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", }; 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_cistatic const char *imx8mm_sai6_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1478c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", }; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_cistatic const char *imx8mm_spdif1_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1508c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", }; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_cistatic const char *imx8mm_spdif2_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 1538c2ecf20Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", }; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_cistatic const char *imx8mm_enet_ref_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_50m", "sys_pll2_100m", 1568c2ecf20Sopenharmony_ci "sys_pll1_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4", }; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_cistatic const char *imx8mm_enet_timer_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "clk_ext1", "clk_ext2", 1598c2ecf20Sopenharmony_ci "clk_ext3", "clk_ext4", "video_pll1_out", }; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_cistatic const char *imx8mm_enet_phy_sels[] = {"osc_24m", "sys_pll2_50m", "sys_pll2_125m", "sys_pll2_200m", 1628c2ecf20Sopenharmony_ci "sys_pll2_500m", "video_pll1_out", "audio_pll2_out", }; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_cistatic const char *imx8mm_nand_sels[] = {"osc_24m", "sys_pll2_500m", "audio_pll1_out", "sys_pll1_400m", 1658c2ecf20Sopenharmony_ci "audio_pll2_out", "sys_pll3_out", "sys_pll2_250m", "video_pll1_out", }; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_cistatic const char *imx8mm_qspi_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll2_333m", "sys_pll2_500m", 1688c2ecf20Sopenharmony_ci "audio_pll2_out", "sys_pll1_266m", "sys_pll3_out", "sys_pll1_100m", }; 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_cistatic const char *imx8mm_usdhc1_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m", 1718c2ecf20Sopenharmony_ci "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", }; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_cistatic const char *imx8mm_usdhc2_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m", 1748c2ecf20Sopenharmony_ci "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", }; 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_cistatic const char *imx8mm_i2c1_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 1778c2ecf20Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_cistatic const char *imx8mm_i2c2_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 1808c2ecf20Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_cistatic const char *imx8mm_i2c3_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 1838c2ecf20Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_cistatic const char *imx8mm_i2c4_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 1868c2ecf20Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_cistatic const char *imx8mm_uart1_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 1898c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", }; 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_cistatic const char *imx8mm_uart2_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 1928c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_cistatic const char *imx8mm_uart3_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 1958c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", }; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_cistatic const char *imx8mm_uart4_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 1988c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_cistatic const char *imx8mm_usb_core_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m", 2018c2ecf20Sopenharmony_ci "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_cistatic const char *imx8mm_usb_phy_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m", 2048c2ecf20Sopenharmony_ci "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_cistatic const char *imx8mm_gic_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll2_100m", 2078c2ecf20Sopenharmony_ci "sys_pll1_800m", "clk_ext2", "clk_ext4", "audio_pll2_out" }; 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_cistatic const char *imx8mm_ecspi1_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 2108c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_cistatic const char *imx8mm_ecspi2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 2138c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_cistatic const char *imx8mm_pwm1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 2168c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", }; 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_cistatic const char *imx8mm_pwm2_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 2198c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", }; 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_cistatic const char *imx8mm_pwm3_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 2228c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", }; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_cistatic const char *imx8mm_pwm4_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 2258c2ecf20Sopenharmony_ci "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", }; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_cistatic const char *imx8mm_gpt1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_400m", "sys_pll1_40m", 2288c2ecf20Sopenharmony_ci "video_pll1_out", "sys_pll1_80m", "audio_pll1_out", "clk_ext1" }; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_cistatic const char *imx8mm_wdog_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_160m", "vpu_pll_out", 2318c2ecf20Sopenharmony_ci "sys_pll2_125m", "sys_pll3_out", "sys_pll1_80m", "sys_pll2_166m", }; 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_cistatic const char *imx8mm_wrclk_sels[] = {"osc_24m", "sys_pll1_40m", "vpu_pll_out", "sys_pll3_out", "sys_pll2_200m", 2348c2ecf20Sopenharmony_ci "sys_pll1_266m", "sys_pll2_500m", "sys_pll1_100m", }; 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_cistatic const char *imx8mm_dsi_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m", 2378c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_cistatic const char *imx8mm_dsi_phy_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_100m", "sys_pll1_800m", 2408c2ecf20Sopenharmony_ci "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", }; 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_cistatic const char *imx8mm_dsi_dbi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_100m", "sys_pll1_800m", 2438c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_cistatic const char *imx8mm_usdhc3_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m", 2468c2ecf20Sopenharmony_ci "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", }; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_cistatic const char *imx8mm_csi1_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m", 2498c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_cistatic const char *imx8mm_csi1_phy_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m", 2528c2ecf20Sopenharmony_ci "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", }; 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_cistatic const char *imx8mm_csi1_esc_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m", 2558c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", }; 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_cistatic const char *imx8mm_csi2_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m", 2588c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_cistatic const char *imx8mm_csi2_phy_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m", 2618c2ecf20Sopenharmony_ci "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", }; 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_cistatic const char *imx8mm_csi2_esc_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m", 2648c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", }; 2658c2ecf20Sopenharmony_ci 2668c2ecf20Sopenharmony_cistatic const char *imx8mm_pcie2_ctrl_sels[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m", 2678c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", }; 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_cistatic const char *imx8mm_pcie2_phy_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1", 2708c2ecf20Sopenharmony_ci "clk_ext2", "clk_ext3", "clk_ext4", "sys_pll1_400m", }; 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_cistatic const char *imx8mm_pcie2_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out", 2738c2ecf20Sopenharmony_ci "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", }; 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_cistatic const char *imx8mm_ecspi3_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 2768c2ecf20Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_cistatic const char *imx8mm_pdm_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "sys_pll1_800m", 2798c2ecf20Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", }; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_cistatic const char *imx8mm_vpu_h1_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m", 2828c2ecf20Sopenharmony_ci "audio_pll2_out", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", }; 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_cistatic const char *imx8mm_dram_core_sels[] = {"dram_pll_out", "dram_alt_root", }; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cistatic const char *imx8mm_clko1_sels[] = {"osc_24m", "sys_pll1_800m", "dummy", "sys_pll1_200m", 2878c2ecf20Sopenharmony_ci "audio_pll2_out", "sys_pll2_500m", "vpu_pll", "sys_pll1_80m", }; 2888c2ecf20Sopenharmony_cistatic const char *imx8mm_clko2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_400m", "sys_pll2_166m", 2898c2ecf20Sopenharmony_ci "sys_pll3_out", "audio_pll1_out", "video_pll1_out", "osc_32k", }; 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data; 2928c2ecf20Sopenharmony_cistatic struct clk_hw **hws; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_cistatic int imx8mm_clocks_probe(struct platform_device *pdev) 2958c2ecf20Sopenharmony_ci{ 2968c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 2978c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 2988c2ecf20Sopenharmony_ci void __iomem *base; 2998c2ecf20Sopenharmony_ci int ret; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci clk_hw_data = kzalloc(struct_size(clk_hw_data, hws, 3028c2ecf20Sopenharmony_ci IMX8MM_CLK_END), GFP_KERNEL); 3038c2ecf20Sopenharmony_ci if (WARN_ON(!clk_hw_data)) 3048c2ecf20Sopenharmony_ci return -ENOMEM; 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci clk_hw_data->num = IMX8MM_CLK_END; 3078c2ecf20Sopenharmony_ci hws = clk_hw_data->hws; 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); 3108c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_24M] = imx_obtain_fixed_clk_hw(np, "osc_24m"); 3118c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_32K] = imx_obtain_fixed_clk_hw(np, "osc_32k"); 3128c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_EXT1] = imx_obtain_fixed_clk_hw(np, "clk_ext1"); 3138c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_EXT2] = imx_obtain_fixed_clk_hw(np, "clk_ext2"); 3148c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_EXT3] = imx_obtain_fixed_clk_hw(np, "clk_ext3"); 3158c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_EXT4] = imx_obtain_fixed_clk_hw(np, "clk_ext4"); 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "fsl,imx8mm-anatop"); 3188c2ecf20Sopenharmony_ci base = of_iomap(np, 0); 3198c2ecf20Sopenharmony_ci of_node_put(np); 3208c2ecf20Sopenharmony_ci if (WARN_ON(!base)) 3218c2ecf20Sopenharmony_ci return -ENOMEM; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1_REF_SEL] = imx_clk_hw_mux("audio_pll1_ref_sel", base + 0x0, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3248c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2_REF_SEL] = imx_clk_hw_mux("audio_pll2_ref_sel", base + 0x14, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3258c2ecf20Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1_REF_SEL] = imx_clk_hw_mux("video_pll1_ref_sel", base + 0x28, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3268c2ecf20Sopenharmony_ci hws[IMX8MM_DRAM_PLL_REF_SEL] = imx_clk_hw_mux("dram_pll_ref_sel", base + 0x50, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3278c2ecf20Sopenharmony_ci hws[IMX8MM_GPU_PLL_REF_SEL] = imx_clk_hw_mux("gpu_pll_ref_sel", base + 0x64, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3288c2ecf20Sopenharmony_ci hws[IMX8MM_VPU_PLL_REF_SEL] = imx_clk_hw_mux("vpu_pll_ref_sel", base + 0x74, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3298c2ecf20Sopenharmony_ci hws[IMX8MM_ARM_PLL_REF_SEL] = imx_clk_hw_mux("arm_pll_ref_sel", base + 0x84, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3308c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL3_REF_SEL] = imx_clk_hw_mux("sys_pll3_ref_sel", base + 0x114, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1] = imx_clk_hw_pll14xx("audio_pll1", "audio_pll1_ref_sel", base, &imx_1443x_pll); 3338c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2] = imx_clk_hw_pll14xx("audio_pll2", "audio_pll2_ref_sel", base + 0x14, &imx_1443x_pll); 3348c2ecf20Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1] = imx_clk_hw_pll14xx("video_pll1", "video_pll1_ref_sel", base + 0x28, &imx_1443x_pll); 3358c2ecf20Sopenharmony_ci hws[IMX8MM_DRAM_PLL] = imx_clk_hw_pll14xx("dram_pll", "dram_pll_ref_sel", base + 0x50, &imx_1443x_dram_pll); 3368c2ecf20Sopenharmony_ci hws[IMX8MM_GPU_PLL] = imx_clk_hw_pll14xx("gpu_pll", "gpu_pll_ref_sel", base + 0x64, &imx_1416x_pll); 3378c2ecf20Sopenharmony_ci hws[IMX8MM_VPU_PLL] = imx_clk_hw_pll14xx("vpu_pll", "vpu_pll_ref_sel", base + 0x74, &imx_1416x_pll); 3388c2ecf20Sopenharmony_ci hws[IMX8MM_ARM_PLL] = imx_clk_hw_pll14xx("arm_pll", "arm_pll_ref_sel", base + 0x84, &imx_1416x_pll); 3398c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1] = imx_clk_hw_fixed("sys_pll1", 800000000); 3408c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2] = imx_clk_hw_fixed("sys_pll2", 1000000000); 3418c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL3] = imx_clk_hw_pll14xx("sys_pll3", "sys_pll3_ref_sel", base + 0x114, &imx_1416x_pll); 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci /* PLL bypass out */ 3448c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1_BYPASS] = imx_clk_hw_mux_flags("audio_pll1_bypass", base, 16, 1, audio_pll1_bypass_sels, ARRAY_SIZE(audio_pll1_bypass_sels), CLK_SET_RATE_PARENT); 3458c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2_BYPASS] = imx_clk_hw_mux_flags("audio_pll2_bypass", base + 0x14, 16, 1, audio_pll2_bypass_sels, ARRAY_SIZE(audio_pll2_bypass_sels), CLK_SET_RATE_PARENT); 3468c2ecf20Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1_BYPASS] = imx_clk_hw_mux_flags("video_pll1_bypass", base + 0x28, 16, 1, video_pll1_bypass_sels, ARRAY_SIZE(video_pll1_bypass_sels), CLK_SET_RATE_PARENT); 3478c2ecf20Sopenharmony_ci hws[IMX8MM_DRAM_PLL_BYPASS] = imx_clk_hw_mux_flags("dram_pll_bypass", base + 0x50, 16, 1, dram_pll_bypass_sels, ARRAY_SIZE(dram_pll_bypass_sels), CLK_SET_RATE_PARENT); 3488c2ecf20Sopenharmony_ci hws[IMX8MM_GPU_PLL_BYPASS] = imx_clk_hw_mux_flags("gpu_pll_bypass", base + 0x64, 28, 1, gpu_pll_bypass_sels, ARRAY_SIZE(gpu_pll_bypass_sels), CLK_SET_RATE_PARENT); 3498c2ecf20Sopenharmony_ci hws[IMX8MM_VPU_PLL_BYPASS] = imx_clk_hw_mux_flags("vpu_pll_bypass", base + 0x74, 28, 1, vpu_pll_bypass_sels, ARRAY_SIZE(vpu_pll_bypass_sels), CLK_SET_RATE_PARENT); 3508c2ecf20Sopenharmony_ci hws[IMX8MM_ARM_PLL_BYPASS] = imx_clk_hw_mux_flags("arm_pll_bypass", base + 0x84, 28, 1, arm_pll_bypass_sels, ARRAY_SIZE(arm_pll_bypass_sels), CLK_SET_RATE_PARENT); 3518c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL3_BYPASS] = imx_clk_hw_mux_flags("sys_pll3_bypass", base + 0x114, 28, 1, sys_pll3_bypass_sels, ARRAY_SIZE(sys_pll3_bypass_sels), CLK_SET_RATE_PARENT); 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci /* PLL out gate */ 3548c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1_OUT] = imx_clk_hw_gate("audio_pll1_out", "audio_pll1_bypass", base, 13); 3558c2ecf20Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2_OUT] = imx_clk_hw_gate("audio_pll2_out", "audio_pll2_bypass", base + 0x14, 13); 3568c2ecf20Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1_OUT] = imx_clk_hw_gate("video_pll1_out", "video_pll1_bypass", base + 0x28, 13); 3578c2ecf20Sopenharmony_ci hws[IMX8MM_DRAM_PLL_OUT] = imx_clk_hw_gate("dram_pll_out", "dram_pll_bypass", base + 0x50, 13); 3588c2ecf20Sopenharmony_ci hws[IMX8MM_GPU_PLL_OUT] = imx_clk_hw_gate("gpu_pll_out", "gpu_pll_bypass", base + 0x64, 11); 3598c2ecf20Sopenharmony_ci hws[IMX8MM_VPU_PLL_OUT] = imx_clk_hw_gate("vpu_pll_out", "vpu_pll_bypass", base + 0x74, 11); 3608c2ecf20Sopenharmony_ci hws[IMX8MM_ARM_PLL_OUT] = imx_clk_hw_gate("arm_pll_out", "arm_pll_bypass", base + 0x84, 11); 3618c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL3_OUT] = imx_clk_hw_gate("sys_pll3_out", "sys_pll3_bypass", base + 0x114, 11); 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_ci /* SYS PLL1 fixed output */ 3648c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_40M_CG] = imx_clk_hw_gate("sys_pll1_40m_cg", "sys_pll1", base + 0x94, 27); 3658c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_80M_CG] = imx_clk_hw_gate("sys_pll1_80m_cg", "sys_pll1", base + 0x94, 25); 3668c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_100M_CG] = imx_clk_hw_gate("sys_pll1_100m_cg", "sys_pll1", base + 0x94, 23); 3678c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_133M_CG] = imx_clk_hw_gate("sys_pll1_133m_cg", "sys_pll1", base + 0x94, 21); 3688c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_160M_CG] = imx_clk_hw_gate("sys_pll1_160m_cg", "sys_pll1", base + 0x94, 19); 3698c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_200M_CG] = imx_clk_hw_gate("sys_pll1_200m_cg", "sys_pll1", base + 0x94, 17); 3708c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_266M_CG] = imx_clk_hw_gate("sys_pll1_266m_cg", "sys_pll1", base + 0x94, 15); 3718c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_400M_CG] = imx_clk_hw_gate("sys_pll1_400m_cg", "sys_pll1", base + 0x94, 13); 3728c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_OUT] = imx_clk_hw_gate("sys_pll1_out", "sys_pll1", base + 0x94, 11); 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_40M] = imx_clk_hw_fixed_factor("sys_pll1_40m", "sys_pll1_40m_cg", 1, 20); 3758c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_80M] = imx_clk_hw_fixed_factor("sys_pll1_80m", "sys_pll1_80m_cg", 1, 10); 3768c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_100M] = imx_clk_hw_fixed_factor("sys_pll1_100m", "sys_pll1_100m_cg", 1, 8); 3778c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_133M] = imx_clk_hw_fixed_factor("sys_pll1_133m", "sys_pll1_133m_cg", 1, 6); 3788c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_160M] = imx_clk_hw_fixed_factor("sys_pll1_160m", "sys_pll1_160m_cg", 1, 5); 3798c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_200M] = imx_clk_hw_fixed_factor("sys_pll1_200m", "sys_pll1_200m_cg", 1, 4); 3808c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_266M] = imx_clk_hw_fixed_factor("sys_pll1_266m", "sys_pll1_266m_cg", 1, 3); 3818c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_400M] = imx_clk_hw_fixed_factor("sys_pll1_400m", "sys_pll1_400m_cg", 1, 2); 3828c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL1_800M] = imx_clk_hw_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1); 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci /* SYS PLL2 fixed output */ 3858c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_50M_CG] = imx_clk_hw_gate("sys_pll2_50m_cg", "sys_pll2", base + 0x104, 27); 3868c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_100M_CG] = imx_clk_hw_gate("sys_pll2_100m_cg", "sys_pll2", base + 0x104, 25); 3878c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_125M_CG] = imx_clk_hw_gate("sys_pll2_125m_cg", "sys_pll2", base + 0x104, 23); 3888c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_166M_CG] = imx_clk_hw_gate("sys_pll2_166m_cg", "sys_pll2", base + 0x104, 21); 3898c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_200M_CG] = imx_clk_hw_gate("sys_pll2_200m_cg", "sys_pll2", base + 0x104, 19); 3908c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_250M_CG] = imx_clk_hw_gate("sys_pll2_250m_cg", "sys_pll2", base + 0x104, 17); 3918c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_333M_CG] = imx_clk_hw_gate("sys_pll2_333m_cg", "sys_pll2", base + 0x104, 15); 3928c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_500M_CG] = imx_clk_hw_gate("sys_pll2_500m_cg", "sys_pll2", base + 0x104, 13); 3938c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_OUT] = imx_clk_hw_gate("sys_pll2_out", "sys_pll2", base + 0x104, 11); 3948c2ecf20Sopenharmony_ci 3958c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_50M] = imx_clk_hw_fixed_factor("sys_pll2_50m", "sys_pll2_50m_cg", 1, 20); 3968c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_100M] = imx_clk_hw_fixed_factor("sys_pll2_100m", "sys_pll2_100m_cg", 1, 10); 3978c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_125M] = imx_clk_hw_fixed_factor("sys_pll2_125m", "sys_pll2_125m_cg", 1, 8); 3988c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_166M] = imx_clk_hw_fixed_factor("sys_pll2_166m", "sys_pll2_166m_cg", 1, 6); 3998c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_200M] = imx_clk_hw_fixed_factor("sys_pll2_200m", "sys_pll2_200m_cg", 1, 5); 4008c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_250M] = imx_clk_hw_fixed_factor("sys_pll2_250m", "sys_pll2_250m_cg", 1, 4); 4018c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_333M] = imx_clk_hw_fixed_factor("sys_pll2_333m", "sys_pll2_333m_cg", 1, 3); 4028c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_500M] = imx_clk_hw_fixed_factor("sys_pll2_500m", "sys_pll2_500m_cg", 1, 2); 4038c2ecf20Sopenharmony_ci hws[IMX8MM_SYS_PLL2_1000M] = imx_clk_hw_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1); 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci np = dev->of_node; 4068c2ecf20Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 4078c2ecf20Sopenharmony_ci if (WARN_ON(IS_ERR(base))) 4088c2ecf20Sopenharmony_ci return PTR_ERR(base); 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_ci /* Core Slice */ 4118c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_A53_DIV] = imx8m_clk_hw_composite_core("arm_a53_div", imx8mm_a53_sels, base + 0x8000); 4128c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_A53_CG] = hws[IMX8MM_CLK_A53_DIV]; 4138c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_A53_SRC] = hws[IMX8MM_CLK_A53_DIV]; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_M4_CORE] = imx8m_clk_hw_composite_core("arm_m4_core", imx8mm_m4_sels, base + 0x8080); 4168c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_CORE] = imx8m_clk_hw_composite_core("vpu_core", imx8mm_vpu_sels, base + 0x8100); 4178c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_CORE] = imx8m_clk_hw_composite_core("gpu3d_core", imx8mm_gpu3d_sels, base + 0x8180); 4188c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_CORE] = imx8m_clk_hw_composite_core("gpu2d_core", imx8mm_gpu2d_sels, base + 0x8200); 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci /* For backwards compatibility */ 4218c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_M4_SRC] = hws[IMX8MM_CLK_M4_CORE]; 4228c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_M4_CG] = hws[IMX8MM_CLK_M4_CORE]; 4238c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_M4_DIV] = hws[IMX8MM_CLK_M4_CORE]; 4248c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_SRC] = hws[IMX8MM_CLK_VPU_CORE]; 4258c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_CG] = hws[IMX8MM_CLK_VPU_CORE]; 4268c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_DIV] = hws[IMX8MM_CLK_VPU_CORE]; 4278c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_SRC] = hws[IMX8MM_CLK_GPU3D_CORE]; 4288c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_CG] = hws[IMX8MM_CLK_GPU3D_CORE]; 4298c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_DIV] = hws[IMX8MM_CLK_GPU3D_CORE]; 4308c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_SRC] = hws[IMX8MM_CLK_GPU2D_CORE]; 4318c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_CG] = hws[IMX8MM_CLK_GPU2D_CORE]; 4328c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_DIV] = hws[IMX8MM_CLK_GPU2D_CORE]; 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci /* CORE SEL */ 4358c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_A53_CORE] = imx_clk_hw_mux2("arm_a53_core", base + 0x9880, 24, 1, imx8mm_a53_core_sels, ARRAY_SIZE(imx8mm_a53_core_sels)); 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci /* BUS */ 4388c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_MAIN_AXI] = imx8m_clk_hw_composite_bus_critical("main_axi", imx8mm_main_axi_sels, base + 0x8800); 4398c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ENET_AXI] = imx8m_clk_hw_composite_bus("enet_axi", imx8mm_enet_axi_sels, base + 0x8880); 4408c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_NAND_USDHC_BUS] = imx8m_clk_hw_composite_bus_critical("nand_usdhc_bus", imx8mm_nand_usdhc_sels, base + 0x8900); 4418c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_BUS] = imx8m_clk_hw_composite_bus("vpu_bus", imx8mm_vpu_bus_sels, base + 0x8980); 4428c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_AXI] = imx8m_clk_hw_composite_bus("disp_axi", imx8mm_disp_axi_sels, base + 0x8a00); 4438c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_APB] = imx8m_clk_hw_composite_bus("disp_apb", imx8mm_disp_apb_sels, base + 0x8a80); 4448c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_RTRM] = imx8m_clk_hw_composite_bus("disp_rtrm", imx8mm_disp_rtrm_sels, base + 0x8b00); 4458c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USB_BUS] = imx8m_clk_hw_composite_bus("usb_bus", imx8mm_usb_bus_sels, base + 0x8b80); 4468c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU_AXI] = imx8m_clk_hw_composite_bus("gpu_axi", imx8mm_gpu_axi_sels, base + 0x8c00); 4478c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU_AHB] = imx8m_clk_hw_composite_bus("gpu_ahb", imx8mm_gpu_ahb_sels, base + 0x8c80); 4488c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_NOC] = imx8m_clk_hw_composite_bus_critical("noc", imx8mm_noc_sels, base + 0x8d00); 4498c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_NOC_APB] = imx8m_clk_hw_composite_bus_critical("noc_apb", imx8mm_noc_apb_sels, base + 0x8d80); 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_ci /* AHB */ 4528c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_AHB] = imx8m_clk_hw_composite_bus_critical("ahb", imx8mm_ahb_sels, base + 0x9000); 4538c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_AUDIO_AHB] = imx8m_clk_hw_composite_bus("audio_ahb", imx8mm_audio_ahb_sels, base + 0x9100); 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_ci /* IPG */ 4568c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_IPG_ROOT] = imx_clk_hw_divider2("ipg_root", "ahb", base + 0x9080, 0, 1); 4578c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_IPG_AUDIO_ROOT] = imx_clk_hw_divider2("ipg_audio_root", "audio_ahb", base + 0x9180, 0, 1); 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci /* 4608c2ecf20Sopenharmony_ci * DRAM clocks are manipulated from TF-A outside clock framework. 4618c2ecf20Sopenharmony_ci * The fw_managed helper sets GET_RATE_NOCACHE and clears SET_PARENT_GATE 4628c2ecf20Sopenharmony_ci * as div value should always be read from hardware 4638c2ecf20Sopenharmony_ci */ 4648c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DRAM_ALT] = imx8m_clk_hw_fw_managed_composite("dram_alt", imx8mm_dram_alt_sels, base + 0xa000); 4658c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DRAM_APB] = imx8m_clk_hw_fw_managed_composite_critical("dram_apb", imx8mm_dram_apb_sels, base + 0xa080); 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci /* IP */ 4688c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_G1] = imx8m_clk_hw_composite("vpu_g1", imx8mm_vpu_g1_sels, base + 0xa100); 4698c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_G2] = imx8m_clk_hw_composite("vpu_g2", imx8mm_vpu_g2_sels, base + 0xa180); 4708c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_DTRC] = imx8m_clk_hw_composite("disp_dtrc", imx8mm_disp_dtrc_sels, base + 0xa200); 4718c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_DC8000] = imx8m_clk_hw_composite("disp_dc8000", imx8mm_disp_dc8000_sels, base + 0xa280); 4728c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_CTRL] = imx8m_clk_hw_composite("pcie1_ctrl", imx8mm_pcie1_ctrl_sels, base + 0xa300); 4738c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_PHY] = imx8m_clk_hw_composite("pcie1_phy", imx8mm_pcie1_phy_sels, base + 0xa380); 4748c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_AUX] = imx8m_clk_hw_composite("pcie1_aux", imx8mm_pcie1_aux_sels, base + 0xa400); 4758c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DC_PIXEL] = imx8m_clk_hw_composite("dc_pixel", imx8mm_dc_pixel_sels, base + 0xa480); 4768c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_LCDIF_PIXEL] = imx8m_clk_hw_composite("lcdif_pixel", imx8mm_lcdif_pixel_sels, base + 0xa500); 4778c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI1] = imx8m_clk_hw_composite("sai1", imx8mm_sai1_sels, base + 0xa580); 4788c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI2] = imx8m_clk_hw_composite("sai2", imx8mm_sai2_sels, base + 0xa600); 4798c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI3] = imx8m_clk_hw_composite("sai3", imx8mm_sai3_sels, base + 0xa680); 4808c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI4] = imx8m_clk_hw_composite("sai4", imx8mm_sai4_sels, base + 0xa700); 4818c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI5] = imx8m_clk_hw_composite("sai5", imx8mm_sai5_sels, base + 0xa780); 4828c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI6] = imx8m_clk_hw_composite("sai6", imx8mm_sai6_sels, base + 0xa800); 4838c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SPDIF1] = imx8m_clk_hw_composite("spdif1", imx8mm_spdif1_sels, base + 0xa880); 4848c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SPDIF2] = imx8m_clk_hw_composite("spdif2", imx8mm_spdif2_sels, base + 0xa900); 4858c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ENET_REF] = imx8m_clk_hw_composite("enet_ref", imx8mm_enet_ref_sels, base + 0xa980); 4868c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ENET_TIMER] = imx8m_clk_hw_composite("enet_timer", imx8mm_enet_timer_sels, base + 0xaa00); 4878c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ENET_PHY_REF] = imx8m_clk_hw_composite("enet_phy", imx8mm_enet_phy_sels, base + 0xaa80); 4888c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_NAND] = imx8m_clk_hw_composite("nand", imx8mm_nand_sels, base + 0xab00); 4898c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_QSPI] = imx8m_clk_hw_composite("qspi", imx8mm_qspi_sels, base + 0xab80); 4908c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USDHC1] = imx8m_clk_hw_composite("usdhc1", imx8mm_usdhc1_sels, base + 0xac00); 4918c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USDHC2] = imx8m_clk_hw_composite("usdhc2", imx8mm_usdhc2_sels, base + 0xac80); 4928c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C1] = imx8m_clk_hw_composite("i2c1", imx8mm_i2c1_sels, base + 0xad00); 4938c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C2] = imx8m_clk_hw_composite("i2c2", imx8mm_i2c2_sels, base + 0xad80); 4948c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C3] = imx8m_clk_hw_composite("i2c3", imx8mm_i2c3_sels, base + 0xae00); 4958c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C4] = imx8m_clk_hw_composite("i2c4", imx8mm_i2c4_sels, base + 0xae80); 4968c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART1] = imx8m_clk_hw_composite("uart1", imx8mm_uart1_sels, base + 0xaf00); 4978c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART2] = imx8m_clk_hw_composite("uart2", imx8mm_uart2_sels, base + 0xaf80); 4988c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART3] = imx8m_clk_hw_composite("uart3", imx8mm_uart3_sels, base + 0xb000); 4998c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART4] = imx8m_clk_hw_composite("uart4", imx8mm_uart4_sels, base + 0xb080); 5008c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USB_CORE_REF] = imx8m_clk_hw_composite("usb_core_ref", imx8mm_usb_core_sels, base + 0xb100); 5018c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USB_PHY_REF] = imx8m_clk_hw_composite("usb_phy_ref", imx8mm_usb_phy_sels, base + 0xb180); 5028c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GIC] = imx8m_clk_hw_composite_critical("gic", imx8mm_gic_sels, base + 0xb200); 5038c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ECSPI1] = imx8m_clk_hw_composite("ecspi1", imx8mm_ecspi1_sels, base + 0xb280); 5048c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ECSPI2] = imx8m_clk_hw_composite("ecspi2", imx8mm_ecspi2_sels, base + 0xb300); 5058c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM1] = imx8m_clk_hw_composite("pwm1", imx8mm_pwm1_sels, base + 0xb380); 5068c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM2] = imx8m_clk_hw_composite("pwm2", imx8mm_pwm2_sels, base + 0xb400); 5078c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM3] = imx8m_clk_hw_composite("pwm3", imx8mm_pwm3_sels, base + 0xb480); 5088c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM4] = imx8m_clk_hw_composite("pwm4", imx8mm_pwm4_sels, base + 0xb500); 5098c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPT1] = imx8m_clk_hw_composite("gpt1", imx8mm_gpt1_sels, base + 0xb580); 5108c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_WDOG] = imx8m_clk_hw_composite("wdog", imx8mm_wdog_sels, base + 0xb900); 5118c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_WRCLK] = imx8m_clk_hw_composite("wrclk", imx8mm_wrclk_sels, base + 0xb980); 5128c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CLKO1] = imx8m_clk_hw_composite("clko1", imx8mm_clko1_sels, base + 0xba00); 5138c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CLKO2] = imx8m_clk_hw_composite("clko2", imx8mm_clko2_sels, base + 0xba80); 5148c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DSI_CORE] = imx8m_clk_hw_composite("dsi_core", imx8mm_dsi_core_sels, base + 0xbb00); 5158c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DSI_PHY_REF] = imx8m_clk_hw_composite("dsi_phy_ref", imx8mm_dsi_phy_sels, base + 0xbb80); 5168c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DSI_DBI] = imx8m_clk_hw_composite("dsi_dbi", imx8mm_dsi_dbi_sels, base + 0xbc00); 5178c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USDHC3] = imx8m_clk_hw_composite("usdhc3", imx8mm_usdhc3_sels, base + 0xbc80); 5188c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CSI1_CORE] = imx8m_clk_hw_composite("csi1_core", imx8mm_csi1_core_sels, base + 0xbd00); 5198c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CSI1_PHY_REF] = imx8m_clk_hw_composite("csi1_phy_ref", imx8mm_csi1_phy_sels, base + 0xbd80); 5208c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CSI1_ESC] = imx8m_clk_hw_composite("csi1_esc", imx8mm_csi1_esc_sels, base + 0xbe00); 5218c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CSI2_CORE] = imx8m_clk_hw_composite("csi2_core", imx8mm_csi2_core_sels, base + 0xbe80); 5228c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CSI2_PHY_REF] = imx8m_clk_hw_composite("csi2_phy_ref", imx8mm_csi2_phy_sels, base + 0xbf00); 5238c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CSI2_ESC] = imx8m_clk_hw_composite("csi2_esc", imx8mm_csi2_esc_sels, base + 0xbf80); 5248c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PCIE2_CTRL] = imx8m_clk_hw_composite("pcie2_ctrl", imx8mm_pcie2_ctrl_sels, base + 0xc000); 5258c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PCIE2_PHY] = imx8m_clk_hw_composite("pcie2_phy", imx8mm_pcie2_phy_sels, base + 0xc080); 5268c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PCIE2_AUX] = imx8m_clk_hw_composite("pcie2_aux", imx8mm_pcie2_aux_sels, base + 0xc100); 5278c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ECSPI3] = imx8m_clk_hw_composite("ecspi3", imx8mm_ecspi3_sels, base + 0xc180); 5288c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PDM] = imx8m_clk_hw_composite("pdm", imx8mm_pdm_sels, base + 0xc200); 5298c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_H1] = imx8m_clk_hw_composite("vpu_h1", imx8mm_vpu_h1_sels, base + 0xc280); 5308c2ecf20Sopenharmony_ci 5318c2ecf20Sopenharmony_ci /* CCGR */ 5328c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ECSPI1_ROOT] = imx_clk_hw_gate4("ecspi1_root_clk", "ecspi1", base + 0x4070, 0); 5338c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ECSPI2_ROOT] = imx_clk_hw_gate4("ecspi2_root_clk", "ecspi2", base + 0x4080, 0); 5348c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ECSPI3_ROOT] = imx_clk_hw_gate4("ecspi3_root_clk", "ecspi3", base + 0x4090, 0); 5358c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ENET1_ROOT] = imx_clk_hw_gate4("enet1_root_clk", "enet_axi", base + 0x40a0, 0); 5368c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPIO1_ROOT] = imx_clk_hw_gate4("gpio1_root_clk", "ipg_root", base + 0x40b0, 0); 5378c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPIO2_ROOT] = imx_clk_hw_gate4("gpio2_root_clk", "ipg_root", base + 0x40c0, 0); 5388c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPIO3_ROOT] = imx_clk_hw_gate4("gpio3_root_clk", "ipg_root", base + 0x40d0, 0); 5398c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPIO4_ROOT] = imx_clk_hw_gate4("gpio4_root_clk", "ipg_root", base + 0x40e0, 0); 5408c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPIO5_ROOT] = imx_clk_hw_gate4("gpio5_root_clk", "ipg_root", base + 0x40f0, 0); 5418c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPT1_ROOT] = imx_clk_hw_gate4("gpt1_root_clk", "gpt1", base + 0x4100, 0); 5428c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C1_ROOT] = imx_clk_hw_gate4("i2c1_root_clk", "i2c1", base + 0x4170, 0); 5438c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C2_ROOT] = imx_clk_hw_gate4("i2c2_root_clk", "i2c2", base + 0x4180, 0); 5448c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C3_ROOT] = imx_clk_hw_gate4("i2c3_root_clk", "i2c3", base + 0x4190, 0); 5458c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_I2C4_ROOT] = imx_clk_hw_gate4("i2c4_root_clk", "i2c4", base + 0x41a0, 0); 5468c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_MU_ROOT] = imx_clk_hw_gate4("mu_root_clk", "ipg_root", base + 0x4210, 0); 5478c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_OCOTP_ROOT] = imx_clk_hw_gate4("ocotp_root_clk", "ipg_root", base + 0x4220, 0); 5488c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_ROOT] = imx_clk_hw_gate4("pcie1_root_clk", "pcie1_ctrl", base + 0x4250, 0); 5498c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM1_ROOT] = imx_clk_hw_gate4("pwm1_root_clk", "pwm1", base + 0x4280, 0); 5508c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM2_ROOT] = imx_clk_hw_gate4("pwm2_root_clk", "pwm2", base + 0x4290, 0); 5518c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM3_ROOT] = imx_clk_hw_gate4("pwm3_root_clk", "pwm3", base + 0x42a0, 0); 5528c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PWM4_ROOT] = imx_clk_hw_gate4("pwm4_root_clk", "pwm4", base + 0x42b0, 0); 5538c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_QSPI_ROOT] = imx_clk_hw_gate4("qspi_root_clk", "qspi", base + 0x42f0, 0); 5548c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_NAND_ROOT] = imx_clk_hw_gate2_shared2("nand_root_clk", "nand", base + 0x4300, 0, &share_count_nand); 5558c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK] = imx_clk_hw_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_bus", base + 0x4300, 0, &share_count_nand); 5568c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI1_ROOT] = imx_clk_hw_gate2_shared2("sai1_root_clk", "sai1", base + 0x4330, 0, &share_count_sai1); 5578c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI1_IPG] = imx_clk_hw_gate2_shared2("sai1_ipg_clk", "ipg_audio_root", base + 0x4330, 0, &share_count_sai1); 5588c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI2_ROOT] = imx_clk_hw_gate2_shared2("sai2_root_clk", "sai2", base + 0x4340, 0, &share_count_sai2); 5598c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI2_IPG] = imx_clk_hw_gate2_shared2("sai2_ipg_clk", "ipg_audio_root", base + 0x4340, 0, &share_count_sai2); 5608c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI3_ROOT] = imx_clk_hw_gate2_shared2("sai3_root_clk", "sai3", base + 0x4350, 0, &share_count_sai3); 5618c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI3_IPG] = imx_clk_hw_gate2_shared2("sai3_ipg_clk", "ipg_audio_root", base + 0x4350, 0, &share_count_sai3); 5628c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI4_ROOT] = imx_clk_hw_gate2_shared2("sai4_root_clk", "sai4", base + 0x4360, 0, &share_count_sai4); 5638c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI4_IPG] = imx_clk_hw_gate2_shared2("sai4_ipg_clk", "ipg_audio_root", base + 0x4360, 0, &share_count_sai4); 5648c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI5_ROOT] = imx_clk_hw_gate2_shared2("sai5_root_clk", "sai5", base + 0x4370, 0, &share_count_sai5); 5658c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI5_IPG] = imx_clk_hw_gate2_shared2("sai5_ipg_clk", "ipg_audio_root", base + 0x4370, 0, &share_count_sai5); 5668c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI6_ROOT] = imx_clk_hw_gate2_shared2("sai6_root_clk", "sai6", base + 0x4380, 0, &share_count_sai6); 5678c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SAI6_IPG] = imx_clk_hw_gate2_shared2("sai6_ipg_clk", "ipg_audio_root", base + 0x4380, 0, &share_count_sai6); 5688c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SNVS_ROOT] = imx_clk_hw_gate4("snvs_root_clk", "ipg_root", base + 0x4470, 0); 5698c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART1_ROOT] = imx_clk_hw_gate4("uart1_root_clk", "uart1", base + 0x4490, 0); 5708c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART2_ROOT] = imx_clk_hw_gate4("uart2_root_clk", "uart2", base + 0x44a0, 0); 5718c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART3_ROOT] = imx_clk_hw_gate4("uart3_root_clk", "uart3", base + 0x44b0, 0); 5728c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_UART4_ROOT] = imx_clk_hw_gate4("uart4_root_clk", "uart4", base + 0x44c0, 0); 5738c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USB1_CTRL_ROOT] = imx_clk_hw_gate4("usb1_ctrl_root_clk", "usb_bus", base + 0x44d0, 0); 5748c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_ROOT] = imx_clk_hw_gate4("gpu3d_root_clk", "gpu3d_core", base + 0x44f0, 0); 5758c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USDHC1_ROOT] = imx_clk_hw_gate4("usdhc1_root_clk", "usdhc1", base + 0x4510, 0); 5768c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USDHC2_ROOT] = imx_clk_hw_gate4("usdhc2_root_clk", "usdhc2", base + 0x4520, 0); 5778c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_WDOG1_ROOT] = imx_clk_hw_gate4("wdog1_root_clk", "wdog", base + 0x4530, 0); 5788c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_WDOG2_ROOT] = imx_clk_hw_gate4("wdog2_root_clk", "wdog", base + 0x4540, 0); 5798c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_WDOG3_ROOT] = imx_clk_hw_gate4("wdog3_root_clk", "wdog", base + 0x4550, 0); 5808c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_G1_ROOT] = imx_clk_hw_gate4("vpu_g1_root_clk", "vpu_g1", base + 0x4560, 0); 5818c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU_BUS_ROOT] = imx_clk_hw_gate4("gpu_root_clk", "gpu_axi", base + 0x4570, 0); 5828c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_H1_ROOT] = imx_clk_hw_gate4("vpu_h1_root_clk", "vpu_h1", base + 0x4590, 0); 5838c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_G2_ROOT] = imx_clk_hw_gate4("vpu_g2_root_clk", "vpu_g2", base + 0x45a0, 0); 5848c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PDM_ROOT] = imx_clk_hw_gate2_shared2("pdm_root_clk", "pdm", base + 0x45b0, 0, &share_count_pdm); 5858c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_PDM_IPG] = imx_clk_hw_gate2_shared2("pdm_ipg_clk", "ipg_audio_root", base + 0x45b0, 0, &share_count_pdm); 5868c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_ROOT] = imx_clk_hw_gate2_shared2("disp_root_clk", "disp_dc8000", base + 0x45d0, 0, &share_count_disp); 5878c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_AXI_ROOT] = imx_clk_hw_gate2_shared2("disp_axi_root_clk", "disp_axi", base + 0x45d0, 0, &share_count_disp); 5888c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_APB_ROOT] = imx_clk_hw_gate2_shared2("disp_apb_root_clk", "disp_apb", base + 0x45d0, 0, &share_count_disp); 5898c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DISP_RTRM_ROOT] = imx_clk_hw_gate2_shared2("disp_rtrm_root_clk", "disp_rtrm", base + 0x45d0, 0, &share_count_disp); 5908c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_USDHC3_ROOT] = imx_clk_hw_gate4("usdhc3_root_clk", "usdhc3", base + 0x45e0, 0); 5918c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_TMU_ROOT] = imx_clk_hw_gate4("tmu_root_clk", "ipg_root", base + 0x4620, 0); 5928c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_VPU_DEC_ROOT] = imx_clk_hw_gate4("vpu_dec_root_clk", "vpu_bus", base + 0x4630, 0); 5938c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SDMA1_ROOT] = imx_clk_hw_gate4("sdma1_clk", "ipg_root", base + 0x43a0, 0); 5948c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SDMA2_ROOT] = imx_clk_hw_gate4("sdma2_clk", "ipg_audio_root", base + 0x43b0, 0); 5958c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_SDMA3_ROOT] = imx_clk_hw_gate4("sdma3_clk", "ipg_audio_root", base + 0x45f0, 0); 5968c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_ROOT] = imx_clk_hw_gate4("gpu2d_root_clk", "gpu2d_core", base + 0x4660, 0); 5978c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_CSI1_ROOT] = imx_clk_hw_gate4("csi1_root_clk", "csi1_core", base + 0x4650, 0); 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_GPT_3M] = imx_clk_hw_fixed_factor("gpt_3m", "osc_24m", 1, 8); 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DRAM_ALT_ROOT] = imx_clk_hw_fixed_factor("dram_alt_root", "dram_alt", 1, 4); 6028c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_DRAM_CORE] = imx_clk_hw_mux2_flags("dram_core_clk", base + 0x9800, 24, 1, imx8mm_dram_core_sels, ARRAY_SIZE(imx8mm_dram_core_sels), CLK_IS_CRITICAL); 6038c2ecf20Sopenharmony_ci 6048c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_ARM] = imx_clk_hw_cpu("arm", "arm_a53_core", 6058c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_A53_CORE]->clk, 6068c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_A53_CORE]->clk, 6078c2ecf20Sopenharmony_ci hws[IMX8MM_ARM_PLL_OUT]->clk, 6088c2ecf20Sopenharmony_ci hws[IMX8MM_CLK_A53_DIV]->clk); 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci imx_check_clk_hws(hws, IMX8MM_CLK_END); 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data); 6138c2ecf20Sopenharmony_ci if (ret < 0) { 6148c2ecf20Sopenharmony_ci dev_err(dev, "failed to register clks for i.MX8MM\n"); 6158c2ecf20Sopenharmony_ci goto unregister_hws; 6168c2ecf20Sopenharmony_ci } 6178c2ecf20Sopenharmony_ci 6188c2ecf20Sopenharmony_ci imx_register_uart_clocks(4); 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_ci return 0; 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ciunregister_hws: 6238c2ecf20Sopenharmony_ci imx_unregister_hw_clocks(hws, IMX8MM_CLK_END); 6248c2ecf20Sopenharmony_ci 6258c2ecf20Sopenharmony_ci return ret; 6268c2ecf20Sopenharmony_ci} 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_cistatic const struct of_device_id imx8mm_clk_of_match[] = { 6298c2ecf20Sopenharmony_ci { .compatible = "fsl,imx8mm-ccm" }, 6308c2ecf20Sopenharmony_ci { /* Sentinel */ }, 6318c2ecf20Sopenharmony_ci}; 6328c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, imx8mm_clk_of_match); 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_cistatic struct platform_driver imx8mm_clk_driver = { 6358c2ecf20Sopenharmony_ci .probe = imx8mm_clocks_probe, 6368c2ecf20Sopenharmony_ci .driver = { 6378c2ecf20Sopenharmony_ci .name = "imx8mm-ccm", 6388c2ecf20Sopenharmony_ci /* 6398c2ecf20Sopenharmony_ci * Disable bind attributes: clocks are not removed and 6408c2ecf20Sopenharmony_ci * reloading the driver will crash or break devices. 6418c2ecf20Sopenharmony_ci */ 6428c2ecf20Sopenharmony_ci .suppress_bind_attrs = true, 6438c2ecf20Sopenharmony_ci .of_match_table = of_match_ptr(imx8mm_clk_of_match), 6448c2ecf20Sopenharmony_ci }, 6458c2ecf20Sopenharmony_ci}; 6468c2ecf20Sopenharmony_cimodule_platform_driver(imx8mm_clk_driver); 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ciMODULE_AUTHOR("Bai Ping <ping.bai@nxp.com>"); 6498c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("NXP i.MX8MM clock driver"); 6508c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 651