18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2015 Freescale Semiconductor, Inc.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#include <dt-bindings/clock/imx6ul-clock.h>
78c2ecf20Sopenharmony_ci#include <linux/clk.h>
88c2ecf20Sopenharmony_ci#include <linux/clkdev.h>
98c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
108c2ecf20Sopenharmony_ci#include <linux/err.h>
118c2ecf20Sopenharmony_ci#include <linux/init.h>
128c2ecf20Sopenharmony_ci#include <linux/io.h>
138c2ecf20Sopenharmony_ci#include <linux/of.h>
148c2ecf20Sopenharmony_ci#include <linux/of_address.h>
158c2ecf20Sopenharmony_ci#include <linux/of_irq.h>
168c2ecf20Sopenharmony_ci#include <linux/types.h>
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#include "clk.h"
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_cistatic const char *pll_bypass_src_sels[] = { "osc", "dummy", };
218c2ecf20Sopenharmony_cistatic const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", };
228c2ecf20Sopenharmony_cistatic const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", };
238c2ecf20Sopenharmony_cistatic const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", };
248c2ecf20Sopenharmony_cistatic const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", };
258c2ecf20Sopenharmony_cistatic const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", };
268c2ecf20Sopenharmony_cistatic const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
278c2ecf20Sopenharmony_cistatic const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", };
288c2ecf20Sopenharmony_cistatic const char *ca7_secondary_sels[] = { "pll2_pfd2_396m", "pll2_bus", };
298c2ecf20Sopenharmony_cistatic const char *step_sels[] = { "osc", "ca7_secondary_sel", };
308c2ecf20Sopenharmony_cistatic const char *pll1_sw_sels[] = { "pll1_sys", "step", };
318c2ecf20Sopenharmony_cistatic const char *axi_alt_sels[] = { "pll2_pfd2_396m", "pll3_pfd1_540m", };
328c2ecf20Sopenharmony_cistatic const char *axi_sels[] = {"periph", "axi_alt_sel", };
338c2ecf20Sopenharmony_cistatic const char *periph_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", };
348c2ecf20Sopenharmony_cistatic const char *periph2_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll4_audio_div", };
358c2ecf20Sopenharmony_cistatic const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "pll2_bypass_src", };
368c2ecf20Sopenharmony_cistatic const char *periph2_clk2_sels[] = { "pll3_usb_otg", "osc", };
378c2ecf20Sopenharmony_cistatic const char *periph_sels[] = { "periph_pre", "periph_clk2", };
388c2ecf20Sopenharmony_cistatic const char *periph2_sels[] = { "periph2_pre", "periph2_clk2", };
398c2ecf20Sopenharmony_cistatic const char *usdhc_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
408c2ecf20Sopenharmony_cistatic const char *bch_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
418c2ecf20Sopenharmony_cistatic const char *gpmi_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
428c2ecf20Sopenharmony_cistatic const char *eim_slow_sels[] =  { "axi", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd0_720m", };
438c2ecf20Sopenharmony_cistatic const char *spdif_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", };
448c2ecf20Sopenharmony_cistatic const char *sai_sels[] = { "pll3_pfd2_508m", "pll5_video_div", "pll4_audio_div", };
458c2ecf20Sopenharmony_cistatic const char *lcdif_pre_sels[] = { "pll2_bus", "pll3_pfd3_454m", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd1_594m", "pll3_pfd1_540m", };
468c2ecf20Sopenharmony_cistatic const char *sim_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", };
478c2ecf20Sopenharmony_cistatic const char *ldb_di0_sels[] = { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_pfd3_594m", "pll2_pfd1_594m", "pll3_pfd3_454m", };
488c2ecf20Sopenharmony_cistatic const char *ldb_di0_div_sels[] = { "ldb_di0_div_3_5", "ldb_di0_div_7", };
498c2ecf20Sopenharmony_cistatic const char *ldb_di1_div_sels[] = { "ldb_di1_div_3_5", "ldb_di1_div_7", };
508c2ecf20Sopenharmony_cistatic const char *qspi1_sels[] = { "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_bus", "pll3_pfd3_454m", "pll3_pfd2_508m", };
518c2ecf20Sopenharmony_cistatic const char *enfc_sels[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd3_454m", "dummy", "dummy", "dummy", };
528c2ecf20Sopenharmony_cistatic const char *can_sels[] = { "pll3_60m", "osc", "pll3_80m", "dummy", };
538c2ecf20Sopenharmony_cistatic const char *ecspi_sels[] = { "pll3_60m", "osc", };
548c2ecf20Sopenharmony_cistatic const char *uart_sels[] = { "pll3_80m", "osc", };
558c2ecf20Sopenharmony_cistatic const char *perclk_sels[] = { "ipg", "osc", };
568c2ecf20Sopenharmony_cistatic const char *lcdif_sels[] = { "lcdif_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
578c2ecf20Sopenharmony_cistatic const char *csi_sels[] = { "osc", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", };
588c2ecf20Sopenharmony_cistatic const char *sim_sels[] = { "sim_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
598c2ecf20Sopenharmony_ci/* epdc_pre_sels, epdc_sels, esai_sels only exists on i.MX6ULL */
608c2ecf20Sopenharmony_cistatic const char *epdc_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", };
618c2ecf20Sopenharmony_cistatic const char *esai_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", };
628c2ecf20Sopenharmony_cistatic const char *epdc_sels[] = { "epdc_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
638c2ecf20Sopenharmony_cistatic const char *cko1_sels[] = { "dummy", "dummy", "dummy", "dummy", "dummy", "axi", "enfc", "dummy", "dummy",
648c2ecf20Sopenharmony_ci				   "dummy", "lcdif_pix", "ahb", "ipg", "ipg_per", "ckil", "pll4_audio_div", };
658c2ecf20Sopenharmony_cistatic const char *cko2_sels[] = { "dummy", "dummy", "dummy", "usdhc1", "dummy", "dummy", "ecspi_root", "dummy",
668c2ecf20Sopenharmony_ci				   "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "osc", "dummy",
678c2ecf20Sopenharmony_ci				   "dummy", "usdhc2", "sai1", "sai2", "sai3", "dummy", "dummy", "can_root",
688c2ecf20Sopenharmony_ci				   "dummy", "dummy", "dummy", "dummy", "uart_serial", "spdif", "dummy", "dummy", };
698c2ecf20Sopenharmony_cistatic const char *cko_sels[] = { "cko1", "cko2", };
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistatic struct clk_hw **hws;
728c2ecf20Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data;
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_cistatic const struct clk_div_table clk_enet_ref_table[] = {
758c2ecf20Sopenharmony_ci	{ .val = 0, .div = 20, },
768c2ecf20Sopenharmony_ci	{ .val = 1, .div = 10, },
778c2ecf20Sopenharmony_ci	{ .val = 2, .div = 5, },
788c2ecf20Sopenharmony_ci	{ .val = 3, .div = 4, },
798c2ecf20Sopenharmony_ci	{ }
808c2ecf20Sopenharmony_ci};
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic const struct clk_div_table post_div_table[] = {
838c2ecf20Sopenharmony_ci	{ .val = 2, .div = 1, },
848c2ecf20Sopenharmony_ci	{ .val = 1, .div = 2, },
858c2ecf20Sopenharmony_ci	{ .val = 0, .div = 4, },
868c2ecf20Sopenharmony_ci	{ }
878c2ecf20Sopenharmony_ci};
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_cistatic const struct clk_div_table video_div_table[] = {
908c2ecf20Sopenharmony_ci	{ .val = 0, .div = 1, },
918c2ecf20Sopenharmony_ci	{ .val = 1, .div = 2, },
928c2ecf20Sopenharmony_ci	{ .val = 2, .div = 1, },
938c2ecf20Sopenharmony_ci	{ .val = 3, .div = 4, },
948c2ecf20Sopenharmony_ci	{ }
958c2ecf20Sopenharmony_ci};
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_cistatic u32 share_count_asrc;
988c2ecf20Sopenharmony_cistatic u32 share_count_audio;
998c2ecf20Sopenharmony_cistatic u32 share_count_sai1;
1008c2ecf20Sopenharmony_cistatic u32 share_count_sai2;
1018c2ecf20Sopenharmony_cistatic u32 share_count_sai3;
1028c2ecf20Sopenharmony_cistatic u32 share_count_esai;
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_cistatic inline int clk_on_imx6ul(void)
1058c2ecf20Sopenharmony_ci{
1068c2ecf20Sopenharmony_ci	return of_machine_is_compatible("fsl,imx6ul");
1078c2ecf20Sopenharmony_ci}
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_cistatic inline int clk_on_imx6ull(void)
1108c2ecf20Sopenharmony_ci{
1118c2ecf20Sopenharmony_ci	return of_machine_is_compatible("fsl,imx6ull");
1128c2ecf20Sopenharmony_ci}
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_cistatic void __init imx6ul_clocks_init(struct device_node *ccm_node)
1158c2ecf20Sopenharmony_ci{
1168c2ecf20Sopenharmony_ci	struct device_node *np;
1178c2ecf20Sopenharmony_ci	void __iomem *base;
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	clk_hw_data = kzalloc(struct_size(clk_hw_data, hws,
1208c2ecf20Sopenharmony_ci					  IMX6UL_CLK_END), GFP_KERNEL);
1218c2ecf20Sopenharmony_ci	if (WARN_ON(!clk_hw_data))
1228c2ecf20Sopenharmony_ci		return;
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	clk_hw_data->num = IMX6UL_CLK_END;
1258c2ecf20Sopenharmony_ci	hws = clk_hw_data->hws;
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0);
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKIL] = imx_obtain_fixed_clk_hw(ccm_node, "ckil");
1308c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_OSC] = imx_obtain_fixed_clk_hw(ccm_node, "osc");
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	/* ipp_di clock is external input */
1338c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_IPP_DI0] = imx_obtain_fixed_clk_hw(ccm_node, "ipp_di0");
1348c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_IPP_DI1] = imx_obtain_fixed_clk_hw(ccm_node, "ipp_di1");
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci	np = of_find_compatible_node(NULL, NULL, "fsl,imx6ul-anatop");
1378c2ecf20Sopenharmony_ci	base = of_iomap(np, 0);
1388c2ecf20Sopenharmony_ci	of_node_put(np);
1398c2ecf20Sopenharmony_ci	WARN_ON(!base);
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1428c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1438c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1448c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1458c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1468c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1478c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS,	 "pll1", "osc", base + 0x00, 0x7f);
1508c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1);
1518c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB,	 "pll3", "osc", base + 0x10, 0x3);
1528c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV,	 "pll4", "osc", base + 0x70, 0x7f);
1538c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV,	 "pll5", "osc", base + 0xa0, 0x7f);
1548c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET,	 "pll6", "osc", base + 0xe0, 0x3);
1558c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB,	 "pll7", "osc", base + 0x20, 0x3);
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT);
1588c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT);
1598c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT);
1608c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT);
1618c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT);
1628c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT);
1638c2ecf20Sopenharmony_ci	hws[IMX6UL_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT);
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci	/* Do not bypass PLLs initially */
1668c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_PLL1_BYPASS]->clk, hws[IMX6UL_CLK_PLL1]->clk);
1678c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_PLL2_BYPASS]->clk, hws[IMX6UL_CLK_PLL2]->clk);
1688c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_PLL3_BYPASS]->clk, hws[IMX6UL_CLK_PLL3]->clk);
1698c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_PLL4_BYPASS]->clk, hws[IMX6UL_CLK_PLL4]->clk);
1708c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_PLL5_BYPASS]->clk, hws[IMX6UL_CLK_PLL5]->clk);
1718c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_PLL6_BYPASS]->clk, hws[IMX6UL_CLK_PLL6]->clk);
1728c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_PLL7_BYPASS]->clk, hws[IMX6UL_CLK_PLL7]->clk);
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL1_SYS]	= imx_clk_hw_fixed_factor("pll1_sys",	"pll1_bypass", 1, 1);
1758c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL2_BUS]	= imx_clk_hw_gate("pll2_bus",	"pll2_bypass", base + 0x30, 13);
1768c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3_USB_OTG]	= imx_clk_hw_gate("pll3_usb_otg",	"pll3_bypass", base + 0x10, 13);
1778c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL4_AUDIO]	= imx_clk_hw_gate("pll4_audio",	"pll4_bypass", base + 0x70, 13);
1788c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL5_VIDEO]	= imx_clk_hw_gate("pll5_video",	"pll5_bypass", base + 0xa0, 13);
1798c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL6_ENET]	= imx_clk_hw_gate("pll6_enet",	"pll6_bypass", base + 0xe0, 13);
1808c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL7_USB_HOST]	= imx_clk_hw_gate("pll7_usb_host",	"pll7_bypass", base + 0x20, 13);
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	/*
1838c2ecf20Sopenharmony_ci	 * Bit 20 is the reserved and read-only bit, we do this only for:
1848c2ecf20Sopenharmony_ci	 * - Do nothing for usbphy clk_enable/disable
1858c2ecf20Sopenharmony_ci	 * - Keep refcount when do usbphy clk_enable/disable, in that case,
1868c2ecf20Sopenharmony_ci	 * the clk framework many need to enable/disable usbphy's parent
1878c2ecf20Sopenharmony_ci	 */
1888c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg",  base + 0x10, 20);
1898c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20);
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	/*
1928c2ecf20Sopenharmony_ci	 * usbphy*_gate needs to be on after system boots up, and software
1938c2ecf20Sopenharmony_ci	 * never needs to control it anymore.
1948c2ecf20Sopenharmony_ci	 */
1958c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6);
1968c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6);
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	/*					name		   parent_name	   reg		idx */
1998c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL2_PFD0] = imx_clk_hw_pfd("pll2_pfd0_352m", "pll2_bus",	   base + 0x100, 0);
2008c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL2_PFD1] = imx_clk_hw_pfd("pll2_pfd1_594m", "pll2_bus",	   base + 0x100, 1);
2018c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL2_PFD2] = imx_clk_hw_pfd("pll2_pfd2_396m", "pll2_bus",	   base + 0x100, 2);
2028c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL2_PFD3] = imx_clk_hw_pfd("pll2_pfd3_594m", "pll2_bus",	   base + 0x100, 3);
2038c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3_PFD0] = imx_clk_hw_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0,  0);
2048c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3_PFD1] = imx_clk_hw_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0,  1);
2058c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3_PFD2] = imx_clk_hw_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0,	 2);
2068c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3_PFD3] = imx_clk_hw_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0,	 3);
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet_ref", "pll6_enet", 0,
2098c2ecf20Sopenharmony_ci			base + 0xe0, 0, 2, 0, clk_enet_ref_table, &imx_ccm_lock);
2108c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENET2_REF] = clk_hw_register_divider_table(NULL, "enet2_ref", "pll6_enet", 0,
2118c2ecf20Sopenharmony_ci			base + 0xe0, 2, 2, 0, clk_enet_ref_table, &imx_ccm_lock);
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENET2_REF_125M] = imx_clk_hw_gate("enet_ref_125m", "enet2_ref", base + 0xe0, 20);
2148c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENET_PTP_REF]	= imx_clk_hw_fixed_factor("enet_ptp_ref", "pll6_enet", 1, 20);
2158c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENET_PTP]	= imx_clk_hw_gate("enet_ptp", "enet_ptp_ref", base + 0xe0, 21);
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL4_POST_DIV]  = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio",
2188c2ecf20Sopenharmony_ci		 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock);
2198c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div",
2208c2ecf20Sopenharmony_ci		 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x170, 15, 1, 0, &imx_ccm_lock);
2218c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL5_POST_DIV]  = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video",
2228c2ecf20Sopenharmony_ci		 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock);
2238c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div",
2248c2ecf20Sopenharmony_ci		 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock);
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	/*						   name		parent_name	 mult  div */
2278c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1,	2);
2288c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3_80M]  = imx_clk_hw_fixed_factor("pll3_80m",  "pll3_usb_otg",   1,	6);
2298c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL3_60M]  = imx_clk_hw_fixed_factor("pll3_60m",  "pll3_usb_otg",   1,	8);
2308c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPT_3M]	   = imx_clk_hw_fixed_factor("gpt_3m",	"osc",		 1,	8);
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	np = ccm_node;
2338c2ecf20Sopenharmony_ci	base = of_iomap(np, 0);
2348c2ecf20Sopenharmony_ci	WARN_ON(!base);
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci	hws[IMX6UL_CA7_SECONDARY_SEL]	  = imx_clk_hw_mux("ca7_secondary_sel", base + 0xc, 3, 1, ca7_secondary_sels, ARRAY_SIZE(ca7_secondary_sels));
2378c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_STEP]		  = imx_clk_hw_mux("step", base + 0x0c, 8, 1, step_sels, ARRAY_SIZE(step_sels));
2388c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PLL1_SW]	  = imx_clk_hw_mux_flags("pll1_sw",   base + 0x0c, 2,  1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels), 0);
2398c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_AXI_ALT_SEL]	  = imx_clk_hw_mux("axi_alt_sel",		base + 0x14, 7,  1, axi_alt_sels, ARRAY_SIZE(axi_alt_sels));
2408c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_AXI_SEL]	  = imx_clk_hw_mux_flags("axi_sel",	base + 0x14, 6,  1, axi_sels, ARRAY_SIZE(axi_sels), 0);
2418c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH_PRE]	  = imx_clk_hw_mux("periph_pre",       base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels));
2428c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH2_PRE]	  = imx_clk_hw_mux("periph2_pre",      base + 0x18, 21, 2, periph2_pre_sels, ARRAY_SIZE(periph2_pre_sels));
2438c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH_CLK2_SEL]  = imx_clk_hw_mux("periph_clk2_sel",  base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels));
2448c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels));
2458c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_EIM_SLOW_SEL]	  = imx_clk_hw_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels, ARRAY_SIZE(eim_slow_sels));
2468c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPMI_SEL]	  = imx_clk_hw_mux("gpmi_sel",     base + 0x1c, 19, 1, gpmi_sels, ARRAY_SIZE(gpmi_sels));
2478c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_BCH_SEL]	  = imx_clk_hw_mux("bch_sel",	base + 0x1c, 18, 1, bch_sels, ARRAY_SIZE(bch_sels));
2488c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USDHC2_SEL]	  = imx_clk_hw_mux("usdhc2_sel",   base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
2498c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USDHC1_SEL]	  = imx_clk_hw_mux("usdhc1_sel",   base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
2508c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI3_SEL]	  = imx_clk_hw_mux("sai3_sel",     base + 0x1c, 14, 2, sai_sels, ARRAY_SIZE(sai_sels));
2518c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI2_SEL]         = imx_clk_hw_mux("sai2_sel",     base + 0x1c, 12, 2, sai_sels, ARRAY_SIZE(sai_sels));
2528c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI1_SEL]	  = imx_clk_hw_mux("sai1_sel",     base + 0x1c, 10, 2, sai_sels, ARRAY_SIZE(sai_sels));
2538c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_QSPI1_SEL]	  = imx_clk_hw_mux("qspi1_sel",    base + 0x1c, 7,  3, qspi1_sels, ARRAY_SIZE(qspi1_sels));
2548c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERCLK_SEL]	  = imx_clk_hw_mux("perclk_sel",	base + 0x1c, 6,  1, perclk_sels, ARRAY_SIZE(perclk_sels));
2558c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CAN_SEL]	  = imx_clk_hw_mux("can_sel",	base + 0x20, 8,  2, can_sels, ARRAY_SIZE(can_sels));
2568c2ecf20Sopenharmony_ci	if (clk_on_imx6ull())
2578c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_ESAI_SEL]	  = imx_clk_hw_mux("esai_sel",	base + 0x20, 19, 2, esai_sels, ARRAY_SIZE(esai_sels));
2588c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART_SEL]	  = imx_clk_hw_mux("uart_sel",	base + 0x24, 6,  1, uart_sels, ARRAY_SIZE(uart_sels));
2598c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENFC_SEL]	  = imx_clk_hw_mux("enfc_sel",	base + 0x2c, 15, 3, enfc_sels, ARRAY_SIZE(enfc_sels));
2608c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LDB_DI0_SEL]	  = imx_clk_hw_mux("ldb_di0_sel",	base + 0x2c, 9,  3, ldb_di0_sels, ARRAY_SIZE(ldb_di0_sels));
2618c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SPDIF_SEL]	  = imx_clk_hw_mux("spdif_sel",	base + 0x30, 20, 2, spdif_sels, ARRAY_SIZE(spdif_sels));
2628c2ecf20Sopenharmony_ci	if (clk_on_imx6ul()) {
2638c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_SIM_PRE_SEL]	= imx_clk_hw_mux("sim_pre_sel",	base + 0x34, 15, 3, sim_pre_sels, ARRAY_SIZE(sim_pre_sels));
2648c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_SIM_SEL]		= imx_clk_hw_mux("sim_sel",	base + 0x34, 9, 3, sim_sels, ARRAY_SIZE(sim_sels));
2658c2ecf20Sopenharmony_ci	} else if (clk_on_imx6ull()) {
2668c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_EPDC_PRE_SEL]	= imx_clk_hw_mux("epdc_pre_sel",	base + 0x34, 15, 3, epdc_pre_sels, ARRAY_SIZE(epdc_pre_sels));
2678c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_EPDC_SEL]	= imx_clk_hw_mux("epdc_sel",	base + 0x34, 9, 3, epdc_sels, ARRAY_SIZE(epdc_sels));
2688c2ecf20Sopenharmony_ci	}
2698c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ECSPI_SEL]	  = imx_clk_hw_mux("ecspi_sel",	base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels));
2708c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LCDIF_PRE_SEL]	  = imx_clk_hw_mux_flags("lcdif_pre_sel", base + 0x38, 15, 3, lcdif_pre_sels, ARRAY_SIZE(lcdif_pre_sels), CLK_SET_RATE_PARENT);
2718c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LCDIF_SEL]	  = imx_clk_hw_mux("lcdif_sel",	base + 0x38, 9, 3, lcdif_sels, ARRAY_SIZE(lcdif_sels));
2728c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CSI_SEL]		  = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels));
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LDB_DI0_DIV_SEL]  = imx_clk_hw_mux("ldb_di0", base + 0x20, 10, 1, ldb_di0_div_sels, ARRAY_SIZE(ldb_di0_div_sels));
2758c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LDB_DI1_DIV_SEL]  = imx_clk_hw_mux("ldb_di1", base + 0x20, 11, 1, ldb_di1_div_sels, ARRAY_SIZE(ldb_di1_div_sels));
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKO1_SEL]	  = imx_clk_hw_mux("cko1_sel", base + 0x60, 0,  4, cko1_sels, ARRAY_SIZE(cko1_sels));
2788c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKO2_SEL]	  = imx_clk_hw_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels));
2798c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKO]		  = imx_clk_hw_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels));
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LDB_DI0_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7);
2828c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LDB_DI0_DIV_7]	 = imx_clk_hw_fixed_factor("ldb_di0_div_7",   "ldb_di0_sel", 1, 7);
2838c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LDB_DI1_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di1_div_3_5", "qspi1_sel", 2, 7);
2848c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LDB_DI1_DIV_7]	 = imx_clk_hw_fixed_factor("ldb_di1_div_7",   "qspi1_sel", 1, 7);
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH]  = imx_clk_hw_busy_mux("periph",  base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels));
2878c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels));
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH_CLK2]	= imx_clk_hw_divider("periph_clk2",   "periph_clk2_sel",	base + 0x14, 27, 3);
2908c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERIPH2_CLK2]	= imx_clk_hw_divider("periph2_clk2",  "periph2_clk2_sel",	base + 0x14, 0,  3);
2918c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_IPG]		= imx_clk_hw_divider("ipg",	   "ahb",		base + 0x14, 8,	 2);
2928c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LCDIF_PODF]	= imx_clk_hw_divider("lcdif_podf",	   "lcdif_pred",	base + 0x18, 23, 3);
2938c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_QSPI1_PDOF]	= imx_clk_hw_divider("qspi1_podf",	   "qspi1_sel",		base + 0x1c, 26, 3);
2948c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_EIM_SLOW_PODF]	= imx_clk_hw_divider("eim_slow_podf", "eim_slow_sel",	base + 0x1c, 23, 3);
2958c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PERCLK]		= imx_clk_hw_divider("perclk",	   "perclk_sel",	base + 0x1c, 0,  6);
2968c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CAN_PODF]	= imx_clk_hw_divider("can_podf",	   "can_sel",		base + 0x20, 2,  6);
2978c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPMI_PODF]	= imx_clk_hw_divider("gpmi_podf",	   "gpmi_sel",		base + 0x24, 22, 3);
2988c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_BCH_PODF]	= imx_clk_hw_divider("bch_podf",	   "bch_sel",		base + 0x24, 19, 3);
2998c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USDHC2_PODF]	= imx_clk_hw_divider("usdhc2_podf",   "usdhc2_sel",	base + 0x24, 16, 3);
3008c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USDHC1_PODF]	= imx_clk_hw_divider("usdhc1_podf",   "usdhc1_sel",	base + 0x24, 11, 3);
3018c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART_PODF]	= imx_clk_hw_divider("uart_podf",	   "uart_sel",		base + 0x24, 0,  6);
3028c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI3_PRED]	= imx_clk_hw_divider("sai3_pred",	   "sai3_sel",		base + 0x28, 22, 3);
3038c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI3_PODF]	= imx_clk_hw_divider("sai3_podf",	   "sai3_pred",		base + 0x28, 16, 6);
3048c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI1_PRED]	= imx_clk_hw_divider("sai1_pred",	   "sai1_sel",		base + 0x28, 6,	 3);
3058c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI1_PODF]	= imx_clk_hw_divider("sai1_podf",	   "sai1_pred",		base + 0x28, 0,	 6);
3068c2ecf20Sopenharmony_ci	if (clk_on_imx6ull()) {
3078c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_ESAI_PRED]	= imx_clk_hw_divider("esai_pred",     "esai_sel",		base + 0x28, 9,  3);
3088c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_ESAI_PODF]	= imx_clk_hw_divider("esai_podf",     "esai_pred",		base + 0x28, 25, 3);
3098c2ecf20Sopenharmony_ci	}
3108c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENFC_PRED]	= imx_clk_hw_divider("enfc_pred",	   "enfc_sel",		base + 0x2c, 18, 3);
3118c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ENFC_PODF]	= imx_clk_hw_divider("enfc_podf",	   "enfc_pred",		base + 0x2c, 21, 6);
3128c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI2_PRED]	= imx_clk_hw_divider("sai2_pred",	   "sai2_sel",		base + 0x2c, 6,	 3);
3138c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI2_PODF]	= imx_clk_hw_divider("sai2_podf",	   "sai2_pred",		base + 0x2c, 0,  6);
3148c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SPDIF_PRED]	= imx_clk_hw_divider("spdif_pred",	   "spdif_sel",		base + 0x30, 25, 3);
3158c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SPDIF_PODF]	= imx_clk_hw_divider("spdif_podf",	   "spdif_pred",	base + 0x30, 22, 3);
3168c2ecf20Sopenharmony_ci	if (clk_on_imx6ul())
3178c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_SIM_PODF]	= imx_clk_hw_divider("sim_podf",	   "sim_pre_sel",	base + 0x34, 12, 3);
3188c2ecf20Sopenharmony_ci	else if (clk_on_imx6ull())
3198c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_EPDC_PODF]	= imx_clk_hw_divider("epdc_podf",	   "epdc_pre_sel",	base + 0x34, 12, 3);
3208c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ECSPI_PODF]	= imx_clk_hw_divider("ecspi_podf",	   "ecspi_sel",		base + 0x38, 19, 6);
3218c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LCDIF_PRED]	= imx_clk_hw_divider("lcdif_pred",	   "lcdif_pre_sel",	base + 0x38, 12, 3);
3228c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CSI_PODF]       = imx_clk_hw_divider("csi_podf",      "csi_sel",           base + 0x3c, 11, 3);
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKO1_PODF]	= imx_clk_hw_divider("cko1_podf",     "cko1_sel",          base + 0x60, 4,  3);
3258c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKO2_PODF]	= imx_clk_hw_divider("cko2_podf",     "cko2_sel",          base + 0x60, 21, 3);
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ARM]		= imx_clk_hw_busy_divider("arm",	    "pll1_sw",	base +	0x10, 0,  3,  base + 0x48, 16);
3288c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_MMDC_PODF]	= imx_clk_hw_busy_divider("mmdc_podf", "periph2",	base +  0x14, 3,  3,  base + 0x48, 2);
3298c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_AXI_PODF]	= imx_clk_hw_busy_divider("axi_podf",  "axi_sel",	base +  0x14, 16, 3,  base + 0x48, 0);
3308c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_AHB]		= imx_clk_hw_busy_divider("ahb",	    "periph",	base +  0x14, 10, 3,  base + 0x48, 1);
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ci	/* CCGR0 */
3338c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_AIPSTZ1]	= imx_clk_hw_gate2_flags("aips_tz1", "ahb", base + 0x68, 0, CLK_IS_CRITICAL);
3348c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_AIPSTZ2]	= imx_clk_hw_gate2_flags("aips_tz2", "ahb", base + 0x68, 2, CLK_IS_CRITICAL);
3358c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_APBHDMA]	= imx_clk_hw_gate2("apbh_dma",	"bch_podf",	base + 0x68,	4);
3368c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ASRC_IPG]	= imx_clk_hw_gate2_shared("asrc_ipg",	"ahb",	base + 0x68,	6, &share_count_asrc);
3378c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ASRC_MEM]	= imx_clk_hw_gate2_shared("asrc_mem",	"ahb",	base + 0x68,	6, &share_count_asrc);
3388c2ecf20Sopenharmony_ci	if (clk_on_imx6ul()) {
3398c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_CAAM_MEM]	= imx_clk_hw_gate2("caam_mem",	"ahb",		base + 0x68,	8);
3408c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_CAAM_ACLK]	= imx_clk_hw_gate2("caam_aclk",	"ahb",		base + 0x68,	10);
3418c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_CAAM_IPG]	= imx_clk_hw_gate2("caam_ipg",	"ipg",		base + 0x68,	12);
3428c2ecf20Sopenharmony_ci	} else if (clk_on_imx6ull()) {
3438c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_DCP_CLK]	= imx_clk_hw_gate2("dcp",		"ahb",		base + 0x68,	10);
3448c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_ENET]		= imx_clk_hw_gate2("enet",		"ipg",		base + 0x68,	12);
3458c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_ENET_AHB]	= imx_clk_hw_gate2("enet_ahb",	"ahb",		base + 0x68,	12);
3468c2ecf20Sopenharmony_ci	}
3478c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CAN1_IPG]	= imx_clk_hw_gate2("can1_ipg",	"ipg",		base + 0x68,	14);
3488c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CAN1_SERIAL]	= imx_clk_hw_gate2("can1_serial",	"can_podf",	base + 0x68,	16);
3498c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CAN2_IPG]	= imx_clk_hw_gate2("can2_ipg",	"ipg",		base + 0x68,	18);
3508c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CAN2_SERIAL]	= imx_clk_hw_gate2("can2_serial",	"can_podf",	base + 0x68,	20);
3518c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPT2_BUS]	= imx_clk_hw_gate2("gpt2_bus",	"perclk",	base + 0x68,	24);
3528c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPT2_SERIAL]	= imx_clk_hw_gate2("gpt2_serial",	"perclk",	base + 0x68,	26);
3538c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART2_IPG]	= imx_clk_hw_gate2("uart2_ipg",	"ipg",		base + 0x68,	28);
3548c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART2_SERIAL]	= imx_clk_hw_gate2("uart2_serial",	"uart_podf",	base + 0x68,	28);
3558c2ecf20Sopenharmony_ci	if (clk_on_imx6ull())
3568c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_AIPSTZ3]	= imx_clk_hw_gate2("aips_tz3",	"ahb",		 base + 0x80,	18);
3578c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPIO2]		= imx_clk_hw_gate2("gpio2",	"ipg",		base + 0x68,	30);
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	/* CCGR1 */
3608c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ECSPI1]		= imx_clk_hw_gate2("ecspi1",	"ecspi_podf",	base + 0x6c,	0);
3618c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ECSPI2]		= imx_clk_hw_gate2("ecspi2",	"ecspi_podf",	base + 0x6c,	2);
3628c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ECSPI3]		= imx_clk_hw_gate2("ecspi3",	"ecspi_podf",	base + 0x6c,	4);
3638c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ECSPI4]		= imx_clk_hw_gate2("ecspi4",	"ecspi_podf",	base + 0x6c,	6);
3648c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ADC2]		= imx_clk_hw_gate2("adc2",		"ipg",		base + 0x6c,	8);
3658c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART3_IPG]	= imx_clk_hw_gate2("uart3_ipg",	"ipg",		base + 0x6c,	10);
3668c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART3_SERIAL]	= imx_clk_hw_gate2("uart3_serial",	"uart_podf",	base + 0x6c,	10);
3678c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_EPIT1]		= imx_clk_hw_gate2("epit1",	"perclk",	base + 0x6c,	12);
3688c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_EPIT2]		= imx_clk_hw_gate2("epit2",	"perclk",	base + 0x6c,	14);
3698c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ADC1]		= imx_clk_hw_gate2("adc1",		"ipg",		base + 0x6c,	16);
3708c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPT1_BUS]	= imx_clk_hw_gate2("gpt1_bus",	"perclk",	base + 0x6c,	20);
3718c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPT1_SERIAL]	= imx_clk_hw_gate2("gpt1_serial",	"perclk",	base + 0x6c,	22);
3728c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART4_IPG]	= imx_clk_hw_gate2("uart4_ipg",	"ipg",		base + 0x6c,	24);
3738c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART4_SERIAL]	= imx_clk_hw_gate2("uart4_serial",	"uart_podf",	base + 0x6c,	24);
3748c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPIO1]		= imx_clk_hw_gate2("gpio1",	"ipg",		base + 0x6c,	26);
3758c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPIO5]		= imx_clk_hw_gate2("gpio5",	"ipg",		base + 0x6c,	30);
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_ci	/* CCGR2 */
3788c2ecf20Sopenharmony_ci	if (clk_on_imx6ull()) {
3798c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_ESAI_EXTAL]	= imx_clk_hw_gate2_shared("esai_extal",	"esai_podf",	base + 0x70,	0, &share_count_esai);
3808c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_ESAI_IPG]	= imx_clk_hw_gate2_shared("esai_ipg",	"ahb",		base + 0x70,	0, &share_count_esai);
3818c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_ESAI_MEM]	= imx_clk_hw_gate2_shared("esai_mem",	"ahb",		base + 0x70,	0, &share_count_esai);
3828c2ecf20Sopenharmony_ci	}
3838c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CSI]		= imx_clk_hw_gate2("csi",		"csi_podf",		base + 0x70,	2);
3848c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_I2C1]		= imx_clk_hw_gate2("i2c1",		"perclk",	base + 0x70,	6);
3858c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_I2C2]		= imx_clk_hw_gate2("i2c2",		"perclk",	base + 0x70,	8);
3868c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_I2C3]		= imx_clk_hw_gate2("i2c3",		"perclk",	base + 0x70,	10);
3878c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_OCOTP]		= imx_clk_hw_gate2("ocotp",	"ipg",		base + 0x70,	12);
3888c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_IOMUXC]		= imx_clk_hw_gate2("iomuxc",	"lcdif_podf",	base + 0x70,	14);
3898c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPIO3]		= imx_clk_hw_gate2("gpio3",	"ipg",		base + 0x70,	26);
3908c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LCDIF_APB]	= imx_clk_hw_gate2("lcdif_apb",	"axi",		base + 0x70,	28);
3918c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PXP]		= imx_clk_hw_gate2("pxp",		"axi",		base + 0x70,	30);
3928c2ecf20Sopenharmony_ci
3938c2ecf20Sopenharmony_ci	/* CCGR3 */
3948c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART5_IPG]	= imx_clk_hw_gate2("uart5_ipg",	"ipg",		base + 0x74,	2);
3958c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART5_SERIAL]	= imx_clk_hw_gate2("uart5_serial",	"uart_podf",	base + 0x74,	2);
3968c2ecf20Sopenharmony_ci	if (clk_on_imx6ul()) {
3978c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_ENET]		= imx_clk_hw_gate2("enet",		"ipg",		base + 0x74,	4);
3988c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_ENET_AHB]	= imx_clk_hw_gate2("enet_ahb",	"ahb",		base + 0x74,	4);
3998c2ecf20Sopenharmony_ci	} else if (clk_on_imx6ull()) {
4008c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_EPDC_ACLK]	= imx_clk_hw_gate2("epdc_aclk",	"axi",		base + 0x74,	4);
4018c2ecf20Sopenharmony_ci		hws[IMX6ULL_CLK_EPDC_PIX]	= imx_clk_hw_gate2("epdc_pix",	"epdc_podf",	base + 0x74,	4);
4028c2ecf20Sopenharmony_ci	}
4038c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART6_IPG]	= imx_clk_hw_gate2("uart6_ipg",	"ipg",		base + 0x74,	6);
4048c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART6_SERIAL]	= imx_clk_hw_gate2("uart6_serial",	"uart_podf",	base + 0x74,	6);
4058c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_LCDIF_PIX]	= imx_clk_hw_gate2("lcdif_pix",	"lcdif_podf",	base + 0x74,	10);
4068c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPIO4]		= imx_clk_hw_gate2("gpio4",	"ipg",		base + 0x74,	12);
4078c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_QSPI]		= imx_clk_hw_gate2("qspi1",	"qspi1_podf",	base + 0x74,	14);
4088c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_WDOG1]		= imx_clk_hw_gate2("wdog1",	"ipg",		base + 0x74,	16);
4098c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_MMDC_P0_FAST]	= imx_clk_hw_gate_flags("mmdc_p0_fast", "mmdc_podf", base + 0x74,	20, CLK_IS_CRITICAL);
4108c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_MMDC_P0_IPG]	= imx_clk_hw_gate2_flags("mmdc_p0_ipg",	"ipg",		base + 0x74,	24, CLK_IS_CRITICAL);
4118c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_MMDC_P1_IPG]	= imx_clk_hw_gate2_flags("mmdc_p1_ipg",	"ipg",		base + 0x74,	26, CLK_IS_CRITICAL);
4128c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_AXI]		= imx_clk_hw_gate_flags("axi",	"axi_podf",	base + 0x74,	28, CLK_IS_CRITICAL);
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	/* CCGR4 */
4158c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PER_BCH]	= imx_clk_hw_gate2("per_bch",	"bch_podf",	base + 0x78,	12);
4168c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM1]		= imx_clk_hw_gate2("pwm1",		"perclk",	base + 0x78,	16);
4178c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM2]		= imx_clk_hw_gate2("pwm2",		"perclk",	base + 0x78,	18);
4188c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM3]		= imx_clk_hw_gate2("pwm3",		"perclk",	base + 0x78,	20);
4198c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM4]		= imx_clk_hw_gate2("pwm4",		"perclk",	base + 0x78,	22);
4208c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPMI_BCH_APB]	= imx_clk_hw_gate2("gpmi_bch_apb",	"bch_podf",	base + 0x78,	24);
4218c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPMI_BCH]	= imx_clk_hw_gate2("gpmi_bch",	"gpmi_podf",	base + 0x78,	26);
4228c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPMI_IO]	= imx_clk_hw_gate2("gpmi_io",	"enfc_podf",	base + 0x78,	28);
4238c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_GPMI_APB]	= imx_clk_hw_gate2("gpmi_apb",	"bch_podf",	base + 0x78,	30);
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	/* CCGR5 */
4268c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_ROM]		= imx_clk_hw_gate2_flags("rom",	"ahb",		base + 0x7c,	0,	CLK_IS_CRITICAL);
4278c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SDMA]		= imx_clk_hw_gate2("sdma",		"ahb",		base + 0x7c,	6);
4288c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_KPP]		= imx_clk_hw_gate2("kpp",		"ipg",		base + 0x7c,	8);
4298c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_WDOG2]		= imx_clk_hw_gate2("wdog2",	"ipg",		base + 0x7c,	10);
4308c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SPBA]		= imx_clk_hw_gate2("spba",		"ipg",		base + 0x7c,	12);
4318c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SPDIF]		= imx_clk_hw_gate2_shared("spdif",		"spdif_podf",	base + 0x7c,	14, &share_count_audio);
4328c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SPDIF_GCLK]	= imx_clk_hw_gate2_shared("spdif_gclk",	"ipg",		base + 0x7c,	14, &share_count_audio);
4338c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI3]		= imx_clk_hw_gate2_shared("sai3",		"sai3_podf",	base + 0x7c,	22, &share_count_sai3);
4348c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI3_IPG]	= imx_clk_hw_gate2_shared("sai3_ipg",	"ipg",		base + 0x7c,	22, &share_count_sai3);
4358c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART1_IPG]	= imx_clk_hw_gate2("uart1_ipg",	"ipg",		base + 0x7c,	24);
4368c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART1_SERIAL]	= imx_clk_hw_gate2("uart1_serial",	"uart_podf",	base + 0x7c,	24);
4378c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART7_IPG]	= imx_clk_hw_gate2("uart7_ipg",	"ipg",		base + 0x7c,	26);
4388c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART7_SERIAL]	= imx_clk_hw_gate2("uart7_serial",	"uart_podf",	base + 0x7c,	26);
4398c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI1]		= imx_clk_hw_gate2_shared("sai1",		"sai1_podf",	base + 0x7c,	28, &share_count_sai1);
4408c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI1_IPG]	= imx_clk_hw_gate2_shared("sai1_ipg",	"ipg",		base + 0x7c,	28, &share_count_sai1);
4418c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI2]		= imx_clk_hw_gate2_shared("sai2",		"sai2_podf",	base + 0x7c,	30, &share_count_sai2);
4428c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_SAI2_IPG]	= imx_clk_hw_gate2_shared("sai2_ipg",	"ipg",		base + 0x7c,	30, &share_count_sai2);
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci	/* CCGR6 */
4458c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USBOH3]		= imx_clk_hw_gate2("usboh3",	"ipg",		 base + 0x80,	0);
4468c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USDHC1]		= imx_clk_hw_gate2("usdhc1",	"usdhc1_podf",	 base + 0x80,	2);
4478c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_USDHC2]		= imx_clk_hw_gate2("usdhc2",	"usdhc2_podf",	 base + 0x80,	4);
4488c2ecf20Sopenharmony_ci	if (clk_on_imx6ul()) {
4498c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_SIM1]		= imx_clk_hw_gate2("sim1",		"sim_sel",	 base + 0x80,	6);
4508c2ecf20Sopenharmony_ci		hws[IMX6UL_CLK_SIM2]		= imx_clk_hw_gate2("sim2",		"sim_sel",	 base + 0x80,	8);
4518c2ecf20Sopenharmony_ci	}
4528c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_EIM]		= imx_clk_hw_gate2("eim",		"eim_slow_podf", base + 0x80,	10);
4538c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM8]		= imx_clk_hw_gate2("pwm8",		"perclk",	 base + 0x80,	16);
4548c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART8_IPG]	= imx_clk_hw_gate2("uart8_ipg",	"ipg",		 base + 0x80,	14);
4558c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_UART8_SERIAL]	= imx_clk_hw_gate2("uart8_serial", "uart_podf",	 base + 0x80,	14);
4568c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_WDOG3]		= imx_clk_hw_gate2("wdog3",	"ipg",		 base + 0x80,	20);
4578c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_I2C4]		= imx_clk_hw_gate2("i2c4",		"perclk",	 base + 0x80,	24);
4588c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM5]		= imx_clk_hw_gate2("pwm5",		"perclk",	 base + 0x80,	26);
4598c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM6]		= imx_clk_hw_gate2("pwm6",		"perclk",	 base +	0x80,	28);
4608c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_PWM7]		= imx_clk_hw_gate2("pwm7",		"perclk",	 base + 0x80,	30);
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_ci	/* CCOSR */
4638c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKO1]		= imx_clk_hw_gate("cko1",		"cko1_podf",	 base + 0x60,	7);
4648c2ecf20Sopenharmony_ci	hws[IMX6UL_CLK_CKO2]		= imx_clk_hw_gate("cko2",		"cko2_podf",	 base + 0x60,	24);
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_ci	/* mask handshake of mmdc */
4678c2ecf20Sopenharmony_ci	imx_mmdc_mask_handshake(base, 0);
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	imx_check_clk_hws(hws, IMX6UL_CLK_END);
4708c2ecf20Sopenharmony_ci
4718c2ecf20Sopenharmony_ci	of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data);
4728c2ecf20Sopenharmony_ci
4738c2ecf20Sopenharmony_ci	/*
4748c2ecf20Sopenharmony_ci	 * Lower the AHB clock rate before changing the parent clock source,
4758c2ecf20Sopenharmony_ci	 * as AHB clock rate can NOT be higher than 133MHz, but its parent
4768c2ecf20Sopenharmony_ci	 * will be switched from 396MHz PFD to 528MHz PLL in order to increase
4778c2ecf20Sopenharmony_ci	 * AXI clock rate, so we need to lower AHB rate first to make sure at
4788c2ecf20Sopenharmony_ci	 * any time, AHB rate is <= 133MHz.
4798c2ecf20Sopenharmony_ci	 */
4808c2ecf20Sopenharmony_ci	clk_set_rate(hws[IMX6UL_CLK_AHB]->clk, 99000000);
4818c2ecf20Sopenharmony_ci
4828c2ecf20Sopenharmony_ci	/* Change periph_pre clock to pll2_bus to adjust AXI rate to 264MHz */
4838c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_CLK_PERIPH_CLK2_SEL]->clk, hws[IMX6UL_CLK_OSC]->clk);
4848c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_CLK_PERIPH]->clk, hws[IMX6UL_CLK_PERIPH_CLK2]->clk);
4858c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_CLK_PERIPH_PRE]->clk, hws[IMX6UL_CLK_PLL2_BUS]->clk);
4868c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_CLK_PERIPH]->clk, hws[IMX6UL_CLK_PERIPH_PRE]->clk);
4878c2ecf20Sopenharmony_ci
4888c2ecf20Sopenharmony_ci	/* Make sure AHB rate is 132MHz  */
4898c2ecf20Sopenharmony_ci	clk_set_rate(hws[IMX6UL_CLK_AHB]->clk, 132000000);
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_ci	/* set perclk to from OSC */
4928c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_CLK_PERCLK_SEL]->clk, hws[IMX6UL_CLK_OSC]->clk);
4938c2ecf20Sopenharmony_ci
4948c2ecf20Sopenharmony_ci	clk_set_rate(hws[IMX6UL_CLK_ENET_REF]->clk, 50000000);
4958c2ecf20Sopenharmony_ci	clk_set_rate(hws[IMX6UL_CLK_ENET2_REF]->clk, 50000000);
4968c2ecf20Sopenharmony_ci	clk_set_rate(hws[IMX6UL_CLK_CSI]->clk, 24000000);
4978c2ecf20Sopenharmony_ci
4988c2ecf20Sopenharmony_ci	if (clk_on_imx6ull())
4998c2ecf20Sopenharmony_ci		clk_prepare_enable(hws[IMX6UL_CLK_AIPSTZ3]->clk);
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	if (IS_ENABLED(CONFIG_USB_MXS_PHY)) {
5028c2ecf20Sopenharmony_ci		clk_prepare_enable(hws[IMX6UL_CLK_USBPHY1_GATE]->clk);
5038c2ecf20Sopenharmony_ci		clk_prepare_enable(hws[IMX6UL_CLK_USBPHY2_GATE]->clk);
5048c2ecf20Sopenharmony_ci	}
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_CLK_CAN_SEL]->clk, hws[IMX6UL_CLK_PLL3_80M]->clk);
5078c2ecf20Sopenharmony_ci	if (clk_on_imx6ul())
5088c2ecf20Sopenharmony_ci		clk_set_parent(hws[IMX6UL_CLK_SIM_PRE_SEL]->clk, hws[IMX6UL_CLK_PLL3_USB_OTG]->clk);
5098c2ecf20Sopenharmony_ci	else if (clk_on_imx6ull())
5108c2ecf20Sopenharmony_ci		clk_set_parent(hws[IMX6ULL_CLK_EPDC_PRE_SEL]->clk, hws[IMX6UL_CLK_PLL3_PFD2]->clk);
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci	clk_set_parent(hws[IMX6UL_CLK_ENFC_SEL]->clk, hws[IMX6UL_CLK_PLL2_PFD2]->clk);
5138c2ecf20Sopenharmony_ci}
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_ciCLK_OF_DECLARE(imx6ul, "fsl,imx6ul-ccm", imx6ul_clocks_init);
516