18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2014 Freescale Semiconductor, Inc. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <dt-bindings/clock/imx6sx-clock.h> 78c2ecf20Sopenharmony_ci#include <linux/bits.h> 88c2ecf20Sopenharmony_ci#include <linux/clk.h> 98c2ecf20Sopenharmony_ci#include <linux/clkdev.h> 108c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 118c2ecf20Sopenharmony_ci#include <linux/err.h> 128c2ecf20Sopenharmony_ci#include <linux/init.h> 138c2ecf20Sopenharmony_ci#include <linux/io.h> 148c2ecf20Sopenharmony_ci#include <linux/of.h> 158c2ecf20Sopenharmony_ci#include <linux/of_address.h> 168c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 178c2ecf20Sopenharmony_ci#include <linux/types.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include "clk.h" 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_cistatic const char *step_sels[] = { "osc", "pll2_pfd2_396m", }; 228c2ecf20Sopenharmony_cistatic const char *pll1_sw_sels[] = { "pll1_sys", "step", }; 238c2ecf20Sopenharmony_cistatic const char *periph_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", }; 248c2ecf20Sopenharmony_cistatic const char *periph2_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll4_audio_div", }; 258c2ecf20Sopenharmony_cistatic const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "osc", }; 268c2ecf20Sopenharmony_cistatic const char *periph2_clk2_sels[] = { "pll3_usb_otg", "osc", }; 278c2ecf20Sopenharmony_cistatic const char *periph_sels[] = { "periph_pre", "periph_clk2", }; 288c2ecf20Sopenharmony_cistatic const char *periph2_sels[] = { "periph2_pre", "periph2_clk2", }; 298c2ecf20Sopenharmony_cistatic const char *ocram_sels[] = { "periph", "pll2_pfd2_396m", "periph", "pll3_pfd1_540m", }; 308c2ecf20Sopenharmony_cistatic const char *audio_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", }; 318c2ecf20Sopenharmony_cistatic const char *gpu_axi_sels[] = { "pll2_pfd2_396m", "pll3_pfd0_720m", "pll3_pfd1_540m", "pll2_bus", }; 328c2ecf20Sopenharmony_cistatic const char *gpu_core_sels[] = { "pll3_pfd1_540m", "pll3_pfd0_720m", "pll2_bus", "pll2_pfd2_396m", }; 338c2ecf20Sopenharmony_cistatic const char *ldb_di0_div_sels[] = { "ldb_di0_div_3_5", "ldb_di0_div_7", }; 348c2ecf20Sopenharmony_cistatic const char *ldb_di1_div_sels[] = { "ldb_di1_div_3_5", "ldb_di1_div_7", }; 358c2ecf20Sopenharmony_cistatic const char *ldb_di0_sels[] = { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_pfd3_594m", "pll2_pfd1_594m", "pll3_pfd3_454m", }; 368c2ecf20Sopenharmony_cistatic const char *ldb_di1_sels[] = { "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_bus", "pll3_pfd3_454m", "pll3_pfd2_508m", }; 378c2ecf20Sopenharmony_cistatic const char *pcie_axi_sels[] = { "axi", "ahb", }; 388c2ecf20Sopenharmony_cistatic const char *ssi_sels[] = { "pll3_pfd2_508m", "pll5_video_div", "pll4_audio_div", }; 398c2ecf20Sopenharmony_cistatic const char *qspi1_sels[] = { "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_bus", "pll3_pfd3_454m", "pll3_pfd2_508m", }; 408c2ecf20Sopenharmony_cistatic const char *perclk_sels[] = { "ipg", "osc", }; 418c2ecf20Sopenharmony_cistatic const char *usdhc_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", }; 428c2ecf20Sopenharmony_cistatic const char *vid_sels[] = { "pll3_pfd1_540m", "pll3_usb_otg", "pll3_pfd3_454m", "pll4_audio_div", "pll5_video_div", }; 438c2ecf20Sopenharmony_cistatic const char *can_sels[] = { "pll3_60m", "osc", "pll3_80m", "dummy", }; 448c2ecf20Sopenharmony_cistatic const char *uart_sels[] = { "pll3_80m", "osc", }; 458c2ecf20Sopenharmony_cistatic const char *qspi2_sels[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd3_454m", "dummy", "dummy", "dummy", }; 468c2ecf20Sopenharmony_cistatic const char *enet_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", }; 478c2ecf20Sopenharmony_cistatic const char *enet_sels[] = { "enet_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", }; 488c2ecf20Sopenharmony_cistatic const char *m4_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "osc", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd3_454m", }; 498c2ecf20Sopenharmony_cistatic const char *m4_sels[] = { "m4_pre_sel", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", }; 508c2ecf20Sopenharmony_cistatic const char *eim_slow_sels[] = { "ocram", "pll3_usb_otg", "pll2_pfd2_396m", "pll2_pfd0_352m", }; 518c2ecf20Sopenharmony_cistatic const char *ecspi_sels[] = { "pll3_60m", "osc", }; 528c2ecf20Sopenharmony_cistatic const char *lcdif1_pre_sels[] = { "pll2_bus", "pll3_pfd3_454m", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd1_594m", "pll3_pfd1_540m", }; 538c2ecf20Sopenharmony_cistatic const char *lcdif1_sels[] = { "lcdif1_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", }; 548c2ecf20Sopenharmony_cistatic const char *lcdif2_pre_sels[] = { "pll2_bus", "pll3_pfd3_454m", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd3_594m", "pll3_pfd1_540m", }; 558c2ecf20Sopenharmony_cistatic const char *lcdif2_sels[] = { "lcdif2_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", }; 568c2ecf20Sopenharmony_cistatic const char *display_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll3_usb_otg", "pll3_pfd1_540m", }; 578c2ecf20Sopenharmony_cistatic const char *csi_sels[] = { "osc", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", }; 588c2ecf20Sopenharmony_cistatic const char *cko1_sels[] = { 598c2ecf20Sopenharmony_ci "dummy", "dummy", "dummy", "dummy", 608c2ecf20Sopenharmony_ci "vadc", "ocram", "qspi2", "m4", "enet_ahb", "lcdif2_pix", 618c2ecf20Sopenharmony_ci "lcdif1_pix", "ahb", "ipg", "perclk", "ckil", "pll4_audio_div", 628c2ecf20Sopenharmony_ci}; 638c2ecf20Sopenharmony_cistatic const char *cko2_sels[] = { 648c2ecf20Sopenharmony_ci "dummy", "mmdc_p0_fast", "usdhc4", "usdhc1", "dummy", "wrck", 658c2ecf20Sopenharmony_ci "ecspi_root", "dummy", "usdhc3", "pcie", "arm", "csi_core", 668c2ecf20Sopenharmony_ci "display_axi", "dummy", "osc", "dummy", "dummy", 678c2ecf20Sopenharmony_ci "usdhc2", "ssi1", "ssi2", "ssi3", "gpu_axi_podf", "dummy", 688c2ecf20Sopenharmony_ci "can_podf", "lvds1_out", "qspi1", "esai_extal", "eim_slow", 698c2ecf20Sopenharmony_ci "uart_serial", "spdif", "audio", "dummy", 708c2ecf20Sopenharmony_ci}; 718c2ecf20Sopenharmony_cistatic const char *cko_sels[] = { "cko1", "cko2", }; 728c2ecf20Sopenharmony_cistatic const char *lvds_sels[] = { 738c2ecf20Sopenharmony_ci "arm", "pll1_sys", "dummy", "dummy", "dummy", "dummy", "dummy", "pll5_video_div", 748c2ecf20Sopenharmony_ci "dummy", "dummy", "pcie_ref_125m", "dummy", "usbphy1", "usbphy2", 758c2ecf20Sopenharmony_ci}; 768c2ecf20Sopenharmony_cistatic const char *pll_bypass_src_sels[] = { "osc", "lvds1_in", "lvds2_in", "dummy", }; 778c2ecf20Sopenharmony_cistatic const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", }; 788c2ecf20Sopenharmony_cistatic const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", }; 798c2ecf20Sopenharmony_cistatic const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", }; 808c2ecf20Sopenharmony_cistatic const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", }; 818c2ecf20Sopenharmony_cistatic const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", }; 828c2ecf20Sopenharmony_cistatic const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", }; 838c2ecf20Sopenharmony_cistatic const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", }; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_cistatic struct clk_hw **hws; 868c2ecf20Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_cistatic const struct clk_div_table clk_enet_ref_table[] = { 898c2ecf20Sopenharmony_ci { .val = 0, .div = 20, }, 908c2ecf20Sopenharmony_ci { .val = 1, .div = 10, }, 918c2ecf20Sopenharmony_ci { .val = 2, .div = 5, }, 928c2ecf20Sopenharmony_ci { .val = 3, .div = 4, }, 938c2ecf20Sopenharmony_ci { } 948c2ecf20Sopenharmony_ci}; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cistatic const struct clk_div_table post_div_table[] = { 978c2ecf20Sopenharmony_ci { .val = 2, .div = 1, }, 988c2ecf20Sopenharmony_ci { .val = 1, .div = 2, }, 998c2ecf20Sopenharmony_ci { .val = 0, .div = 4, }, 1008c2ecf20Sopenharmony_ci { } 1018c2ecf20Sopenharmony_ci}; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_cistatic const struct clk_div_table video_div_table[] = { 1048c2ecf20Sopenharmony_ci { .val = 0, .div = 1, }, 1058c2ecf20Sopenharmony_ci { .val = 1, .div = 2, }, 1068c2ecf20Sopenharmony_ci { .val = 2, .div = 1, }, 1078c2ecf20Sopenharmony_ci { .val = 3, .div = 4, }, 1088c2ecf20Sopenharmony_ci { } 1098c2ecf20Sopenharmony_ci}; 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic u32 share_count_asrc; 1128c2ecf20Sopenharmony_cistatic u32 share_count_audio; 1138c2ecf20Sopenharmony_cistatic u32 share_count_esai; 1148c2ecf20Sopenharmony_cistatic u32 share_count_ssi1; 1158c2ecf20Sopenharmony_cistatic u32 share_count_ssi2; 1168c2ecf20Sopenharmony_cistatic u32 share_count_ssi3; 1178c2ecf20Sopenharmony_cistatic u32 share_count_sai1; 1188c2ecf20Sopenharmony_cistatic u32 share_count_sai2; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_cistatic void __init imx6sx_clocks_init(struct device_node *ccm_node) 1218c2ecf20Sopenharmony_ci{ 1228c2ecf20Sopenharmony_ci struct device_node *np; 1238c2ecf20Sopenharmony_ci void __iomem *base; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci clk_hw_data = kzalloc(struct_size(clk_hw_data, hws, 1268c2ecf20Sopenharmony_ci IMX6SX_CLK_CLK_END), GFP_KERNEL); 1278c2ecf20Sopenharmony_ci if (WARN_ON(!clk_hw_data)) 1288c2ecf20Sopenharmony_ci return; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci clk_hw_data->num = IMX6SX_CLK_CLK_END; 1318c2ecf20Sopenharmony_ci hws = clk_hw_data->hws; 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKIL] = imx_obtain_fixed_clk_hw(ccm_node, "ckil"); 1368c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_OSC] = imx_obtain_fixed_clk_hw(ccm_node, "osc"); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci /* ipp_di clock is external input */ 1398c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_IPP_DI0] = imx_obtain_fixed_clk_hw(ccm_node, "ipp_di0"); 1408c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_IPP_DI1] = imx_obtain_fixed_clk_hw(ccm_node, "ipp_di1"); 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci /* Clock source from external clock via CLK1/2 PAD */ 1438c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ANACLK1] = imx_obtain_fixed_clk_hw(ccm_node, "anaclk1"); 1448c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ANACLK2] = imx_obtain_fixed_clk_hw(ccm_node, "anaclk2"); 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "fsl,imx6sx-anatop"); 1478c2ecf20Sopenharmony_ci base = of_iomap(np, 0); 1488c2ecf20Sopenharmony_ci WARN_ON(!base); 1498c2ecf20Sopenharmony_ci of_node_put(np); 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci hws[IMX6SX_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 1528c2ecf20Sopenharmony_ci hws[IMX6SX_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 1538c2ecf20Sopenharmony_ci hws[IMX6SX_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 1548c2ecf20Sopenharmony_ci hws[IMX6SX_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 1558c2ecf20Sopenharmony_ci hws[IMX6SX_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 1568c2ecf20Sopenharmony_ci hws[IMX6SX_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 1578c2ecf20Sopenharmony_ci hws[IMX6SX_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci /* type name parent_name base div_mask */ 1608c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll1", "osc", base + 0x00, 0x7f); 1618c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1); 1628c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll3", "osc", base + 0x10, 0x3); 1638c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll4", "osc", base + 0x70, 0x7f); 1648c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll5", "osc", base + 0xa0, 0x7f); 1658c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "osc", base + 0xe0, 0x3); 1668c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll7", "osc", base + 0x20, 0x3); 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci hws[IMX6SX_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT); 1698c2ecf20Sopenharmony_ci hws[IMX6SX_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT); 1708c2ecf20Sopenharmony_ci hws[IMX6SX_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT); 1718c2ecf20Sopenharmony_ci hws[IMX6SX_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT); 1728c2ecf20Sopenharmony_ci hws[IMX6SX_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT); 1738c2ecf20Sopenharmony_ci hws[IMX6SX_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT); 1748c2ecf20Sopenharmony_ci hws[IMX6SX_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT); 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ci /* Do not bypass PLLs initially */ 1778c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_PLL1_BYPASS]->clk, hws[IMX6SX_CLK_PLL1]->clk); 1788c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_PLL2_BYPASS]->clk, hws[IMX6SX_CLK_PLL2]->clk); 1798c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_PLL3_BYPASS]->clk, hws[IMX6SX_CLK_PLL3]->clk); 1808c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_PLL4_BYPASS]->clk, hws[IMX6SX_CLK_PLL4]->clk); 1818c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_PLL5_BYPASS]->clk, hws[IMX6SX_CLK_PLL5]->clk); 1828c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_PLL6_BYPASS]->clk, hws[IMX6SX_CLK_PLL6]->clk); 1838c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_PLL7_BYPASS]->clk, hws[IMX6SX_CLK_PLL7]->clk); 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL1_SYS] = imx_clk_hw_gate("pll1_sys", "pll1_bypass", base + 0x00, 13); 1868c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL2_BUS] = imx_clk_hw_gate("pll2_bus", "pll2_bypass", base + 0x30, 13); 1878c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_USB_OTG] = imx_clk_hw_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13); 1888c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL4_AUDIO] = imx_clk_hw_gate("pll4_audio", "pll4_bypass", base + 0x70, 13); 1898c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL5_VIDEO] = imx_clk_hw_gate("pll5_video", "pll5_bypass", base + 0xa0, 13); 1908c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL6_ENET] = imx_clk_hw_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13); 1918c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL7_USB_HOST] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13); 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ci /* 1948c2ecf20Sopenharmony_ci * Bit 20 is the reserved and read-only bit, we do this only for: 1958c2ecf20Sopenharmony_ci * - Do nothing for usbphy clk_enable/disable 1968c2ecf20Sopenharmony_ci * - Keep refcount when do usbphy clk_enable/disable, in that case, 1978c2ecf20Sopenharmony_ci * the clk framework may need to enable/disable usbphy's parent 1988c2ecf20Sopenharmony_ci */ 1998c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); 2008c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci /* 2038c2ecf20Sopenharmony_ci * usbphy*_gate needs to be on after system boots up, and software 2048c2ecf20Sopenharmony_ci * never needs to control it anymore. 2058c2ecf20Sopenharmony_ci */ 2068c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6); 2078c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6); 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci /* FIXME 100MHz is used for pcie ref for all imx6 pcie, excepted imx6q */ 2108c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PCIE_REF] = imx_clk_hw_fixed_factor("pcie_ref", "pll6_enet", 1, 5); 2118c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PCIE_REF_125M] = imx_clk_hw_gate("pcie_ref_125m", "pcie_ref", base + 0xe0, 19); 2128c2ecf20Sopenharmony_ci 2138c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LVDS1_OUT] = imx_clk_hw_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x160, 10, BIT(12)); 2148c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LVDS2_OUT] = imx_clk_hw_gate_exclusive("lvds2_out", "lvds2_sel", base + 0x160, 11, BIT(13)); 2158c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LVDS1_IN] = imx_clk_hw_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10)); 2168c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LVDS2_IN] = imx_clk_hw_gate_exclusive("lvds2_in", "anaclk2", base + 0x160, 13, BIT(11)); 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet_ref", "pll6_enet", 0, 2198c2ecf20Sopenharmony_ci base + 0xe0, 0, 2, 0, clk_enet_ref_table, 2208c2ecf20Sopenharmony_ci &imx_ccm_lock); 2218c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET2_REF] = clk_hw_register_divider_table(NULL, "enet2_ref", "pll6_enet", 0, 2228c2ecf20Sopenharmony_ci base + 0xe0, 2, 2, 0, clk_enet_ref_table, 2238c2ecf20Sopenharmony_ci &imx_ccm_lock); 2248c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET2_REF_125M] = imx_clk_hw_gate("enet2_ref_125m", "enet2_ref", base + 0xe0, 20); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET_PTP_REF] = imx_clk_hw_fixed_factor("enet_ptp_ref", "pll6_enet", 1, 20); 2278c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET_PTP] = imx_clk_hw_gate("enet_ptp_25m", "enet_ptp_ref", base + 0xe0, 21); 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci /* name parent_name reg idx */ 2308c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL2_PFD0] = imx_clk_hw_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0); 2318c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL2_PFD1] = imx_clk_hw_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1); 2328c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL2_PFD2] = imx_clk_hw_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2); 2338c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL2_PFD3] = imx_clk_hw_pfd("pll2_pfd3_594m", "pll2_bus", base + 0x100, 3); 2348c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_PFD0] = imx_clk_hw_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0); 2358c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_PFD1] = imx_clk_hw_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1); 2368c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_PFD2] = imx_clk_hw_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2); 2378c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_PFD3] = imx_clk_hw_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3); 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci /* name parent_name mult div */ 2408c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2); 2418c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_120M] = imx_clk_hw_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4); 2428c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_80M] = imx_clk_hw_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6); 2438c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL3_60M] = imx_clk_hw_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8); 2448c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_TWD] = imx_clk_hw_fixed_factor("twd", "arm", 1, 2); 2458c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPT_3M] = imx_clk_hw_fixed_factor("gpt_3m", "osc", 1, 8); 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL4_POST_DIV] = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio", 2488c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); 2498c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div", 2508c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); 2518c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL5_POST_DIV] = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video", 2528c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); 2538c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", 2548c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci /* name reg shift width parent_names num_parents */ 2578c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LVDS1_SEL] = imx_clk_hw_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); 2588c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LVDS2_SEL] = imx_clk_hw_mux("lvds2_sel", base + 0x160, 5, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci np = ccm_node; 2618c2ecf20Sopenharmony_ci base = of_iomap(np, 0); 2628c2ecf20Sopenharmony_ci WARN_ON(!base); 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci /* name reg shift width parent_names num_parents */ 2658c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_STEP] = imx_clk_hw_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); 2668c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PLL1_SW] = imx_clk_hw_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); 2678c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_OCRAM_SEL] = imx_clk_hw_mux("ocram_sel", base + 0x14, 6, 2, ocram_sels, ARRAY_SIZE(ocram_sels)); 2688c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH_PRE] = imx_clk_hw_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); 2698c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH2_PRE] = imx_clk_hw_mux("periph2_pre", base + 0x18, 21, 2, periph2_pre_sels, ARRAY_SIZE(periph2_pre_sels)); 2708c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH_CLK2_SEL] = imx_clk_hw_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); 2718c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); 2728c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PCIE_AXI_SEL] = imx_clk_hw_mux("pcie_axi_sel", base + 0x18, 10, 1, pcie_axi_sels, ARRAY_SIZE(pcie_axi_sels)); 2738c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPU_AXI_SEL] = imx_clk_hw_mux("gpu_axi_sel", base + 0x18, 8, 2, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); 2748c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPU_CORE_SEL] = imx_clk_hw_mux("gpu_core_sel", base + 0x18, 4, 2, gpu_core_sels, ARRAY_SIZE(gpu_core_sels)); 2758c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_EIM_SLOW_SEL] = imx_clk_hw_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels, ARRAY_SIZE(eim_slow_sels)); 2768c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC1_SEL] = imx_clk_hw_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); 2778c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC2_SEL] = imx_clk_hw_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); 2788c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC3_SEL] = imx_clk_hw_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); 2798c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC4_SEL] = imx_clk_hw_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); 2808c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI3_SEL] = imx_clk_hw_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels)); 2818c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI2_SEL] = imx_clk_hw_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels)); 2828c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI1_SEL] = imx_clk_hw_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels)); 2838c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_QSPI1_SEL] = imx_clk_hw_mux("qspi1_sel", base + 0x1c, 7, 3, qspi1_sels, ARRAY_SIZE(qspi1_sels)); 2848c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERCLK_SEL] = imx_clk_hw_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels)); 2858c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_VID_SEL] = imx_clk_hw_mux("vid_sel", base + 0x20, 21, 3, vid_sels, ARRAY_SIZE(vid_sels)); 2868c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ESAI_SEL] = imx_clk_hw_mux("esai_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); 2878c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAN_SEL] = imx_clk_hw_mux("can_sel", base + 0x20, 8, 2, can_sels, ARRAY_SIZE(can_sels)); 2888c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_UART_SEL] = imx_clk_hw_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels)); 2898c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_QSPI2_SEL] = imx_clk_hw_mux("qspi2_sel", base + 0x2c, 15, 3, qspi2_sels, ARRAY_SIZE(qspi2_sels)); 2908c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SPDIF_SEL] = imx_clk_hw_mux("spdif_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); 2918c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AUDIO_SEL] = imx_clk_hw_mux("audio_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); 2928c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET_PRE_SEL] = imx_clk_hw_mux("enet_pre_sel", base + 0x34, 15, 3, enet_pre_sels, ARRAY_SIZE(enet_pre_sels)); 2938c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET_SEL] = imx_clk_hw_mux("enet_sel", base + 0x34, 9, 3, enet_sels, ARRAY_SIZE(enet_sels)); 2948c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_M4_PRE_SEL] = imx_clk_hw_mux("m4_pre_sel", base + 0x34, 6, 3, m4_pre_sels, ARRAY_SIZE(m4_pre_sels)); 2958c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_M4_SEL] = imx_clk_hw_mux("m4_sel", base + 0x34, 0, 3, m4_sels, ARRAY_SIZE(m4_sels)); 2968c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ECSPI_SEL] = imx_clk_hw_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels)); 2978c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF2_PRE_SEL] = imx_clk_hw_mux("lcdif2_pre_sel", base + 0x38, 6, 3, lcdif2_pre_sels, ARRAY_SIZE(lcdif2_pre_sels)); 2988c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF2_SEL] = imx_clk_hw_mux("lcdif2_sel", base + 0x38, 0, 3, lcdif2_sels, ARRAY_SIZE(lcdif2_sels)); 2998c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_DISPLAY_SEL] = imx_clk_hw_mux("display_sel", base + 0x3c, 14, 2, display_sels, ARRAY_SIZE(display_sels)); 3008c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels)); 3018c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKO1_SEL] = imx_clk_hw_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels)); 3028c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKO2_SEL] = imx_clk_hw_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels)); 3038c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKO] = imx_clk_hw_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels)); 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI1_DIV_SEL] = imx_clk_hw_mux_flags("ldb_di1_div_sel", base + 0x20, 11, 1, ldb_di1_div_sels, ARRAY_SIZE(ldb_di1_div_sels), CLK_SET_RATE_PARENT); 3068c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI0_DIV_SEL] = imx_clk_hw_mux_flags("ldb_di0_div_sel", base + 0x20, 10, 1, ldb_di0_div_sels, ARRAY_SIZE(ldb_di0_div_sels), CLK_SET_RATE_PARENT); 3078c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI1_SEL] = imx_clk_hw_mux_flags("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di1_sels, ARRAY_SIZE(ldb_di1_sels), CLK_SET_RATE_PARENT); 3088c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI0_SEL] = imx_clk_hw_mux_flags("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di0_sels, ARRAY_SIZE(ldb_di0_sels), CLK_SET_RATE_PARENT); 3098c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF1_PRE_SEL] = imx_clk_hw_mux_flags("lcdif1_pre_sel", base + 0x38, 15, 3, lcdif1_pre_sels, ARRAY_SIZE(lcdif1_pre_sels), CLK_SET_RATE_PARENT); 3108c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF1_SEL] = imx_clk_hw_mux_flags("lcdif1_sel", base + 0x38, 9, 3, lcdif1_sels, ARRAY_SIZE(lcdif1_sels), CLK_SET_RATE_PARENT); 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci /* name parent_name reg shift width */ 3138c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH_CLK2] = imx_clk_hw_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3); 3148c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH2_CLK2] = imx_clk_hw_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3); 3158c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_IPG] = imx_clk_hw_divider("ipg", "ahb", base + 0x14, 8, 2); 3168c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPU_CORE_PODF] = imx_clk_hw_divider("gpu_core_podf", "gpu_core_sel", base + 0x18, 29, 3); 3178c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPU_AXI_PODF] = imx_clk_hw_divider("gpu_axi_podf", "gpu_axi_sel", base + 0x18, 26, 3); 3188c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF1_PODF] = imx_clk_hw_divider("lcdif1_podf", "lcdif1_pred", base + 0x18, 23, 3); 3198c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_QSPI1_PODF] = imx_clk_hw_divider("qspi1_podf", "qspi1_sel", base + 0x1c, 26, 3); 3208c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_EIM_SLOW_PODF] = imx_clk_hw_divider("eim_slow_podf", "eim_slow_sel", base + 0x1c, 23, 3); 3218c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF2_PODF] = imx_clk_hw_divider("lcdif2_podf", "lcdif2_pred", base + 0x1c, 20, 3); 3228c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERCLK] = imx_clk_hw_divider_flags("perclk", "perclk_sel", base + 0x1c, 0, 6, CLK_IS_CRITICAL); 3238c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_VID_PODF] = imx_clk_hw_divider("vid_podf", "vid_sel", base + 0x20, 24, 2); 3248c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAN_PODF] = imx_clk_hw_divider("can_podf", "can_sel", base + 0x20, 2, 6); 3258c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC4_PODF] = imx_clk_hw_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); 3268c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC3_PODF] = imx_clk_hw_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); 3278c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC2_PODF] = imx_clk_hw_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); 3288c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC1_PODF] = imx_clk_hw_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); 3298c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_UART_PODF] = imx_clk_hw_divider("uart_podf", "uart_sel", base + 0x24, 0, 6); 3308c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ESAI_PRED] = imx_clk_hw_divider("esai_pred", "esai_sel", base + 0x28, 9, 3); 3318c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ESAI_PODF] = imx_clk_hw_divider("esai_podf", "esai_pred", base + 0x28, 25, 3); 3328c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI3_PRED] = imx_clk_hw_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); 3338c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI3_PODF] = imx_clk_hw_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); 3348c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI1_PRED] = imx_clk_hw_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); 3358c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI1_PODF] = imx_clk_hw_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); 3368c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_QSPI2_PRED] = imx_clk_hw_divider("qspi2_pred", "qspi2_sel", base + 0x2c, 18, 3); 3378c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_QSPI2_PODF] = imx_clk_hw_divider("qspi2_podf", "qspi2_pred", base + 0x2c, 21, 6); 3388c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI2_PRED] = imx_clk_hw_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); 3398c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI2_PODF] = imx_clk_hw_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); 3408c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SPDIF_PRED] = imx_clk_hw_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3); 3418c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SPDIF_PODF] = imx_clk_hw_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3); 3428c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AUDIO_PRED] = imx_clk_hw_divider("audio_pred", "audio_sel", base + 0x30, 12, 3); 3438c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AUDIO_PODF] = imx_clk_hw_divider("audio_podf", "audio_pred", base + 0x30, 9, 3); 3448c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET_PODF] = imx_clk_hw_divider("enet_podf", "enet_pre_sel", base + 0x34, 12, 3); 3458c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_M4_PODF] = imx_clk_hw_divider("m4_podf", "m4_sel", base + 0x34, 3, 3); 3468c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ECSPI_PODF] = imx_clk_hw_divider("ecspi_podf", "ecspi_sel", base + 0x38, 19, 6); 3478c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF1_PRED] = imx_clk_hw_divider("lcdif1_pred", "lcdif1_pre_sel", base + 0x38, 12, 3); 3488c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF2_PRED] = imx_clk_hw_divider("lcdif2_pred", "lcdif2_pre_sel", base + 0x38, 3, 3); 3498c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_DISPLAY_PODF] = imx_clk_hw_divider("display_podf", "display_sel", base + 0x3c, 16, 3); 3508c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3); 3518c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKO1_PODF] = imx_clk_hw_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3); 3528c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKO2_PODF] = imx_clk_hw_divider("cko2_podf", "cko2_sel", base + 0x60, 21, 3); 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI0_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7); 3558c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI0_DIV_7] = imx_clk_hw_fixed_factor("ldb_di0_div_7", "ldb_di0_sel", 1, 7); 3568c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI1_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7); 3578c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI1_DIV_7] = imx_clk_hw_fixed_factor("ldb_di1_div_7", "ldb_di1_sel", 1, 7); 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci /* name reg shift width busy: reg, shift parent_names num_parents */ 3608c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH] = imx_clk_hw_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); 3618c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); 3628c2ecf20Sopenharmony_ci /* name parent_name reg shift width busy: reg, shift */ 3638c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_OCRAM_PODF] = imx_clk_hw_busy_divider("ocram_podf", "ocram_sel", base + 0x14, 16, 3, base + 0x48, 0); 3648c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AHB] = imx_clk_hw_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); 3658c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_MMDC_PODF] = imx_clk_hw_busy_divider("mmdc_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2); 3668c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ARM] = imx_clk_hw_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci /* name parent_name reg shift */ 3698c2ecf20Sopenharmony_ci /* CCGR0 */ 3708c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AIPS_TZ1] = imx_clk_hw_gate2_flags("aips_tz1", "ahb", base + 0x68, 0, CLK_IS_CRITICAL); 3718c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AIPS_TZ2] = imx_clk_hw_gate2_flags("aips_tz2", "ahb", base + 0x68, 2, CLK_IS_CRITICAL); 3728c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_APBH_DMA] = imx_clk_hw_gate2("apbh_dma", "usdhc3", base + 0x68, 4); 3738c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ASRC_MEM] = imx_clk_hw_gate2_shared("asrc_mem", "ahb", base + 0x68, 6, &share_count_asrc); 3748c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ASRC_IPG] = imx_clk_hw_gate2_shared("asrc_ipg", "ahb", base + 0x68, 6, &share_count_asrc); 3758c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAAM_MEM] = imx_clk_hw_gate2("caam_mem", "ahb", base + 0x68, 8); 3768c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAAM_ACLK] = imx_clk_hw_gate2("caam_aclk", "ahb", base + 0x68, 10); 3778c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAAM_IPG] = imx_clk_hw_gate2("caam_ipg", "ipg", base + 0x68, 12); 3788c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAN1_IPG] = imx_clk_hw_gate2("can1_ipg", "ipg", base + 0x68, 14); 3798c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAN1_SERIAL] = imx_clk_hw_gate2("can1_serial", "can_podf", base + 0x68, 16); 3808c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAN2_IPG] = imx_clk_hw_gate2("can2_ipg", "ipg", base + 0x68, 18); 3818c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CAN2_SERIAL] = imx_clk_hw_gate2("can2_serial", "can_podf", base + 0x68, 20); 3828c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_DCIC1] = imx_clk_hw_gate2("dcic1", "display_podf", base + 0x68, 24); 3838c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_DCIC2] = imx_clk_hw_gate2("dcic2", "display_podf", base + 0x68, 26); 3848c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AIPS_TZ3] = imx_clk_hw_gate2_flags("aips_tz3", "ahb", base + 0x68, 30, CLK_IS_CRITICAL); 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci /* CCGR1 */ 3878c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ECSPI1] = imx_clk_hw_gate2("ecspi1", "ecspi_podf", base + 0x6c, 0); 3888c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ECSPI2] = imx_clk_hw_gate2("ecspi2", "ecspi_podf", base + 0x6c, 2); 3898c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ECSPI3] = imx_clk_hw_gate2("ecspi3", "ecspi_podf", base + 0x6c, 4); 3908c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ECSPI4] = imx_clk_hw_gate2("ecspi4", "ecspi_podf", base + 0x6c, 6); 3918c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ECSPI5] = imx_clk_hw_gate2("ecspi5", "ecspi_podf", base + 0x6c, 8); 3928c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_EPIT1] = imx_clk_hw_gate2("epit1", "perclk", base + 0x6c, 12); 3938c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_EPIT2] = imx_clk_hw_gate2("epit2", "perclk", base + 0x6c, 14); 3948c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ESAI_EXTAL] = imx_clk_hw_gate2_shared("esai_extal", "esai_podf", base + 0x6c, 16, &share_count_esai); 3958c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ESAI_IPG] = imx_clk_hw_gate2_shared("esai_ipg", "ahb", base + 0x6c, 16, &share_count_esai); 3968c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ESAI_MEM] = imx_clk_hw_gate2_shared("esai_mem", "ahb", base + 0x6c, 16, &share_count_esai); 3978c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_WAKEUP] = imx_clk_hw_gate2_flags("wakeup", "ipg", base + 0x6c, 18, CLK_IS_CRITICAL); 3988c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPT_BUS] = imx_clk_hw_gate2("gpt_bus", "perclk", base + 0x6c, 20); 3998c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPT_SERIAL] = imx_clk_hw_gate2("gpt_serial", "perclk", base + 0x6c, 22); 4008c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPU] = imx_clk_hw_gate2("gpu", "gpu_core_podf", base + 0x6c, 26); 4018c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_OCRAM_S] = imx_clk_hw_gate2("ocram_s", "ahb", base + 0x6c, 28); 4028c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CANFD] = imx_clk_hw_gate2("canfd", "can_podf", base + 0x6c, 30); 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_ci /* CCGR2 */ 4058c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CSI] = imx_clk_hw_gate2("csi", "csi_podf", base + 0x70, 2); 4068c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_I2C1] = imx_clk_hw_gate2("i2c1", "perclk", base + 0x70, 6); 4078c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_I2C2] = imx_clk_hw_gate2("i2c2", "perclk", base + 0x70, 8); 4088c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_I2C3] = imx_clk_hw_gate2("i2c3", "perclk", base + 0x70, 10); 4098c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_OCOTP] = imx_clk_hw_gate2("ocotp", "ipg", base + 0x70, 12); 4108c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_IOMUXC] = imx_clk_hw_gate2("iomuxc", "lcdif1_podf", base + 0x70, 14); 4118c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_IPMUX1] = imx_clk_hw_gate2_flags("ipmux1", "ahb", base + 0x70, 16, CLK_IS_CRITICAL); 4128c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_IPMUX2] = imx_clk_hw_gate2_flags("ipmux2", "ahb", base + 0x70, 18, CLK_IS_CRITICAL); 4138c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_IPMUX3] = imx_clk_hw_gate2_flags("ipmux3", "ahb", base + 0x70, 20, CLK_IS_CRITICAL); 4148c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_TZASC1] = imx_clk_hw_gate2_flags("tzasc1", "mmdc_podf", base + 0x70, 22, CLK_IS_CRITICAL); 4158c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF_APB] = imx_clk_hw_gate2("lcdif_apb", "display_podf", base + 0x70, 28); 4168c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PXP_AXI] = imx_clk_hw_gate2("pxp_axi", "display_podf", base + 0x70, 30); 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci /* CCGR3 */ 4198c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_M4] = imx_clk_hw_gate2("m4", "m4_podf", base + 0x74, 2); 4208c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x74, 4); 4218c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ENET_AHB] = imx_clk_hw_gate2("enet_ahb", "enet_sel", base + 0x74, 4); 4228c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_DISPLAY_AXI] = imx_clk_hw_gate2("display_axi", "display_podf", base + 0x74, 6); 4238c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF2_PIX] = imx_clk_hw_gate2("lcdif2_pix", "lcdif2_sel", base + 0x74, 8); 4248c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LCDIF1_PIX] = imx_clk_hw_gate2("lcdif1_pix", "lcdif1_sel", base + 0x74, 10); 4258c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_LDB_DI0] = imx_clk_hw_gate2("ldb_di0", "ldb_di0_div_sel", base + 0x74, 12); 4268c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_QSPI1] = imx_clk_hw_gate2("qspi1", "qspi1_podf", base + 0x74, 14); 4278c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_MLB] = imx_clk_hw_gate2("mlb", "ahb", base + 0x74, 18); 4288c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_MMDC_P0_FAST] = imx_clk_hw_gate2_flags("mmdc_p0_fast", "mmdc_podf", base + 0x74, 20, CLK_IS_CRITICAL); 4298c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_MMDC_P0_IPG] = imx_clk_hw_gate2_flags("mmdc_p0_ipg", "ipg", base + 0x74, 24, CLK_IS_CRITICAL); 4308c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_MMDC_P1_IPG] = imx_clk_hw_gate2_flags("mmdc_p1_ipg", "ipg", base + 0x74, 26, CLK_IS_CRITICAL); 4318c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_OCRAM] = imx_clk_hw_gate2_flags("ocram", "ocram_podf", base + 0x74, 28, CLK_IS_CRITICAL); 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci /* CCGR4 */ 4348c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PCIE_AXI] = imx_clk_hw_gate2("pcie_axi", "display_podf", base + 0x78, 0); 4358c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_QSPI2] = imx_clk_hw_gate2("qspi2", "qspi2_podf", base + 0x78, 10); 4368c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PER1_BCH] = imx_clk_hw_gate2("per1_bch", "usdhc3", base + 0x78, 12); 4378c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PER2_MAIN] = imx_clk_hw_gate2_flags("per2_main", "ahb", base + 0x78, 14, CLK_IS_CRITICAL); 4388c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM1] = imx_clk_hw_gate2("pwm1", "perclk", base + 0x78, 16); 4398c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM2] = imx_clk_hw_gate2("pwm2", "perclk", base + 0x78, 18); 4408c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM3] = imx_clk_hw_gate2("pwm3", "perclk", base + 0x78, 20); 4418c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM4] = imx_clk_hw_gate2("pwm4", "perclk", base + 0x78, 22); 4428c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPMI_BCH_APB] = imx_clk_hw_gate2("gpmi_bch_apb", "usdhc3", base + 0x78, 24); 4438c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPMI_BCH] = imx_clk_hw_gate2("gpmi_bch", "usdhc4", base + 0x78, 26); 4448c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPMI_IO] = imx_clk_hw_gate2("gpmi_io", "qspi2_podf", base + 0x78, 28); 4458c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GPMI_APB] = imx_clk_hw_gate2("gpmi_apb", "usdhc3", base + 0x78, 30); 4468c2ecf20Sopenharmony_ci 4478c2ecf20Sopenharmony_ci /* CCGR5 */ 4488c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_ROM] = imx_clk_hw_gate2_flags("rom", "ahb", base + 0x7c, 0, CLK_IS_CRITICAL); 4498c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SDMA] = imx_clk_hw_gate2("sdma", "ahb", base + 0x7c, 6); 4508c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SPBA] = imx_clk_hw_gate2("spba", "ipg", base + 0x7c, 12); 4518c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_AUDIO] = imx_clk_hw_gate2_shared("audio", "audio_podf", base + 0x7c, 14, &share_count_audio); 4528c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SPDIF] = imx_clk_hw_gate2_shared("spdif", "spdif_podf", base + 0x7c, 14, &share_count_audio); 4538c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SPDIF_GCLK] = imx_clk_hw_gate2_shared("spdif_gclk", "ipg", base + 0x7c, 14, &share_count_audio); 4548c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI1_IPG] = imx_clk_hw_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1); 4558c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI2_IPG] = imx_clk_hw_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2); 4568c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI3_IPG] = imx_clk_hw_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3); 4578c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI1] = imx_clk_hw_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1); 4588c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI2] = imx_clk_hw_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2); 4598c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SSI3] = imx_clk_hw_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3); 4608c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_UART_IPG] = imx_clk_hw_gate2("uart_ipg", "ipg", base + 0x7c, 24); 4618c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_UART_SERIAL] = imx_clk_hw_gate2("uart_serial", "uart_podf", base + 0x7c, 26); 4628c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SAI1_IPG] = imx_clk_hw_gate2_shared("sai1_ipg", "ipg", base + 0x7c, 28, &share_count_sai1); 4638c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SAI2_IPG] = imx_clk_hw_gate2_shared("sai2_ipg", "ipg", base + 0x7c, 30, &share_count_sai2); 4648c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SAI1] = imx_clk_hw_gate2_shared("sai1", "ssi1_podf", base + 0x7c, 28, &share_count_sai1); 4658c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_SAI2] = imx_clk_hw_gate2_shared("sai2", "ssi2_podf", base + 0x7c, 30, &share_count_sai2); 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci /* CCGR6 */ 4688c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USBOH3] = imx_clk_hw_gate2("usboh3", "ipg", base + 0x80, 0); 4698c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC1] = imx_clk_hw_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); 4708c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC2] = imx_clk_hw_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); 4718c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC3] = imx_clk_hw_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); 4728c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_USDHC4] = imx_clk_hw_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); 4738c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_EIM_SLOW] = imx_clk_hw_gate2("eim_slow", "eim_slow_podf", base + 0x80, 10); 4748c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM8] = imx_clk_hw_gate2("pwm8", "perclk", base + 0x80, 16); 4758c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_VADC] = imx_clk_hw_gate2("vadc", "vid_podf", base + 0x80, 20); 4768c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_GIS] = imx_clk_hw_gate2("gis", "display_podf", base + 0x80, 22); 4778c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_I2C4] = imx_clk_hw_gate2("i2c4", "perclk", base + 0x80, 24); 4788c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM5] = imx_clk_hw_gate2("pwm5", "perclk", base + 0x80, 26); 4798c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM6] = imx_clk_hw_gate2("pwm6", "perclk", base + 0x80, 28); 4808c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_PWM7] = imx_clk_hw_gate2("pwm7", "perclk", base + 0x80, 30); 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKO1] = imx_clk_hw_gate("cko1", "cko1_podf", base + 0x60, 7); 4838c2ecf20Sopenharmony_ci hws[IMX6SX_CLK_CKO2] = imx_clk_hw_gate("cko2", "cko2_podf", base + 0x60, 24); 4848c2ecf20Sopenharmony_ci 4858c2ecf20Sopenharmony_ci /* mask handshake of mmdc */ 4868c2ecf20Sopenharmony_ci imx_mmdc_mask_handshake(base, 0); 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci imx_check_clk_hws(hws, IMX6SX_CLK_CLK_END); 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_ci of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data); 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_USB_MXS_PHY)) { 4938c2ecf20Sopenharmony_ci clk_prepare_enable(hws[IMX6SX_CLK_USBPHY1_GATE]->clk); 4948c2ecf20Sopenharmony_ci clk_prepare_enable(hws[IMX6SX_CLK_USBPHY2_GATE]->clk); 4958c2ecf20Sopenharmony_ci } 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_ci /* Set the default 132MHz for EIM module */ 4988c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_EIM_SLOW_SEL]->clk, hws[IMX6SX_CLK_PLL2_PFD2]->clk); 4998c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_EIM_SLOW]->clk, 132000000); 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci /* set parent clock for LCDIF1 pixel clock */ 5028c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_LCDIF1_PRE_SEL]->clk, hws[IMX6SX_CLK_PLL5_VIDEO_DIV]->clk); 5038c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_LCDIF1_SEL]->clk, hws[IMX6SX_CLK_LCDIF1_PODF]->clk); 5048c2ecf20Sopenharmony_ci 5058c2ecf20Sopenharmony_ci /* Set the parent clks of PCIe lvds1 and pcie_axi to be pcie ref, axi */ 5068c2ecf20Sopenharmony_ci if (clk_set_parent(hws[IMX6SX_CLK_LVDS1_SEL]->clk, hws[IMX6SX_CLK_PCIE_REF_125M]->clk)) 5078c2ecf20Sopenharmony_ci pr_err("Failed to set pcie bus parent clk.\n"); 5088c2ecf20Sopenharmony_ci 5098c2ecf20Sopenharmony_ci /* 5108c2ecf20Sopenharmony_ci * Init enet system AHB clock, set to 200MHz 5118c2ecf20Sopenharmony_ci * pll2_pfd2_396m-> ENET_PODF-> ENET_AHB 5128c2ecf20Sopenharmony_ci */ 5138c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_ENET_PRE_SEL]->clk, hws[IMX6SX_CLK_PLL2_PFD2]->clk); 5148c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_ENET_SEL]->clk, hws[IMX6SX_CLK_ENET_PODF]->clk); 5158c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_ENET_PODF]->clk, 200000000); 5168c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_ENET_REF]->clk, 125000000); 5178c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_ENET2_REF]->clk, 125000000); 5188c2ecf20Sopenharmony_ci 5198c2ecf20Sopenharmony_ci /* Audio clocks */ 5208c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_PLL4_AUDIO_DIV]->clk, 393216000); 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_SPDIF_SEL]->clk, hws[IMX6SX_CLK_PLL4_AUDIO_DIV]->clk); 5238c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_SPDIF_PODF]->clk, 98304000); 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_AUDIO_SEL]->clk, hws[IMX6SX_CLK_PLL3_USB_OTG]->clk); 5268c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_AUDIO_PODF]->clk, 24000000); 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_SSI1_SEL]->clk, hws[IMX6SX_CLK_PLL4_AUDIO_DIV]->clk); 5298c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_SSI2_SEL]->clk, hws[IMX6SX_CLK_PLL4_AUDIO_DIV]->clk); 5308c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_SSI3_SEL]->clk, hws[IMX6SX_CLK_PLL4_AUDIO_DIV]->clk); 5318c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_SSI1_PODF]->clk, 24576000); 5328c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_SSI2_PODF]->clk, 24576000); 5338c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_SSI3_PODF]->clk, 24576000); 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_ESAI_SEL]->clk, hws[IMX6SX_CLK_PLL4_AUDIO_DIV]->clk); 5368c2ecf20Sopenharmony_ci clk_set_rate(hws[IMX6SX_CLK_ESAI_PODF]->clk, 24576000); 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci /* Set parent clock for vadc */ 5398c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_VID_SEL]->clk, hws[IMX6SX_CLK_PLL3_USB_OTG]->clk); 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci /* default parent of can_sel clock is invalid, manually set it here */ 5428c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_CAN_SEL]->clk, hws[IMX6SX_CLK_PLL3_60M]->clk); 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci /* Update gpu clock from default 528M to 720M */ 5458c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_GPU_CORE_SEL]->clk, hws[IMX6SX_CLK_PLL3_PFD0]->clk); 5468c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_GPU_AXI_SEL]->clk, hws[IMX6SX_CLK_PLL3_PFD0]->clk); 5478c2ecf20Sopenharmony_ci 5488c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_QSPI1_SEL]->clk, hws[IMX6SX_CLK_PLL2_BUS]->clk); 5498c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SX_CLK_QSPI2_SEL]->clk, hws[IMX6SX_CLK_PLL2_BUS]->clk); 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci imx_register_uart_clocks(2); 5528c2ecf20Sopenharmony_ci} 5538c2ecf20Sopenharmony_ciCLK_OF_DECLARE(imx6sx, "fsl,imx6sx-ccm", imx6sx_clocks_init); 554