18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 2013-2014 Freescale Semiconductor, Inc. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/bits.h> 78c2ecf20Sopenharmony_ci#include <linux/clk.h> 88c2ecf20Sopenharmony_ci#include <linux/clkdev.h> 98c2ecf20Sopenharmony_ci#include <linux/err.h> 108c2ecf20Sopenharmony_ci#include <linux/of.h> 118c2ecf20Sopenharmony_ci#include <linux/of_address.h> 128c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 138c2ecf20Sopenharmony_ci#include <dt-bindings/clock/imx6sl-clock.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#include "clk.h" 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#define CCSR 0xc 188c2ecf20Sopenharmony_ci#define BM_CCSR_PLL1_SW_CLK_SEL BIT(2) 198c2ecf20Sopenharmony_ci#define CACRR 0x10 208c2ecf20Sopenharmony_ci#define CDHIPR 0x48 218c2ecf20Sopenharmony_ci#define BM_CDHIPR_ARM_PODF_BUSY BIT(16) 228c2ecf20Sopenharmony_ci#define ARM_WAIT_DIV_396M 2 238c2ecf20Sopenharmony_ci#define ARM_WAIT_DIV_792M 4 248c2ecf20Sopenharmony_ci#define ARM_WAIT_DIV_996M 6 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define PLL_ARM 0x0 278c2ecf20Sopenharmony_ci#define BM_PLL_ARM_DIV_SELECT 0x7f 288c2ecf20Sopenharmony_ci#define BM_PLL_ARM_POWERDOWN BIT(12) 298c2ecf20Sopenharmony_ci#define BM_PLL_ARM_ENABLE BIT(13) 308c2ecf20Sopenharmony_ci#define BM_PLL_ARM_LOCK BIT(31) 318c2ecf20Sopenharmony_ci#define PLL_ARM_DIV_792M 66 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_cistatic const char *step_sels[] = { "osc", "pll2_pfd2", }; 348c2ecf20Sopenharmony_cistatic const char *pll1_sw_sels[] = { "pll1_sys", "step", }; 358c2ecf20Sopenharmony_cistatic const char *ocram_alt_sels[] = { "pll2_pfd2", "pll3_pfd1", }; 368c2ecf20Sopenharmony_cistatic const char *ocram_sels[] = { "periph", "ocram_alt_sels", }; 378c2ecf20Sopenharmony_cistatic const char *pre_periph_sels[] = { "pll2_bus", "pll2_pfd2", "pll2_pfd0", "pll2_198m", }; 388c2ecf20Sopenharmony_cistatic const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "osc", "dummy", }; 398c2ecf20Sopenharmony_cistatic const char *periph2_clk2_sels[] = { "pll3_usb_otg", "pll2_bus", }; 408c2ecf20Sopenharmony_cistatic const char *periph_sels[] = { "pre_periph_sel", "periph_clk2_podf", }; 418c2ecf20Sopenharmony_cistatic const char *periph2_sels[] = { "pre_periph2_sel", "periph2_clk2_podf", }; 428c2ecf20Sopenharmony_cistatic const char *csi_sels[] = { "osc", "pll2_pfd2", "pll3_120m", "pll3_pfd1", }; 438c2ecf20Sopenharmony_cistatic const char *lcdif_axi_sels[] = { "pll2_bus", "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", }; 448c2ecf20Sopenharmony_cistatic const char *usdhc_sels[] = { "pll2_pfd2", "pll2_pfd0", }; 458c2ecf20Sopenharmony_cistatic const char *ssi_sels[] = { "pll3_pfd2", "pll3_pfd3", "pll4_audio_div", "dummy", }; 468c2ecf20Sopenharmony_cistatic const char *perclk_sels[] = { "ipg", "osc", }; 478c2ecf20Sopenharmony_cistatic const char *pxp_axi_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd3", }; 488c2ecf20Sopenharmony_cistatic const char *epdc_axi_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd2", }; 498c2ecf20Sopenharmony_cistatic const char *gpu2d_ovg_sels[] = { "pll3_pfd1", "pll3_usb_otg", "pll2_bus", "pll2_pfd2", }; 508c2ecf20Sopenharmony_cistatic const char *gpu2d_sels[] = { "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", "pll2_bus", }; 518c2ecf20Sopenharmony_cistatic const char *lcdif_pix_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll3_pfd0", "pll3_pfd1", }; 528c2ecf20Sopenharmony_cistatic const char *epdc_pix_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd1", "pll3_pfd1", }; 538c2ecf20Sopenharmony_cistatic const char *audio_sels[] = { "pll4_audio_div", "pll3_pfd2", "pll3_pfd3", "pll3_usb_otg", }; 548c2ecf20Sopenharmony_cistatic const char *ecspi_sels[] = { "pll3_60m", "osc", }; 558c2ecf20Sopenharmony_cistatic const char *uart_sels[] = { "pll3_80m", "osc", }; 568c2ecf20Sopenharmony_cistatic const char *lvds_sels[] = { 578c2ecf20Sopenharmony_ci "pll1_sys", "pll2_bus", "pll2_pfd0", "pll2_pfd1", "pll2_pfd2", "dummy", "pll4_audio", "pll5_video", 588c2ecf20Sopenharmony_ci "dummy", "enet_ref", "dummy", "dummy", "pll3_usb_otg", "pll7_usb_host", "pll3_pfd0", "pll3_pfd1", 598c2ecf20Sopenharmony_ci "pll3_pfd2", "pll3_pfd3", "osc", "dummy", "dummy", "dummy", "dummy", "dummy", 608c2ecf20Sopenharmony_ci "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", 618c2ecf20Sopenharmony_ci}; 628c2ecf20Sopenharmony_cistatic const char *pll_bypass_src_sels[] = { "osc", "lvds1_in", }; 638c2ecf20Sopenharmony_cistatic const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", }; 648c2ecf20Sopenharmony_cistatic const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", }; 658c2ecf20Sopenharmony_cistatic const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", }; 668c2ecf20Sopenharmony_cistatic const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", }; 678c2ecf20Sopenharmony_cistatic const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", }; 688c2ecf20Sopenharmony_cistatic const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", }; 698c2ecf20Sopenharmony_cistatic const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", }; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_cistatic const struct clk_div_table clk_enet_ref_table[] = { 728c2ecf20Sopenharmony_ci { .val = 0, .div = 20, }, 738c2ecf20Sopenharmony_ci { .val = 1, .div = 10, }, 748c2ecf20Sopenharmony_ci { .val = 2, .div = 5, }, 758c2ecf20Sopenharmony_ci { .val = 3, .div = 4, }, 768c2ecf20Sopenharmony_ci { } 778c2ecf20Sopenharmony_ci}; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_cistatic const struct clk_div_table post_div_table[] = { 808c2ecf20Sopenharmony_ci { .val = 2, .div = 1, }, 818c2ecf20Sopenharmony_ci { .val = 1, .div = 2, }, 828c2ecf20Sopenharmony_ci { .val = 0, .div = 4, }, 838c2ecf20Sopenharmony_ci { } 848c2ecf20Sopenharmony_ci}; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_cistatic const struct clk_div_table video_div_table[] = { 878c2ecf20Sopenharmony_ci { .val = 0, .div = 1, }, 888c2ecf20Sopenharmony_ci { .val = 1, .div = 2, }, 898c2ecf20Sopenharmony_ci { .val = 2, .div = 1, }, 908c2ecf20Sopenharmony_ci { .val = 3, .div = 4, }, 918c2ecf20Sopenharmony_ci { } 928c2ecf20Sopenharmony_ci}; 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_cistatic unsigned int share_count_ssi1; 958c2ecf20Sopenharmony_cistatic unsigned int share_count_ssi2; 968c2ecf20Sopenharmony_cistatic unsigned int share_count_ssi3; 978c2ecf20Sopenharmony_cistatic unsigned int share_count_spdif; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_cistatic struct clk_hw **hws; 1008c2ecf20Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data; 1018c2ecf20Sopenharmony_cistatic void __iomem *ccm_base; 1028c2ecf20Sopenharmony_cistatic void __iomem *anatop_base; 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci/* 1058c2ecf20Sopenharmony_ci * ERR005311 CCM: After exit from WAIT mode, unwanted interrupt(s) taken 1068c2ecf20Sopenharmony_ci * during WAIT mode entry process could cause cache memory 1078c2ecf20Sopenharmony_ci * corruption. 1088c2ecf20Sopenharmony_ci * 1098c2ecf20Sopenharmony_ci * Software workaround: 1108c2ecf20Sopenharmony_ci * To prevent this issue from occurring, software should ensure that the 1118c2ecf20Sopenharmony_ci * ARM to IPG clock ratio is less than 12:5 (that is < 2.4x), before 1128c2ecf20Sopenharmony_ci * entering WAIT mode. 1138c2ecf20Sopenharmony_ci * 1148c2ecf20Sopenharmony_ci * This function will set the ARM clk to max value within the 12:5 limit. 1158c2ecf20Sopenharmony_ci * As IPG clock is fixed at 66MHz(so ARM freq must not exceed 158.4MHz), 1168c2ecf20Sopenharmony_ci * ARM freq are one of below setpoints: 396MHz, 792MHz and 996MHz, since 1178c2ecf20Sopenharmony_ci * the clk APIs can NOT be called in idle thread(may cause kernel schedule 1188c2ecf20Sopenharmony_ci * as there is sleep function in PLL wait function), so here we just slow 1198c2ecf20Sopenharmony_ci * down ARM to below freq according to previous freq: 1208c2ecf20Sopenharmony_ci * 1218c2ecf20Sopenharmony_ci * run mode wait mode 1228c2ecf20Sopenharmony_ci * 396MHz -> 132MHz; 1238c2ecf20Sopenharmony_ci * 792MHz -> 158.4MHz; 1248c2ecf20Sopenharmony_ci * 996MHz -> 142.3MHz; 1258c2ecf20Sopenharmony_ci */ 1268c2ecf20Sopenharmony_cistatic int imx6sl_get_arm_divider_for_wait(void) 1278c2ecf20Sopenharmony_ci{ 1288c2ecf20Sopenharmony_ci if (readl_relaxed(ccm_base + CCSR) & BM_CCSR_PLL1_SW_CLK_SEL) { 1298c2ecf20Sopenharmony_ci return ARM_WAIT_DIV_396M; 1308c2ecf20Sopenharmony_ci } else { 1318c2ecf20Sopenharmony_ci if ((readl_relaxed(anatop_base + PLL_ARM) & 1328c2ecf20Sopenharmony_ci BM_PLL_ARM_DIV_SELECT) == PLL_ARM_DIV_792M) 1338c2ecf20Sopenharmony_ci return ARM_WAIT_DIV_792M; 1348c2ecf20Sopenharmony_ci else 1358c2ecf20Sopenharmony_ci return ARM_WAIT_DIV_996M; 1368c2ecf20Sopenharmony_ci } 1378c2ecf20Sopenharmony_ci} 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_cistatic void imx6sl_enable_pll_arm(bool enable) 1408c2ecf20Sopenharmony_ci{ 1418c2ecf20Sopenharmony_ci static u32 saved_pll_arm; 1428c2ecf20Sopenharmony_ci u32 val; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci if (enable) { 1458c2ecf20Sopenharmony_ci saved_pll_arm = val = readl_relaxed(anatop_base + PLL_ARM); 1468c2ecf20Sopenharmony_ci val |= BM_PLL_ARM_ENABLE; 1478c2ecf20Sopenharmony_ci val &= ~BM_PLL_ARM_POWERDOWN; 1488c2ecf20Sopenharmony_ci writel_relaxed(val, anatop_base + PLL_ARM); 1498c2ecf20Sopenharmony_ci while (!(readl_relaxed(anatop_base + PLL_ARM) & BM_PLL_ARM_LOCK)) 1508c2ecf20Sopenharmony_ci ; 1518c2ecf20Sopenharmony_ci } else { 1528c2ecf20Sopenharmony_ci writel_relaxed(saved_pll_arm, anatop_base + PLL_ARM); 1538c2ecf20Sopenharmony_ci } 1548c2ecf20Sopenharmony_ci} 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_civoid imx6sl_set_wait_clk(bool enter) 1578c2ecf20Sopenharmony_ci{ 1588c2ecf20Sopenharmony_ci static unsigned long saved_arm_div; 1598c2ecf20Sopenharmony_ci int arm_div_for_wait = imx6sl_get_arm_divider_for_wait(); 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci /* 1628c2ecf20Sopenharmony_ci * According to hardware design, arm podf change need 1638c2ecf20Sopenharmony_ci * PLL1 clock enabled. 1648c2ecf20Sopenharmony_ci */ 1658c2ecf20Sopenharmony_ci if (arm_div_for_wait == ARM_WAIT_DIV_396M) 1668c2ecf20Sopenharmony_ci imx6sl_enable_pll_arm(true); 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci if (enter) { 1698c2ecf20Sopenharmony_ci saved_arm_div = readl_relaxed(ccm_base + CACRR); 1708c2ecf20Sopenharmony_ci writel_relaxed(arm_div_for_wait, ccm_base + CACRR); 1718c2ecf20Sopenharmony_ci } else { 1728c2ecf20Sopenharmony_ci writel_relaxed(saved_arm_div, ccm_base + CACRR); 1738c2ecf20Sopenharmony_ci } 1748c2ecf20Sopenharmony_ci while (__raw_readl(ccm_base + CDHIPR) & BM_CDHIPR_ARM_PODF_BUSY) 1758c2ecf20Sopenharmony_ci ; 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci if (arm_div_for_wait == ARM_WAIT_DIV_396M) 1788c2ecf20Sopenharmony_ci imx6sl_enable_pll_arm(false); 1798c2ecf20Sopenharmony_ci} 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic void __init imx6sl_clocks_init(struct device_node *ccm_node) 1828c2ecf20Sopenharmony_ci{ 1838c2ecf20Sopenharmony_ci struct device_node *np; 1848c2ecf20Sopenharmony_ci void __iomem *base; 1858c2ecf20Sopenharmony_ci int ret; 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_ci clk_hw_data = kzalloc(struct_size(clk_hw_data, hws, 1888c2ecf20Sopenharmony_ci IMX6SL_CLK_END), GFP_KERNEL); 1898c2ecf20Sopenharmony_ci if (WARN_ON(!clk_hw_data)) 1908c2ecf20Sopenharmony_ci return; 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci clk_hw_data->num = IMX6SL_CLK_END; 1938c2ecf20Sopenharmony_ci hws = clk_hw_data->hws; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); 1968c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_CKIL] = imx_obtain_fixed_clock_hw("ckil", 0); 1978c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_OSC] = imx_obtain_fixed_clock_hw("osc", 0); 1988c2ecf20Sopenharmony_ci /* Clock source from external clock via CLK1 PAD */ 1998c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ANACLK1] = imx_obtain_fixed_clock_hw("anaclk1", 0); 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "fsl,imx6sl-anatop"); 2028c2ecf20Sopenharmony_ci base = of_iomap(np, 0); 2038c2ecf20Sopenharmony_ci WARN_ON(!base); 2048c2ecf20Sopenharmony_ci of_node_put(np); 2058c2ecf20Sopenharmony_ci anatop_base = base; 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci hws[IMX6SL_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 2088c2ecf20Sopenharmony_ci hws[IMX6SL_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 2098c2ecf20Sopenharmony_ci hws[IMX6SL_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 2108c2ecf20Sopenharmony_ci hws[IMX6SL_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 2118c2ecf20Sopenharmony_ci hws[IMX6SL_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 2128c2ecf20Sopenharmony_ci hws[IMX6SL_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 2138c2ecf20Sopenharmony_ci hws[IMX6SL_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci /* type name parent_name base div_mask */ 2168c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll1", "osc", base + 0x00, 0x7f); 2178c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1); 2188c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll3", "osc", base + 0x10, 0x3); 2198c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll4", "osc", base + 0x70, 0x7f); 2208c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll5", "osc", base + 0xa0, 0x7f); 2218c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "osc", base + 0xe0, 0x3); 2228c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll7", "osc", base + 0x20, 0x3); 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci hws[IMX6SL_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT); 2258c2ecf20Sopenharmony_ci hws[IMX6SL_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT); 2268c2ecf20Sopenharmony_ci hws[IMX6SL_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT); 2278c2ecf20Sopenharmony_ci hws[IMX6SL_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT); 2288c2ecf20Sopenharmony_ci hws[IMX6SL_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT); 2298c2ecf20Sopenharmony_ci hws[IMX6SL_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT); 2308c2ecf20Sopenharmony_ci hws[IMX6SL_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT); 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci /* Do not bypass PLLs initially */ 2338c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL1_BYPASS]->clk, hws[IMX6SL_CLK_PLL1]->clk); 2348c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL2_BYPASS]->clk, hws[IMX6SL_CLK_PLL2]->clk); 2358c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL3_BYPASS]->clk, hws[IMX6SL_CLK_PLL3]->clk); 2368c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL4_BYPASS]->clk, hws[IMX6SL_CLK_PLL4]->clk); 2378c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL5_BYPASS]->clk, hws[IMX6SL_CLK_PLL5]->clk); 2388c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL6_BYPASS]->clk, hws[IMX6SL_CLK_PLL6]->clk); 2398c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL7_BYPASS]->clk, hws[IMX6SL_CLK_PLL7]->clk); 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL1_SYS] = imx_clk_hw_gate("pll1_sys", "pll1_bypass", base + 0x00, 13); 2428c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL2_BUS] = imx_clk_hw_gate("pll2_bus", "pll2_bypass", base + 0x30, 13); 2438c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_USB_OTG] = imx_clk_hw_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13); 2448c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL4_AUDIO] = imx_clk_hw_gate("pll4_audio", "pll4_bypass", base + 0x70, 13); 2458c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL5_VIDEO] = imx_clk_hw_gate("pll5_video", "pll5_bypass", base + 0xa0, 13); 2468c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL6_ENET] = imx_clk_hw_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13); 2478c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL7_USB_HOST] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13); 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LVDS1_SEL] = imx_clk_hw_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); 2508c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LVDS1_OUT] = imx_clk_hw_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x160, 10, BIT(12)); 2518c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LVDS1_IN] = imx_clk_hw_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10)); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci /* 2548c2ecf20Sopenharmony_ci * usbphy1 and usbphy2 are implemented as dummy gates using reserve 2558c2ecf20Sopenharmony_ci * bit 20. They are used by phy driver to keep the refcount of 2568c2ecf20Sopenharmony_ci * parent PLL correct. usbphy1_gate and usbphy2_gate only needs to be 2578c2ecf20Sopenharmony_ci * turned on during boot, and software will not need to control it 2588c2ecf20Sopenharmony_ci * anymore after that. 2598c2ecf20Sopenharmony_ci */ 2608c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); 2618c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); 2628c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6); 2638c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6); 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci /* dev name parent_name flags reg shift width div: flags, div_table lock */ 2668c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL4_POST_DIV] = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); 2678c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); 2688c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL5_POST_DIV] = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); 2698c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); 2708c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet_ref", "pll6_enet", 0, base + 0xe0, 0, 2, 0, clk_enet_ref_table, &imx_ccm_lock); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci /* name parent_name reg idx */ 2738c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD0] = imx_clk_hw_pfd("pll2_pfd0", "pll2_bus", base + 0x100, 0); 2748c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD1] = imx_clk_hw_pfd("pll2_pfd1", "pll2_bus", base + 0x100, 1); 2758c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD2] = imx_clk_hw_pfd("pll2_pfd2", "pll2_bus", base + 0x100, 2); 2768c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD0] = imx_clk_hw_pfd("pll3_pfd0", "pll3_usb_otg", base + 0xf0, 0); 2778c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD1] = imx_clk_hw_pfd("pll3_pfd1", "pll3_usb_otg", base + 0xf0, 1); 2788c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD2] = imx_clk_hw_pfd("pll3_pfd2", "pll3_usb_otg", base + 0xf0, 2); 2798c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD3] = imx_clk_hw_pfd("pll3_pfd3", "pll3_usb_otg", base + 0xf0, 3); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci /* name parent_name mult div */ 2828c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2", 1, 2); 2838c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_120M] = imx_clk_hw_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4); 2848c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_80M] = imx_clk_hw_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6); 2858c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL3_60M] = imx_clk_hw_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8); 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_ci np = ccm_node; 2888c2ecf20Sopenharmony_ci base = of_iomap(np, 0); 2898c2ecf20Sopenharmony_ci WARN_ON(!base); 2908c2ecf20Sopenharmony_ci ccm_base = base; 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_ci /* name reg shift width parent_names num_parents */ 2938c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_STEP] = imx_clk_hw_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); 2948c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL1_SW] = imx_clk_hw_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); 2958c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_OCRAM_ALT_SEL] = imx_clk_hw_mux("ocram_alt_sel", base + 0x14, 7, 1, ocram_alt_sels, ARRAY_SIZE(ocram_alt_sels)); 2968c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_OCRAM_SEL] = imx_clk_hw_mux("ocram_sel", base + 0x14, 6, 1, ocram_sels, ARRAY_SIZE(ocram_sels)); 2978c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PRE_PERIPH2_SEL] = imx_clk_hw_mux("pre_periph2_sel", base + 0x18, 21, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels)); 2988c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PRE_PERIPH_SEL] = imx_clk_hw_mux("pre_periph_sel", base + 0x18, 18, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels)); 2998c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); 3008c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERIPH_CLK2_SEL] = imx_clk_hw_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); 3018c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels)); 3028c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_AXI_SEL] = imx_clk_hw_mux("lcdif_axi_sel", base + 0x3c, 14, 2, lcdif_axi_sels, ARRAY_SIZE(lcdif_axi_sels)); 3038c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC1_SEL] = imx_clk_hw_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 3048c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC2_SEL] = imx_clk_hw_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 3058c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC3_SEL] = imx_clk_hw_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 3068c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC4_SEL] = imx_clk_hw_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 3078c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI1_SEL] = imx_clk_hw_fixup_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 3088c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI2_SEL] = imx_clk_hw_fixup_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 3098c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI3_SEL] = imx_clk_hw_fixup_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 3108c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERCLK_SEL] = imx_clk_hw_fixup_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels), imx_cscmr1_fixup); 3118c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PXP_AXI_SEL] = imx_clk_hw_mux("pxp_axi_sel", base + 0x34, 6, 3, pxp_axi_sels, ARRAY_SIZE(pxp_axi_sels)); 3128c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPDC_AXI_SEL] = imx_clk_hw_mux("epdc_axi_sel", base + 0x34, 15, 3, epdc_axi_sels, ARRAY_SIZE(epdc_axi_sels)); 3138c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_OVG_SEL] = imx_clk_hw_mux("gpu2d_ovg_sel", base + 0x18, 4, 2, gpu2d_ovg_sels, ARRAY_SIZE(gpu2d_ovg_sels)); 3148c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_SEL] = imx_clk_hw_mux("gpu2d_sel", base + 0x18, 8, 2, gpu2d_sels, ARRAY_SIZE(gpu2d_sels)); 3158c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX_SEL] = imx_clk_hw_mux("lcdif_pix_sel", base + 0x38, 6, 3, lcdif_pix_sels, ARRAY_SIZE(lcdif_pix_sels)); 3168c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX_SEL] = imx_clk_hw_mux("epdc_pix_sel", base + 0x38, 15, 3, epdc_pix_sels, ARRAY_SIZE(epdc_pix_sels)); 3178c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF0_SEL] = imx_clk_hw_mux("spdif0_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); 3188c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF1_SEL] = imx_clk_hw_mux("spdif1_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); 3198c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO_SEL] = imx_clk_hw_mux("extern_audio_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); 3208c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ECSPI_SEL] = imx_clk_hw_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels)); 3218c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_UART_SEL] = imx_clk_hw_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels)); 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci /* name reg shift width busy: reg, shift parent_names num_parents */ 3248c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERIPH] = imx_clk_hw_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); 3258c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci /* name parent_name reg shift width */ 3288c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_OCRAM_PODF] = imx_clk_hw_busy_divider("ocram_podf", "ocram_sel", base + 0x14, 16, 3, base + 0x48, 0); 3298c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERIPH_CLK2_PODF] = imx_clk_hw_divider("periph_clk2_podf", "periph_clk2_sel", base + 0x14, 27, 3); 3308c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERIPH2_CLK2_PODF] = imx_clk_hw_divider("periph2_clk2_podf", "periph2_clk2_sel", base + 0x14, 0, 3); 3318c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_IPG] = imx_clk_hw_divider("ipg", "ahb", base + 0x14, 8, 2); 3328c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3); 3338c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_AXI_PODF] = imx_clk_hw_divider("lcdif_axi_podf", "lcdif_axi_sel", base + 0x3c, 16, 3); 3348c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC1_PODF] = imx_clk_hw_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); 3358c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC2_PODF] = imx_clk_hw_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); 3368c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC3_PODF] = imx_clk_hw_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); 3378c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC4_PODF] = imx_clk_hw_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); 3388c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI1_PRED] = imx_clk_hw_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); 3398c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI1_PODF] = imx_clk_hw_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); 3408c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI2_PRED] = imx_clk_hw_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); 3418c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI2_PODF] = imx_clk_hw_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); 3428c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI3_PRED] = imx_clk_hw_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); 3438c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI3_PODF] = imx_clk_hw_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); 3448c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PERCLK] = imx_clk_hw_fixup_divider("perclk", "perclk_sel", base + 0x1c, 0, 6, imx_cscmr1_fixup); 3458c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PXP_AXI_PODF] = imx_clk_hw_divider("pxp_axi_podf", "pxp_axi_sel", base + 0x34, 3, 3); 3468c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPDC_AXI_PODF] = imx_clk_hw_divider("epdc_axi_podf", "epdc_axi_sel", base + 0x34, 12, 3); 3478c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_OVG_PODF] = imx_clk_hw_divider("gpu2d_ovg_podf", "gpu2d_ovg_sel", base + 0x18, 26, 3); 3488c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_PODF] = imx_clk_hw_divider("gpu2d_podf", "gpu2d_sel", base + 0x18, 29, 3); 3498c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX_PRED] = imx_clk_hw_divider("lcdif_pix_pred", "lcdif_pix_sel", base + 0x38, 3, 3); 3508c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX_PRED] = imx_clk_hw_divider("epdc_pix_pred", "epdc_pix_sel", base + 0x38, 12, 3); 3518c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX_PODF] = imx_clk_hw_fixup_divider("lcdif_pix_podf", "lcdif_pix_pred", base + 0x1c, 20, 3, imx_cscmr1_fixup); 3528c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX_PODF] = imx_clk_hw_divider("epdc_pix_podf", "epdc_pix_pred", base + 0x18, 23, 3); 3538c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF0_PRED] = imx_clk_hw_divider("spdif0_pred", "spdif0_sel", base + 0x30, 25, 3); 3548c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF0_PODF] = imx_clk_hw_divider("spdif0_podf", "spdif0_pred", base + 0x30, 22, 3); 3558c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF1_PRED] = imx_clk_hw_divider("spdif1_pred", "spdif1_sel", base + 0x30, 12, 3); 3568c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF1_PODF] = imx_clk_hw_divider("spdif1_podf", "spdif1_pred", base + 0x30, 9, 3); 3578c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO_PRED] = imx_clk_hw_divider("extern_audio_pred", "extern_audio_sel", base + 0x28, 9, 3); 3588c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO_PODF] = imx_clk_hw_divider("extern_audio_podf", "extern_audio_pred", base + 0x28, 25, 3); 3598c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ECSPI_ROOT] = imx_clk_hw_divider("ecspi_root", "ecspi_sel", base + 0x38, 19, 6); 3608c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_UART_ROOT] = imx_clk_hw_divider("uart_root", "uart_sel", base + 0x24, 0, 6); 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci /* name parent_name reg shift width busy: reg, shift */ 3638c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_AHB] = imx_clk_hw_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); 3648c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_MMDC_ROOT] = imx_clk_hw_busy_divider("mmdc", "periph2", base + 0x14, 3, 3, base + 0x48, 2); 3658c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ARM] = imx_clk_hw_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci /* name parent_name reg shift */ 3688c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ECSPI1] = imx_clk_hw_gate2("ecspi1", "ecspi_root", base + 0x6c, 0); 3698c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ECSPI2] = imx_clk_hw_gate2("ecspi2", "ecspi_root", base + 0x6c, 2); 3708c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ECSPI3] = imx_clk_hw_gate2("ecspi3", "ecspi_root", base + 0x6c, 4); 3718c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ECSPI4] = imx_clk_hw_gate2("ecspi4", "ecspi_root", base + 0x6c, 6); 3728c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x6c, 10); 3738c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPIT1] = imx_clk_hw_gate2("epit1", "perclk", base + 0x6c, 12); 3748c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPIT2] = imx_clk_hw_gate2("epit2", "perclk", base + 0x6c, 14); 3758c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO] = imx_clk_hw_gate2("extern_audio", "extern_audio_podf", base + 0x6c, 16); 3768c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_GPT] = imx_clk_hw_gate2("gpt", "perclk", base + 0x6c, 20); 3778c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_GPT_SERIAL] = imx_clk_hw_gate2("gpt_serial", "perclk", base + 0x6c, 22); 3788c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_OVG] = imx_clk_hw_gate2("gpu2d_ovg", "gpu2d_ovg_podf", base + 0x6c, 26); 3798c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_I2C1] = imx_clk_hw_gate2("i2c1", "perclk", base + 0x70, 6); 3808c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_I2C2] = imx_clk_hw_gate2("i2c2", "perclk", base + 0x70, 8); 3818c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_I2C3] = imx_clk_hw_gate2("i2c3", "perclk", base + 0x70, 10); 3828c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_OCOTP] = imx_clk_hw_gate2("ocotp", "ipg", base + 0x70, 12); 3838c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_CSI] = imx_clk_hw_gate2("csi", "csi_podf", base + 0x74, 0); 3848c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PXP_AXI] = imx_clk_hw_gate2("pxp_axi", "pxp_axi_podf", base + 0x74, 2); 3858c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPDC_AXI] = imx_clk_hw_gate2("epdc_axi", "epdc_axi_podf", base + 0x74, 4); 3868c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_AXI] = imx_clk_hw_gate2("lcdif_axi", "lcdif_axi_podf", base + 0x74, 6); 3878c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX] = imx_clk_hw_gate2("lcdif_pix", "lcdif_pix_podf", base + 0x74, 8); 3888c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX] = imx_clk_hw_gate2("epdc_pix", "epdc_pix_podf", base + 0x74, 10); 3898c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_MMDC_P0_IPG] = imx_clk_hw_gate2_flags("mmdc_p0_ipg", "ipg", base + 0x74, 24, CLK_IS_CRITICAL); 3908c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_MMDC_P1_IPG] = imx_clk_hw_gate2("mmdc_p1_ipg", "ipg", base + 0x74, 26); 3918c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_OCRAM] = imx_clk_hw_gate2("ocram", "ocram_podf", base + 0x74, 28); 3928c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PWM1] = imx_clk_hw_gate2("pwm1", "perclk", base + 0x78, 16); 3938c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PWM2] = imx_clk_hw_gate2("pwm2", "perclk", base + 0x78, 18); 3948c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PWM3] = imx_clk_hw_gate2("pwm3", "perclk", base + 0x78, 20); 3958c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PWM4] = imx_clk_hw_gate2("pwm4", "perclk", base + 0x78, 22); 3968c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SDMA] = imx_clk_hw_gate2("sdma", "ipg", base + 0x7c, 6); 3978c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPBA] = imx_clk_hw_gate2("spba", "ipg", base + 0x7c, 12); 3988c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF] = imx_clk_hw_gate2_shared("spdif", "spdif0_podf", base + 0x7c, 14, &share_count_spdif); 3998c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SPDIF_GCLK] = imx_clk_hw_gate2_shared("spdif_gclk", "ipg", base + 0x7c, 14, &share_count_spdif); 4008c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI1_IPG] = imx_clk_hw_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1); 4018c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI2_IPG] = imx_clk_hw_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2); 4028c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI3_IPG] = imx_clk_hw_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3); 4038c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI1] = imx_clk_hw_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1); 4048c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI2] = imx_clk_hw_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2); 4058c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_SSI3] = imx_clk_hw_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3); 4068c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_UART] = imx_clk_hw_gate2("uart", "ipg", base + 0x7c, 24); 4078c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_UART_SERIAL] = imx_clk_hw_gate2("uart_serial", "uart_root", base + 0x7c, 26); 4088c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USBOH3] = imx_clk_hw_gate2("usboh3", "ipg", base + 0x80, 0); 4098c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC1] = imx_clk_hw_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); 4108c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC2] = imx_clk_hw_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); 4118c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC3] = imx_clk_hw_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); 4128c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_USDHC4] = imx_clk_hw_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci /* Ensure the MMDC CH0 handshake is bypassed */ 4158c2ecf20Sopenharmony_ci imx_mmdc_mask_handshake(base, 0); 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci imx_check_clk_hws(hws, IMX6SL_CLK_END); 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data); 4208c2ecf20Sopenharmony_ci 4218c2ecf20Sopenharmony_ci /* Ensure the AHB clk is at 132MHz. */ 4228c2ecf20Sopenharmony_ci ret = clk_set_rate(hws[IMX6SL_CLK_AHB]->clk, 132000000); 4238c2ecf20Sopenharmony_ci if (ret) 4248c2ecf20Sopenharmony_ci pr_warn("%s: failed to set AHB clock rate %d!\n", 4258c2ecf20Sopenharmony_ci __func__, ret); 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_USB_MXS_PHY)) { 4288c2ecf20Sopenharmony_ci clk_prepare_enable(hws[IMX6SL_CLK_USBPHY1_GATE]->clk); 4298c2ecf20Sopenharmony_ci clk_prepare_enable(hws[IMX6SL_CLK_USBPHY2_GATE]->clk); 4308c2ecf20Sopenharmony_ci } 4318c2ecf20Sopenharmony_ci 4328c2ecf20Sopenharmony_ci /* Audio-related clocks configuration */ 4338c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_CLK_SPDIF0_SEL]->clk, hws[IMX6SL_CLK_PLL3_PFD3]->clk); 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_ci /* set PLL5 video as lcdif pix parent clock */ 4368c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_CLK_LCDIF_PIX_SEL]->clk, 4378c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL5_VIDEO_DIV]->clk); 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ci clk_set_parent(hws[IMX6SL_CLK_LCDIF_AXI_SEL]->clk, 4408c2ecf20Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD2]->clk); 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_ci imx_register_uart_clocks(2); 4438c2ecf20Sopenharmony_ci} 4448c2ecf20Sopenharmony_ciCLK_OF_DECLARE(imx6sl, "fsl,imx6sl-ccm", imx6sl_clocks_init); 445