18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 2018 NXP. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * This driver supports the fractional plls found in the imx8m SOCs 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Documentation for this fractional pll can be found at: 88c2ecf20Sopenharmony_ci * https://www.nxp.com/docs/en/reference-manual/IMX8MDQLQRM.pdf#page=834 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 128c2ecf20Sopenharmony_ci#include <linux/err.h> 138c2ecf20Sopenharmony_ci#include <linux/export.h> 148c2ecf20Sopenharmony_ci#include <linux/io.h> 158c2ecf20Sopenharmony_ci#include <linux/iopoll.h> 168c2ecf20Sopenharmony_ci#include <linux/slab.h> 178c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include "clk.h" 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#define PLL_CFG0 0x0 228c2ecf20Sopenharmony_ci#define PLL_CFG1 0x4 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#define PLL_LOCK_STATUS BIT(31) 258c2ecf20Sopenharmony_ci#define PLL_PD_MASK BIT(19) 268c2ecf20Sopenharmony_ci#define PLL_BYPASS_MASK BIT(14) 278c2ecf20Sopenharmony_ci#define PLL_NEWDIV_VAL BIT(12) 288c2ecf20Sopenharmony_ci#define PLL_NEWDIV_ACK BIT(11) 298c2ecf20Sopenharmony_ci#define PLL_FRAC_DIV_MASK GENMASK(30, 7) 308c2ecf20Sopenharmony_ci#define PLL_INT_DIV_MASK GENMASK(6, 0) 318c2ecf20Sopenharmony_ci#define PLL_OUTPUT_DIV_MASK GENMASK(4, 0) 328c2ecf20Sopenharmony_ci#define PLL_FRAC_DENOM 0x1000000 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#define PLL_FRAC_LOCK_TIMEOUT 10000 358c2ecf20Sopenharmony_ci#define PLL_FRAC_ACK_TIMEOUT 500000 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_cistruct clk_frac_pll { 388c2ecf20Sopenharmony_ci struct clk_hw hw; 398c2ecf20Sopenharmony_ci void __iomem *base; 408c2ecf20Sopenharmony_ci}; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci#define to_clk_frac_pll(_hw) container_of(_hw, struct clk_frac_pll, hw) 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_cistatic int clk_wait_lock(struct clk_frac_pll *pll) 458c2ecf20Sopenharmony_ci{ 468c2ecf20Sopenharmony_ci u32 val; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci return readl_poll_timeout(pll->base, val, val & PLL_LOCK_STATUS, 0, 498c2ecf20Sopenharmony_ci PLL_FRAC_LOCK_TIMEOUT); 508c2ecf20Sopenharmony_ci} 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistatic int clk_wait_ack(struct clk_frac_pll *pll) 538c2ecf20Sopenharmony_ci{ 548c2ecf20Sopenharmony_ci u32 val; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci /* return directly if the pll is in powerdown or in bypass */ 578c2ecf20Sopenharmony_ci if (readl_relaxed(pll->base) & (PLL_PD_MASK | PLL_BYPASS_MASK)) 588c2ecf20Sopenharmony_ci return 0; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci /* Wait for the pll's divfi and divff to be reloaded */ 618c2ecf20Sopenharmony_ci return readl_poll_timeout(pll->base, val, val & PLL_NEWDIV_ACK, 0, 628c2ecf20Sopenharmony_ci PLL_FRAC_ACK_TIMEOUT); 638c2ecf20Sopenharmony_ci} 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_cistatic int clk_pll_prepare(struct clk_hw *hw) 668c2ecf20Sopenharmony_ci{ 678c2ecf20Sopenharmony_ci struct clk_frac_pll *pll = to_clk_frac_pll(hw); 688c2ecf20Sopenharmony_ci u32 val; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG0); 718c2ecf20Sopenharmony_ci val &= ~PLL_PD_MASK; 728c2ecf20Sopenharmony_ci writel_relaxed(val, pll->base + PLL_CFG0); 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci return clk_wait_lock(pll); 758c2ecf20Sopenharmony_ci} 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic void clk_pll_unprepare(struct clk_hw *hw) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci struct clk_frac_pll *pll = to_clk_frac_pll(hw); 808c2ecf20Sopenharmony_ci u32 val; 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG0); 838c2ecf20Sopenharmony_ci val |= PLL_PD_MASK; 848c2ecf20Sopenharmony_ci writel_relaxed(val, pll->base + PLL_CFG0); 858c2ecf20Sopenharmony_ci} 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_cistatic int clk_pll_is_prepared(struct clk_hw *hw) 888c2ecf20Sopenharmony_ci{ 898c2ecf20Sopenharmony_ci struct clk_frac_pll *pll = to_clk_frac_pll(hw); 908c2ecf20Sopenharmony_ci u32 val; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG0); 938c2ecf20Sopenharmony_ci return (val & PLL_PD_MASK) ? 0 : 1; 948c2ecf20Sopenharmony_ci} 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cistatic unsigned long clk_pll_recalc_rate(struct clk_hw *hw, 978c2ecf20Sopenharmony_ci unsigned long parent_rate) 988c2ecf20Sopenharmony_ci{ 998c2ecf20Sopenharmony_ci struct clk_frac_pll *pll = to_clk_frac_pll(hw); 1008c2ecf20Sopenharmony_ci u32 val, divff, divfi, divq; 1018c2ecf20Sopenharmony_ci u64 temp64 = parent_rate; 1028c2ecf20Sopenharmony_ci u64 rate; 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG0); 1058c2ecf20Sopenharmony_ci divq = (FIELD_GET(PLL_OUTPUT_DIV_MASK, val) + 1) * 2; 1068c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG1); 1078c2ecf20Sopenharmony_ci divff = FIELD_GET(PLL_FRAC_DIV_MASK, val); 1088c2ecf20Sopenharmony_ci divfi = FIELD_GET(PLL_INT_DIV_MASK, val); 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci temp64 *= 8; 1118c2ecf20Sopenharmony_ci temp64 *= divff; 1128c2ecf20Sopenharmony_ci do_div(temp64, PLL_FRAC_DENOM); 1138c2ecf20Sopenharmony_ci do_div(temp64, divq); 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci rate = parent_rate * 8 * (divfi + 1); 1168c2ecf20Sopenharmony_ci do_div(rate, divq); 1178c2ecf20Sopenharmony_ci rate += temp64; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci return rate; 1208c2ecf20Sopenharmony_ci} 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_cistatic long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate, 1238c2ecf20Sopenharmony_ci unsigned long *prate) 1248c2ecf20Sopenharmony_ci{ 1258c2ecf20Sopenharmony_ci u64 parent_rate = *prate; 1268c2ecf20Sopenharmony_ci u32 divff, divfi; 1278c2ecf20Sopenharmony_ci u64 temp64; 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci parent_rate *= 8; 1308c2ecf20Sopenharmony_ci rate *= 2; 1318c2ecf20Sopenharmony_ci temp64 = rate; 1328c2ecf20Sopenharmony_ci do_div(temp64, parent_rate); 1338c2ecf20Sopenharmony_ci divfi = temp64; 1348c2ecf20Sopenharmony_ci temp64 = rate - divfi * parent_rate; 1358c2ecf20Sopenharmony_ci temp64 *= PLL_FRAC_DENOM; 1368c2ecf20Sopenharmony_ci do_div(temp64, parent_rate); 1378c2ecf20Sopenharmony_ci divff = temp64; 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci temp64 = parent_rate; 1408c2ecf20Sopenharmony_ci temp64 *= divff; 1418c2ecf20Sopenharmony_ci do_div(temp64, PLL_FRAC_DENOM); 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci rate = parent_rate * divfi + temp64; 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci return rate / 2; 1468c2ecf20Sopenharmony_ci} 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci/* 1498c2ecf20Sopenharmony_ci * To simplify the clock calculation, we can keep the 'PLL_OUTPUT_VAL' at zero 1508c2ecf20Sopenharmony_ci * (means the PLL output will be divided by 2). So the PLL output can use 1518c2ecf20Sopenharmony_ci * the below formula: 1528c2ecf20Sopenharmony_ci * pllout = parent_rate * 8 / 2 * DIVF_VAL; 1538c2ecf20Sopenharmony_ci * where DIVF_VAL = 1 + DIVFI + DIVFF / 2^24. 1548c2ecf20Sopenharmony_ci */ 1558c2ecf20Sopenharmony_cistatic int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate, 1568c2ecf20Sopenharmony_ci unsigned long parent_rate) 1578c2ecf20Sopenharmony_ci{ 1588c2ecf20Sopenharmony_ci struct clk_frac_pll *pll = to_clk_frac_pll(hw); 1598c2ecf20Sopenharmony_ci u32 val, divfi, divff; 1608c2ecf20Sopenharmony_ci u64 temp64; 1618c2ecf20Sopenharmony_ci int ret; 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci parent_rate *= 8; 1648c2ecf20Sopenharmony_ci rate *= 2; 1658c2ecf20Sopenharmony_ci divfi = rate / parent_rate; 1668c2ecf20Sopenharmony_ci temp64 = parent_rate * divfi; 1678c2ecf20Sopenharmony_ci temp64 = rate - temp64; 1688c2ecf20Sopenharmony_ci temp64 *= PLL_FRAC_DENOM; 1698c2ecf20Sopenharmony_ci do_div(temp64, parent_rate); 1708c2ecf20Sopenharmony_ci divff = temp64; 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG1); 1738c2ecf20Sopenharmony_ci val &= ~(PLL_FRAC_DIV_MASK | PLL_INT_DIV_MASK); 1748c2ecf20Sopenharmony_ci val |= (divff << 7) | (divfi - 1); 1758c2ecf20Sopenharmony_ci writel_relaxed(val, pll->base + PLL_CFG1); 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG0); 1788c2ecf20Sopenharmony_ci val &= ~0x1f; 1798c2ecf20Sopenharmony_ci writel_relaxed(val, pll->base + PLL_CFG0); 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci /* Set the NEV_DIV_VAL to reload the DIVFI and DIVFF */ 1828c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG0); 1838c2ecf20Sopenharmony_ci val |= PLL_NEWDIV_VAL; 1848c2ecf20Sopenharmony_ci writel_relaxed(val, pll->base + PLL_CFG0); 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci ret = clk_wait_ack(pll); 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci /* clear the NEV_DIV_VAL */ 1898c2ecf20Sopenharmony_ci val = readl_relaxed(pll->base + PLL_CFG0); 1908c2ecf20Sopenharmony_ci val &= ~PLL_NEWDIV_VAL; 1918c2ecf20Sopenharmony_ci writel_relaxed(val, pll->base + PLL_CFG0); 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ci return ret; 1948c2ecf20Sopenharmony_ci} 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_cistatic const struct clk_ops clk_frac_pll_ops = { 1978c2ecf20Sopenharmony_ci .prepare = clk_pll_prepare, 1988c2ecf20Sopenharmony_ci .unprepare = clk_pll_unprepare, 1998c2ecf20Sopenharmony_ci .is_prepared = clk_pll_is_prepared, 2008c2ecf20Sopenharmony_ci .recalc_rate = clk_pll_recalc_rate, 2018c2ecf20Sopenharmony_ci .round_rate = clk_pll_round_rate, 2028c2ecf20Sopenharmony_ci .set_rate = clk_pll_set_rate, 2038c2ecf20Sopenharmony_ci}; 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_cistruct clk_hw *imx_clk_hw_frac_pll(const char *name, 2068c2ecf20Sopenharmony_ci const char *parent_name, 2078c2ecf20Sopenharmony_ci void __iomem *base) 2088c2ecf20Sopenharmony_ci{ 2098c2ecf20Sopenharmony_ci struct clk_init_data init; 2108c2ecf20Sopenharmony_ci struct clk_frac_pll *pll; 2118c2ecf20Sopenharmony_ci struct clk_hw *hw; 2128c2ecf20Sopenharmony_ci int ret; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci pll = kzalloc(sizeof(*pll), GFP_KERNEL); 2158c2ecf20Sopenharmony_ci if (!pll) 2168c2ecf20Sopenharmony_ci return ERR_PTR(-ENOMEM); 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci init.name = name; 2198c2ecf20Sopenharmony_ci init.ops = &clk_frac_pll_ops; 2208c2ecf20Sopenharmony_ci init.flags = 0; 2218c2ecf20Sopenharmony_ci init.parent_names = &parent_name; 2228c2ecf20Sopenharmony_ci init.num_parents = 1; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci pll->base = base; 2258c2ecf20Sopenharmony_ci pll->hw.init = &init; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci hw = &pll->hw; 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci ret = clk_hw_register(NULL, hw); 2308c2ecf20Sopenharmony_ci if (ret) { 2318c2ecf20Sopenharmony_ci kfree(pll); 2328c2ecf20Sopenharmony_ci return ERR_PTR(ret); 2338c2ecf20Sopenharmony_ci } 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci return hw; 2368c2ecf20Sopenharmony_ci} 2378c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(imx_clk_hw_frac_pll); 238