18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Freescale SAI BCLK as a generic clock driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright 2020 Michael Walle <michael@walle.cc>
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/module.h>
98c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
108c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
118c2ecf20Sopenharmony_ci#include <linux/err.h>
128c2ecf20Sopenharmony_ci#include <linux/of.h>
138c2ecf20Sopenharmony_ci#include <linux/of_address.h>
148c2ecf20Sopenharmony_ci#include <linux/slab.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#define I2S_CSR		0x00
178c2ecf20Sopenharmony_ci#define I2S_CR2		0x08
188c2ecf20Sopenharmony_ci#define CSR_BCE_BIT	28
198c2ecf20Sopenharmony_ci#define CR2_BCD		BIT(24)
208c2ecf20Sopenharmony_ci#define CR2_DIV_SHIFT	0
218c2ecf20Sopenharmony_ci#define CR2_DIV_WIDTH	8
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_cistruct fsl_sai_clk {
248c2ecf20Sopenharmony_ci	struct clk_divider div;
258c2ecf20Sopenharmony_ci	struct clk_gate gate;
268c2ecf20Sopenharmony_ci	spinlock_t lock;
278c2ecf20Sopenharmony_ci};
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_cistatic int fsl_sai_clk_probe(struct platform_device *pdev)
308c2ecf20Sopenharmony_ci{
318c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
328c2ecf20Sopenharmony_ci	struct fsl_sai_clk *sai_clk;
338c2ecf20Sopenharmony_ci	struct clk_parent_data pdata = { .index = 0 };
348c2ecf20Sopenharmony_ci	void __iomem *base;
358c2ecf20Sopenharmony_ci	struct clk_hw *hw;
368c2ecf20Sopenharmony_ci	struct resource *res;
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci	sai_clk = devm_kzalloc(dev, sizeof(*sai_clk), GFP_KERNEL);
398c2ecf20Sopenharmony_ci	if (!sai_clk)
408c2ecf20Sopenharmony_ci		return -ENOMEM;
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
438c2ecf20Sopenharmony_ci	base = devm_ioremap_resource(dev, res);
448c2ecf20Sopenharmony_ci	if (IS_ERR(base))
458c2ecf20Sopenharmony_ci		return PTR_ERR(base);
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci	spin_lock_init(&sai_clk->lock);
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci	sai_clk->gate.reg = base + I2S_CSR;
508c2ecf20Sopenharmony_ci	sai_clk->gate.bit_idx = CSR_BCE_BIT;
518c2ecf20Sopenharmony_ci	sai_clk->gate.lock = &sai_clk->lock;
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci	sai_clk->div.reg = base + I2S_CR2;
548c2ecf20Sopenharmony_ci	sai_clk->div.shift = CR2_DIV_SHIFT;
558c2ecf20Sopenharmony_ci	sai_clk->div.width = CR2_DIV_WIDTH;
568c2ecf20Sopenharmony_ci	sai_clk->div.lock = &sai_clk->lock;
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	/* set clock direction, we are the BCLK master */
598c2ecf20Sopenharmony_ci	writel(CR2_BCD, base + I2S_CR2);
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci	hw = clk_hw_register_composite_pdata(dev, dev->of_node->name,
628c2ecf20Sopenharmony_ci					     &pdata, 1, NULL, NULL,
638c2ecf20Sopenharmony_ci					     &sai_clk->div.hw,
648c2ecf20Sopenharmony_ci					     &clk_divider_ops,
658c2ecf20Sopenharmony_ci					     &sai_clk->gate.hw,
668c2ecf20Sopenharmony_ci					     &clk_gate_ops,
678c2ecf20Sopenharmony_ci					     CLK_SET_RATE_GATE);
688c2ecf20Sopenharmony_ci	if (IS_ERR(hw))
698c2ecf20Sopenharmony_ci		return PTR_ERR(hw);
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, hw);
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, hw);
748c2ecf20Sopenharmony_ci}
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_cistatic int fsl_sai_clk_remove(struct platform_device *pdev)
778c2ecf20Sopenharmony_ci{
788c2ecf20Sopenharmony_ci	struct clk_hw *hw = platform_get_drvdata(pdev);
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	clk_hw_unregister_composite(hw);
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_ci	return 0;
838c2ecf20Sopenharmony_ci}
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_cistatic const struct of_device_id of_fsl_sai_clk_ids[] = {
868c2ecf20Sopenharmony_ci	{ .compatible = "fsl,vf610-sai-clock" },
878c2ecf20Sopenharmony_ci	{ }
888c2ecf20Sopenharmony_ci};
898c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_fsl_sai_clk_ids);
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_cistatic struct platform_driver fsl_sai_clk_driver = {
928c2ecf20Sopenharmony_ci	.probe = fsl_sai_clk_probe,
938c2ecf20Sopenharmony_ci	.remove = fsl_sai_clk_remove,
948c2ecf20Sopenharmony_ci	.driver		= {
958c2ecf20Sopenharmony_ci		.name	= "fsl-sai-clk",
968c2ecf20Sopenharmony_ci		.of_match_table = of_fsl_sai_clk_ids,
978c2ecf20Sopenharmony_ci	},
988c2ecf20Sopenharmony_ci};
998c2ecf20Sopenharmony_cimodule_platform_driver(fsl_sai_clk_driver);
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Freescale SAI bitclock-as-a-clock driver");
1028c2ecf20Sopenharmony_ciMODULE_AUTHOR("Michael Walle <michael@walle.cc>");
1038c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
1048c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:fsl-sai-clk");
105