18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 2001-2003 SuSE Labs. 48c2ecf20Sopenharmony_ci * Distributed under the GNU public license, v2. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * This is a GART driver for the AMD Opteron/Athlon64 on-CPU northbridge. 78c2ecf20Sopenharmony_ci * It also includes support for the AMD 8151 AGP bridge, 88c2ecf20Sopenharmony_ci * although it doesn't actually do much, as all the real 98c2ecf20Sopenharmony_ci * work is done in the northbridge(s). 108c2ecf20Sopenharmony_ci */ 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include <linux/module.h> 138c2ecf20Sopenharmony_ci#include <linux/pci.h> 148c2ecf20Sopenharmony_ci#include <linux/init.h> 158c2ecf20Sopenharmony_ci#include <linux/agp_backend.h> 168c2ecf20Sopenharmony_ci#include <linux/mmzone.h> 178c2ecf20Sopenharmony_ci#include <asm/page.h> /* PAGE_SIZE */ 188c2ecf20Sopenharmony_ci#include <asm/e820/api.h> 198c2ecf20Sopenharmony_ci#include <asm/amd_nb.h> 208c2ecf20Sopenharmony_ci#include <asm/gart.h> 218c2ecf20Sopenharmony_ci#include "agp.h" 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci/* NVIDIA K8 registers */ 248c2ecf20Sopenharmony_ci#define NVIDIA_X86_64_0_APBASE 0x10 258c2ecf20Sopenharmony_ci#define NVIDIA_X86_64_1_APBASE1 0x50 268c2ecf20Sopenharmony_ci#define NVIDIA_X86_64_1_APLIMIT1 0x54 278c2ecf20Sopenharmony_ci#define NVIDIA_X86_64_1_APSIZE 0xa8 288c2ecf20Sopenharmony_ci#define NVIDIA_X86_64_1_APBASE2 0xd8 298c2ecf20Sopenharmony_ci#define NVIDIA_X86_64_1_APLIMIT2 0xdc 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci/* ULi K8 registers */ 328c2ecf20Sopenharmony_ci#define ULI_X86_64_BASE_ADDR 0x10 338c2ecf20Sopenharmony_ci#define ULI_X86_64_HTT_FEA_REG 0x50 348c2ecf20Sopenharmony_ci#define ULI_X86_64_ENU_SCR_REG 0x54 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistatic struct resource *aperture_resource; 378c2ecf20Sopenharmony_cistatic bool __initdata agp_try_unsupported = 1; 388c2ecf20Sopenharmony_cistatic int agp_bridges_found; 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_cistatic void amd64_tlbflush(struct agp_memory *temp) 418c2ecf20Sopenharmony_ci{ 428c2ecf20Sopenharmony_ci amd_flush_garts(); 438c2ecf20Sopenharmony_ci} 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_cistatic int amd64_insert_memory(struct agp_memory *mem, off_t pg_start, int type) 468c2ecf20Sopenharmony_ci{ 478c2ecf20Sopenharmony_ci int i, j, num_entries; 488c2ecf20Sopenharmony_ci long long tmp; 498c2ecf20Sopenharmony_ci int mask_type; 508c2ecf20Sopenharmony_ci struct agp_bridge_data *bridge = mem->bridge; 518c2ecf20Sopenharmony_ci u32 pte; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci num_entries = agp_num_entries(); 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci if (type != mem->type) 568c2ecf20Sopenharmony_ci return -EINVAL; 578c2ecf20Sopenharmony_ci mask_type = bridge->driver->agp_type_to_mask_type(bridge, type); 588c2ecf20Sopenharmony_ci if (mask_type != 0) 598c2ecf20Sopenharmony_ci return -EINVAL; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci /* Make sure we can fit the range in the gatt table. */ 638c2ecf20Sopenharmony_ci /* FIXME: could wrap */ 648c2ecf20Sopenharmony_ci if (((unsigned long)pg_start + mem->page_count) > num_entries) 658c2ecf20Sopenharmony_ci return -EINVAL; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci j = pg_start; 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci /* gatt table should be empty. */ 708c2ecf20Sopenharmony_ci while (j < (pg_start + mem->page_count)) { 718c2ecf20Sopenharmony_ci if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) 728c2ecf20Sopenharmony_ci return -EBUSY; 738c2ecf20Sopenharmony_ci j++; 748c2ecf20Sopenharmony_ci } 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci if (!mem->is_flushed) { 778c2ecf20Sopenharmony_ci global_cache_flush(); 788c2ecf20Sopenharmony_ci mem->is_flushed = true; 798c2ecf20Sopenharmony_ci } 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci for (i = 0, j = pg_start; i < mem->page_count; i++, j++) { 828c2ecf20Sopenharmony_ci tmp = agp_bridge->driver->mask_memory(agp_bridge, 838c2ecf20Sopenharmony_ci page_to_phys(mem->pages[i]), 848c2ecf20Sopenharmony_ci mask_type); 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci BUG_ON(tmp & 0xffffff0000000ffcULL); 878c2ecf20Sopenharmony_ci pte = (tmp & 0x000000ff00000000ULL) >> 28; 888c2ecf20Sopenharmony_ci pte |=(tmp & 0x00000000fffff000ULL); 898c2ecf20Sopenharmony_ci pte |= GPTE_VALID | GPTE_COHERENT; 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci writel(pte, agp_bridge->gatt_table+j); 928c2ecf20Sopenharmony_ci readl(agp_bridge->gatt_table+j); /* PCI Posting. */ 938c2ecf20Sopenharmony_ci } 948c2ecf20Sopenharmony_ci amd64_tlbflush(mem); 958c2ecf20Sopenharmony_ci return 0; 968c2ecf20Sopenharmony_ci} 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci/* 998c2ecf20Sopenharmony_ci * This hack alters the order element according 1008c2ecf20Sopenharmony_ci * to the size of a long. It sucks. I totally disown this, even 1018c2ecf20Sopenharmony_ci * though it does appear to work for the most part. 1028c2ecf20Sopenharmony_ci */ 1038c2ecf20Sopenharmony_cistatic struct aper_size_info_32 amd64_aperture_sizes[7] = 1048c2ecf20Sopenharmony_ci{ 1058c2ecf20Sopenharmony_ci {32, 8192, 3+(sizeof(long)/8), 0 }, 1068c2ecf20Sopenharmony_ci {64, 16384, 4+(sizeof(long)/8), 1<<1 }, 1078c2ecf20Sopenharmony_ci {128, 32768, 5+(sizeof(long)/8), 1<<2 }, 1088c2ecf20Sopenharmony_ci {256, 65536, 6+(sizeof(long)/8), 1<<1 | 1<<2 }, 1098c2ecf20Sopenharmony_ci {512, 131072, 7+(sizeof(long)/8), 1<<3 }, 1108c2ecf20Sopenharmony_ci {1024, 262144, 8+(sizeof(long)/8), 1<<1 | 1<<3}, 1118c2ecf20Sopenharmony_ci {2048, 524288, 9+(sizeof(long)/8), 1<<2 | 1<<3} 1128c2ecf20Sopenharmony_ci}; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci/* 1168c2ecf20Sopenharmony_ci * Get the current Aperture size from the x86-64. 1178c2ecf20Sopenharmony_ci * Note, that there may be multiple x86-64's, but we just return 1188c2ecf20Sopenharmony_ci * the value from the first one we find. The set_size functions 1198c2ecf20Sopenharmony_ci * keep the rest coherent anyway. Or at least should do. 1208c2ecf20Sopenharmony_ci */ 1218c2ecf20Sopenharmony_cistatic int amd64_fetch_size(void) 1228c2ecf20Sopenharmony_ci{ 1238c2ecf20Sopenharmony_ci struct pci_dev *dev; 1248c2ecf20Sopenharmony_ci int i; 1258c2ecf20Sopenharmony_ci u32 temp; 1268c2ecf20Sopenharmony_ci struct aper_size_info_32 *values; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci dev = node_to_amd_nb(0)->misc; 1298c2ecf20Sopenharmony_ci if (dev==NULL) 1308c2ecf20Sopenharmony_ci return 0; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &temp); 1338c2ecf20Sopenharmony_ci temp = (temp & 0xe); 1348c2ecf20Sopenharmony_ci values = A_SIZE_32(amd64_aperture_sizes); 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) { 1378c2ecf20Sopenharmony_ci if (temp == values[i].size_value) { 1388c2ecf20Sopenharmony_ci agp_bridge->previous_size = 1398c2ecf20Sopenharmony_ci agp_bridge->current_size = (void *) (values + i); 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci agp_bridge->aperture_size_idx = i; 1428c2ecf20Sopenharmony_ci return values[i].size; 1438c2ecf20Sopenharmony_ci } 1448c2ecf20Sopenharmony_ci } 1458c2ecf20Sopenharmony_ci return 0; 1468c2ecf20Sopenharmony_ci} 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci/* 1498c2ecf20Sopenharmony_ci * In a multiprocessor x86-64 system, this function gets 1508c2ecf20Sopenharmony_ci * called once for each CPU. 1518c2ecf20Sopenharmony_ci */ 1528c2ecf20Sopenharmony_cistatic u64 amd64_configure(struct pci_dev *hammer, u64 gatt_table) 1538c2ecf20Sopenharmony_ci{ 1548c2ecf20Sopenharmony_ci u64 aperturebase; 1558c2ecf20Sopenharmony_ci u32 tmp; 1568c2ecf20Sopenharmony_ci u64 aper_base; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci /* Address to map to */ 1598c2ecf20Sopenharmony_ci pci_read_config_dword(hammer, AMD64_GARTAPERTUREBASE, &tmp); 1608c2ecf20Sopenharmony_ci aperturebase = (u64)tmp << 25; 1618c2ecf20Sopenharmony_ci aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK); 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci enable_gart_translation(hammer, gatt_table); 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci return aper_base; 1668c2ecf20Sopenharmony_ci} 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_cistatic const struct aper_size_info_32 amd_8151_sizes[7] = 1708c2ecf20Sopenharmony_ci{ 1718c2ecf20Sopenharmony_ci {2048, 524288, 9, 0x00000000 }, /* 0 0 0 0 0 0 */ 1728c2ecf20Sopenharmony_ci {1024, 262144, 8, 0x00000400 }, /* 1 0 0 0 0 0 */ 1738c2ecf20Sopenharmony_ci {512, 131072, 7, 0x00000600 }, /* 1 1 0 0 0 0 */ 1748c2ecf20Sopenharmony_ci {256, 65536, 6, 0x00000700 }, /* 1 1 1 0 0 0 */ 1758c2ecf20Sopenharmony_ci {128, 32768, 5, 0x00000720 }, /* 1 1 1 1 0 0 */ 1768c2ecf20Sopenharmony_ci {64, 16384, 4, 0x00000730 }, /* 1 1 1 1 1 0 */ 1778c2ecf20Sopenharmony_ci {32, 8192, 3, 0x00000738 } /* 1 1 1 1 1 1 */ 1788c2ecf20Sopenharmony_ci}; 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_cistatic int amd_8151_configure(void) 1818c2ecf20Sopenharmony_ci{ 1828c2ecf20Sopenharmony_ci unsigned long gatt_bus = virt_to_phys(agp_bridge->gatt_table_real); 1838c2ecf20Sopenharmony_ci int i; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci if (!amd_nb_has_feature(AMD_NB_GART)) 1868c2ecf20Sopenharmony_ci return 0; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci /* Configure AGP regs in each x86-64 host bridge. */ 1898c2ecf20Sopenharmony_ci for (i = 0; i < amd_nb_num(); i++) { 1908c2ecf20Sopenharmony_ci agp_bridge->gart_bus_addr = 1918c2ecf20Sopenharmony_ci amd64_configure(node_to_amd_nb(i)->misc, gatt_bus); 1928c2ecf20Sopenharmony_ci } 1938c2ecf20Sopenharmony_ci amd_flush_garts(); 1948c2ecf20Sopenharmony_ci return 0; 1958c2ecf20Sopenharmony_ci} 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_cistatic void amd64_cleanup(void) 1998c2ecf20Sopenharmony_ci{ 2008c2ecf20Sopenharmony_ci u32 tmp; 2018c2ecf20Sopenharmony_ci int i; 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci if (!amd_nb_has_feature(AMD_NB_GART)) 2048c2ecf20Sopenharmony_ci return; 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci for (i = 0; i < amd_nb_num(); i++) { 2078c2ecf20Sopenharmony_ci struct pci_dev *dev = node_to_amd_nb(i)->misc; 2088c2ecf20Sopenharmony_ci /* disable gart translation */ 2098c2ecf20Sopenharmony_ci pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &tmp); 2108c2ecf20Sopenharmony_ci tmp &= ~GARTEN; 2118c2ecf20Sopenharmony_ci pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, tmp); 2128c2ecf20Sopenharmony_ci } 2138c2ecf20Sopenharmony_ci} 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_cistatic const struct agp_bridge_driver amd_8151_driver = { 2178c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 2188c2ecf20Sopenharmony_ci .aperture_sizes = amd_8151_sizes, 2198c2ecf20Sopenharmony_ci .size_type = U32_APER_SIZE, 2208c2ecf20Sopenharmony_ci .num_aperture_sizes = 7, 2218c2ecf20Sopenharmony_ci .needs_scratch_page = true, 2228c2ecf20Sopenharmony_ci .configure = amd_8151_configure, 2238c2ecf20Sopenharmony_ci .fetch_size = amd64_fetch_size, 2248c2ecf20Sopenharmony_ci .cleanup = amd64_cleanup, 2258c2ecf20Sopenharmony_ci .tlb_flush = amd64_tlbflush, 2268c2ecf20Sopenharmony_ci .mask_memory = agp_generic_mask_memory, 2278c2ecf20Sopenharmony_ci .masks = NULL, 2288c2ecf20Sopenharmony_ci .agp_enable = agp_generic_enable, 2298c2ecf20Sopenharmony_ci .cache_flush = global_cache_flush, 2308c2ecf20Sopenharmony_ci .create_gatt_table = agp_generic_create_gatt_table, 2318c2ecf20Sopenharmony_ci .free_gatt_table = agp_generic_free_gatt_table, 2328c2ecf20Sopenharmony_ci .insert_memory = amd64_insert_memory, 2338c2ecf20Sopenharmony_ci .remove_memory = agp_generic_remove_memory, 2348c2ecf20Sopenharmony_ci .alloc_by_type = agp_generic_alloc_by_type, 2358c2ecf20Sopenharmony_ci .free_by_type = agp_generic_free_by_type, 2368c2ecf20Sopenharmony_ci .agp_alloc_page = agp_generic_alloc_page, 2378c2ecf20Sopenharmony_ci .agp_alloc_pages = agp_generic_alloc_pages, 2388c2ecf20Sopenharmony_ci .agp_destroy_page = agp_generic_destroy_page, 2398c2ecf20Sopenharmony_ci .agp_destroy_pages = agp_generic_destroy_pages, 2408c2ecf20Sopenharmony_ci .agp_type_to_mask_type = agp_generic_type_to_mask_type, 2418c2ecf20Sopenharmony_ci}; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci/* Some basic sanity checks for the aperture. */ 2448c2ecf20Sopenharmony_cistatic int agp_aperture_valid(u64 aper, u32 size) 2458c2ecf20Sopenharmony_ci{ 2468c2ecf20Sopenharmony_ci if (!aperture_valid(aper, size, 32*1024*1024)) 2478c2ecf20Sopenharmony_ci return 0; 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci /* Request the Aperture. This catches cases when someone else 2508c2ecf20Sopenharmony_ci already put a mapping in there - happens with some very broken BIOS 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci Maybe better to use pci_assign_resource/pci_enable_device instead 2538c2ecf20Sopenharmony_ci trusting the bridges? */ 2548c2ecf20Sopenharmony_ci if (!aperture_resource && 2558c2ecf20Sopenharmony_ci !(aperture_resource = request_mem_region(aper, size, "aperture"))) { 2568c2ecf20Sopenharmony_ci printk(KERN_ERR PFX "Aperture conflicts with PCI mapping.\n"); 2578c2ecf20Sopenharmony_ci return 0; 2588c2ecf20Sopenharmony_ci } 2598c2ecf20Sopenharmony_ci return 1; 2608c2ecf20Sopenharmony_ci} 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci/* 2638c2ecf20Sopenharmony_ci * W*s centric BIOS sometimes only set up the aperture in the AGP 2648c2ecf20Sopenharmony_ci * bridge, not the northbridge. On AMD64 this is handled early 2658c2ecf20Sopenharmony_ci * in aperture.c, but when IOMMU is not enabled or we run 2668c2ecf20Sopenharmony_ci * on a 32bit kernel this needs to be redone. 2678c2ecf20Sopenharmony_ci * Unfortunately it is impossible to fix the aperture here because it's too late 2688c2ecf20Sopenharmony_ci * to allocate that much memory. But at least error out cleanly instead of 2698c2ecf20Sopenharmony_ci * crashing. 2708c2ecf20Sopenharmony_ci */ 2718c2ecf20Sopenharmony_cistatic int fix_northbridge(struct pci_dev *nb, struct pci_dev *agp, u16 cap) 2728c2ecf20Sopenharmony_ci{ 2738c2ecf20Sopenharmony_ci u64 aper, nb_aper; 2748c2ecf20Sopenharmony_ci int order = 0; 2758c2ecf20Sopenharmony_ci u32 nb_order, nb_base; 2768c2ecf20Sopenharmony_ci u16 apsize; 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci pci_read_config_dword(nb, AMD64_GARTAPERTURECTL, &nb_order); 2798c2ecf20Sopenharmony_ci nb_order = (nb_order >> 1) & 7; 2808c2ecf20Sopenharmony_ci pci_read_config_dword(nb, AMD64_GARTAPERTUREBASE, &nb_base); 2818c2ecf20Sopenharmony_ci nb_aper = (u64)nb_base << 25; 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci /* Northbridge seems to contain crap. Try the AGP bridge. */ 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_ci pci_read_config_word(agp, cap+0x14, &apsize); 2868c2ecf20Sopenharmony_ci if (apsize == 0xffff) { 2878c2ecf20Sopenharmony_ci if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order)) 2888c2ecf20Sopenharmony_ci return 0; 2898c2ecf20Sopenharmony_ci return -1; 2908c2ecf20Sopenharmony_ci } 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_ci apsize &= 0xfff; 2938c2ecf20Sopenharmony_ci /* Some BIOS use weird encodings not in the AGPv3 table. */ 2948c2ecf20Sopenharmony_ci if (apsize & 0xff) 2958c2ecf20Sopenharmony_ci apsize |= 0xf00; 2968c2ecf20Sopenharmony_ci order = 7 - hweight16(apsize); 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci aper = pci_bus_address(agp, AGP_APERTURE_BAR); 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci /* 3018c2ecf20Sopenharmony_ci * On some sick chips APSIZE is 0. This means it wants 4G 3028c2ecf20Sopenharmony_ci * so let double check that order, and lets trust the AMD NB settings 3038c2ecf20Sopenharmony_ci */ 3048c2ecf20Sopenharmony_ci if (order >=0 && aper + (32ULL<<(20 + order)) > 0x100000000ULL) { 3058c2ecf20Sopenharmony_ci dev_info(&agp->dev, "aperture size %u MB is not right, using settings from NB\n", 3068c2ecf20Sopenharmony_ci 32 << order); 3078c2ecf20Sopenharmony_ci order = nb_order; 3088c2ecf20Sopenharmony_ci } 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci if (nb_order >= order) { 3118c2ecf20Sopenharmony_ci if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order)) 3128c2ecf20Sopenharmony_ci return 0; 3138c2ecf20Sopenharmony_ci } 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci dev_info(&agp->dev, "aperture from AGP @ %Lx size %u MB\n", 3168c2ecf20Sopenharmony_ci aper, 32 << order); 3178c2ecf20Sopenharmony_ci if (order < 0 || !agp_aperture_valid(aper, (32*1024*1024)<<order)) 3188c2ecf20Sopenharmony_ci return -1; 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci gart_set_size_and_enable(nb, order); 3218c2ecf20Sopenharmony_ci pci_write_config_dword(nb, AMD64_GARTAPERTUREBASE, aper >> 25); 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci return 0; 3248c2ecf20Sopenharmony_ci} 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_cistatic int cache_nbs(struct pci_dev *pdev, u32 cap_ptr) 3278c2ecf20Sopenharmony_ci{ 3288c2ecf20Sopenharmony_ci int i; 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci if (amd_cache_northbridges() < 0) 3318c2ecf20Sopenharmony_ci return -ENODEV; 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci if (!amd_nb_has_feature(AMD_NB_GART)) 3348c2ecf20Sopenharmony_ci return -ENODEV; 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci i = 0; 3378c2ecf20Sopenharmony_ci for (i = 0; i < amd_nb_num(); i++) { 3388c2ecf20Sopenharmony_ci struct pci_dev *dev = node_to_amd_nb(i)->misc; 3398c2ecf20Sopenharmony_ci if (fix_northbridge(dev, pdev, cap_ptr) < 0) { 3408c2ecf20Sopenharmony_ci dev_err(&dev->dev, "no usable aperture found\n"); 3418c2ecf20Sopenharmony_ci#ifdef __x86_64__ 3428c2ecf20Sopenharmony_ci /* should port this to i386 */ 3438c2ecf20Sopenharmony_ci dev_err(&dev->dev, "consider rebooting with iommu=memaper=2 to get a good aperture\n"); 3448c2ecf20Sopenharmony_ci#endif 3458c2ecf20Sopenharmony_ci return -1; 3468c2ecf20Sopenharmony_ci } 3478c2ecf20Sopenharmony_ci } 3488c2ecf20Sopenharmony_ci return 0; 3498c2ecf20Sopenharmony_ci} 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci/* Handle AMD 8151 quirks */ 3528c2ecf20Sopenharmony_cistatic void amd8151_init(struct pci_dev *pdev, struct agp_bridge_data *bridge) 3538c2ecf20Sopenharmony_ci{ 3548c2ecf20Sopenharmony_ci char *revstring; 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci switch (pdev->revision) { 3578c2ecf20Sopenharmony_ci case 0x01: revstring="A0"; break; 3588c2ecf20Sopenharmony_ci case 0x02: revstring="A1"; break; 3598c2ecf20Sopenharmony_ci case 0x11: revstring="B0"; break; 3608c2ecf20Sopenharmony_ci case 0x12: revstring="B1"; break; 3618c2ecf20Sopenharmony_ci case 0x13: revstring="B2"; break; 3628c2ecf20Sopenharmony_ci case 0x14: revstring="B3"; break; 3638c2ecf20Sopenharmony_ci default: revstring="??"; break; 3648c2ecf20Sopenharmony_ci } 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "AMD 8151 AGP Bridge rev %s\n", revstring); 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci /* 3698c2ecf20Sopenharmony_ci * Work around errata. 3708c2ecf20Sopenharmony_ci * Chips before B2 stepping incorrectly reporting v3.5 3718c2ecf20Sopenharmony_ci */ 3728c2ecf20Sopenharmony_ci if (pdev->revision < 0x13) { 3738c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "correcting AGP revision (reports 3.5, is really 3.0)\n"); 3748c2ecf20Sopenharmony_ci bridge->major_version = 3; 3758c2ecf20Sopenharmony_ci bridge->minor_version = 0; 3768c2ecf20Sopenharmony_ci } 3778c2ecf20Sopenharmony_ci} 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_cistatic const struct aper_size_info_32 uli_sizes[7] = 3818c2ecf20Sopenharmony_ci{ 3828c2ecf20Sopenharmony_ci {256, 65536, 6, 10}, 3838c2ecf20Sopenharmony_ci {128, 32768, 5, 9}, 3848c2ecf20Sopenharmony_ci {64, 16384, 4, 8}, 3858c2ecf20Sopenharmony_ci {32, 8192, 3, 7}, 3868c2ecf20Sopenharmony_ci {16, 4096, 2, 6}, 3878c2ecf20Sopenharmony_ci {8, 2048, 1, 4}, 3888c2ecf20Sopenharmony_ci {4, 1024, 0, 3} 3898c2ecf20Sopenharmony_ci}; 3908c2ecf20Sopenharmony_cistatic int uli_agp_init(struct pci_dev *pdev) 3918c2ecf20Sopenharmony_ci{ 3928c2ecf20Sopenharmony_ci u32 httfea,baseaddr,enuscr; 3938c2ecf20Sopenharmony_ci struct pci_dev *dev1; 3948c2ecf20Sopenharmony_ci int i, ret; 3958c2ecf20Sopenharmony_ci unsigned size = amd64_fetch_size(); 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "setting up ULi AGP\n"); 3988c2ecf20Sopenharmony_ci dev1 = pci_get_slot (pdev->bus,PCI_DEVFN(0,0)); 3998c2ecf20Sopenharmony_ci if (dev1 == NULL) { 4008c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "can't find ULi secondary device\n"); 4018c2ecf20Sopenharmony_ci return -ENODEV; 4028c2ecf20Sopenharmony_ci } 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(uli_sizes); i++) 4058c2ecf20Sopenharmony_ci if (uli_sizes[i].size == size) 4068c2ecf20Sopenharmony_ci break; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_ci if (i == ARRAY_SIZE(uli_sizes)) { 4098c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "no ULi size found for %d\n", size); 4108c2ecf20Sopenharmony_ci ret = -ENODEV; 4118c2ecf20Sopenharmony_ci goto put; 4128c2ecf20Sopenharmony_ci } 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci /* shadow x86-64 registers into ULi registers */ 4158c2ecf20Sopenharmony_ci pci_read_config_dword (node_to_amd_nb(0)->misc, AMD64_GARTAPERTUREBASE, 4168c2ecf20Sopenharmony_ci &httfea); 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci /* if x86-64 aperture base is beyond 4G, exit here */ 4198c2ecf20Sopenharmony_ci if ((httfea & 0x7fff) >> (32 - 25)) { 4208c2ecf20Sopenharmony_ci ret = -ENODEV; 4218c2ecf20Sopenharmony_ci goto put; 4228c2ecf20Sopenharmony_ci } 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_ci httfea = (httfea& 0x7fff) << 25; 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, ULI_X86_64_BASE_ADDR, &baseaddr); 4278c2ecf20Sopenharmony_ci baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK; 4288c2ecf20Sopenharmony_ci baseaddr|= httfea; 4298c2ecf20Sopenharmony_ci pci_write_config_dword(pdev, ULI_X86_64_BASE_ADDR, baseaddr); 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci enuscr= httfea+ (size * 1024 * 1024) - 1; 4328c2ecf20Sopenharmony_ci pci_write_config_dword(dev1, ULI_X86_64_HTT_FEA_REG, httfea); 4338c2ecf20Sopenharmony_ci pci_write_config_dword(dev1, ULI_X86_64_ENU_SCR_REG, enuscr); 4348c2ecf20Sopenharmony_ci ret = 0; 4358c2ecf20Sopenharmony_ciput: 4368c2ecf20Sopenharmony_ci pci_dev_put(dev1); 4378c2ecf20Sopenharmony_ci return ret; 4388c2ecf20Sopenharmony_ci} 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_cistatic const struct aper_size_info_32 nforce3_sizes[5] = 4428c2ecf20Sopenharmony_ci{ 4438c2ecf20Sopenharmony_ci {512, 131072, 7, 0x00000000 }, 4448c2ecf20Sopenharmony_ci {256, 65536, 6, 0x00000008 }, 4458c2ecf20Sopenharmony_ci {128, 32768, 5, 0x0000000C }, 4468c2ecf20Sopenharmony_ci {64, 16384, 4, 0x0000000E }, 4478c2ecf20Sopenharmony_ci {32, 8192, 3, 0x0000000F } 4488c2ecf20Sopenharmony_ci}; 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci/* Handle shadow device of the Nvidia NForce3 */ 4518c2ecf20Sopenharmony_ci/* CHECK-ME original 2.4 version set up some IORRs. Check if that is needed. */ 4528c2ecf20Sopenharmony_cistatic int nforce3_agp_init(struct pci_dev *pdev) 4538c2ecf20Sopenharmony_ci{ 4548c2ecf20Sopenharmony_ci u32 tmp, apbase, apbar, aplimit; 4558c2ecf20Sopenharmony_ci struct pci_dev *dev1; 4568c2ecf20Sopenharmony_ci int i, ret; 4578c2ecf20Sopenharmony_ci unsigned size = amd64_fetch_size(); 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "setting up Nforce3 AGP\n"); 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_ci dev1 = pci_get_slot(pdev->bus, PCI_DEVFN(11, 0)); 4628c2ecf20Sopenharmony_ci if (dev1 == NULL) { 4638c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "can't find Nforce3 secondary device\n"); 4648c2ecf20Sopenharmony_ci return -ENODEV; 4658c2ecf20Sopenharmony_ci } 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(nforce3_sizes); i++) 4688c2ecf20Sopenharmony_ci if (nforce3_sizes[i].size == size) 4698c2ecf20Sopenharmony_ci break; 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci if (i == ARRAY_SIZE(nforce3_sizes)) { 4728c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "no NForce3 size found for %d\n", size); 4738c2ecf20Sopenharmony_ci ret = -ENODEV; 4748c2ecf20Sopenharmony_ci goto put; 4758c2ecf20Sopenharmony_ci } 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_ci pci_read_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, &tmp); 4788c2ecf20Sopenharmony_ci tmp &= ~(0xf); 4798c2ecf20Sopenharmony_ci tmp |= nforce3_sizes[i].size_value; 4808c2ecf20Sopenharmony_ci pci_write_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, tmp); 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_ci /* shadow x86-64 registers into NVIDIA registers */ 4838c2ecf20Sopenharmony_ci pci_read_config_dword (node_to_amd_nb(0)->misc, AMD64_GARTAPERTUREBASE, 4848c2ecf20Sopenharmony_ci &apbase); 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_ci /* if x86-64 aperture base is beyond 4G, exit here */ 4878c2ecf20Sopenharmony_ci if ( (apbase & 0x7fff) >> (32 - 25) ) { 4888c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "aperture base > 4G\n"); 4898c2ecf20Sopenharmony_ci ret = -ENODEV; 4908c2ecf20Sopenharmony_ci goto put; 4918c2ecf20Sopenharmony_ci } 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_ci apbase = (apbase & 0x7fff) << 25; 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, NVIDIA_X86_64_0_APBASE, &apbar); 4968c2ecf20Sopenharmony_ci apbar &= ~PCI_BASE_ADDRESS_MEM_MASK; 4978c2ecf20Sopenharmony_ci apbar |= apbase; 4988c2ecf20Sopenharmony_ci pci_write_config_dword(pdev, NVIDIA_X86_64_0_APBASE, apbar); 4998c2ecf20Sopenharmony_ci 5008c2ecf20Sopenharmony_ci aplimit = apbase + (size * 1024 * 1024) - 1; 5018c2ecf20Sopenharmony_ci pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE1, apbase); 5028c2ecf20Sopenharmony_ci pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT1, aplimit); 5038c2ecf20Sopenharmony_ci pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE2, apbase); 5048c2ecf20Sopenharmony_ci pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT2, aplimit); 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci ret = 0; 5078c2ecf20Sopenharmony_ciput: 5088c2ecf20Sopenharmony_ci pci_dev_put(dev1); 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_ci return ret; 5118c2ecf20Sopenharmony_ci} 5128c2ecf20Sopenharmony_ci 5138c2ecf20Sopenharmony_cistatic int agp_amd64_probe(struct pci_dev *pdev, 5148c2ecf20Sopenharmony_ci const struct pci_device_id *ent) 5158c2ecf20Sopenharmony_ci{ 5168c2ecf20Sopenharmony_ci struct agp_bridge_data *bridge; 5178c2ecf20Sopenharmony_ci u8 cap_ptr; 5188c2ecf20Sopenharmony_ci int err; 5198c2ecf20Sopenharmony_ci 5208c2ecf20Sopenharmony_ci /* The Highlander principle */ 5218c2ecf20Sopenharmony_ci if (agp_bridges_found) 5228c2ecf20Sopenharmony_ci return -ENODEV; 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP); 5258c2ecf20Sopenharmony_ci if (!cap_ptr) 5268c2ecf20Sopenharmony_ci return -ENODEV; 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci /* Could check for AGPv3 here */ 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_ci bridge = agp_alloc_bridge(); 5318c2ecf20Sopenharmony_ci if (!bridge) 5328c2ecf20Sopenharmony_ci return -ENOMEM; 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_ci if (pdev->vendor == PCI_VENDOR_ID_AMD && 5358c2ecf20Sopenharmony_ci pdev->device == PCI_DEVICE_ID_AMD_8151_0) { 5368c2ecf20Sopenharmony_ci amd8151_init(pdev, bridge); 5378c2ecf20Sopenharmony_ci } else { 5388c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "AGP bridge [%04x/%04x]\n", 5398c2ecf20Sopenharmony_ci pdev->vendor, pdev->device); 5408c2ecf20Sopenharmony_ci } 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_ci bridge->driver = &amd_8151_driver; 5438c2ecf20Sopenharmony_ci bridge->dev = pdev; 5448c2ecf20Sopenharmony_ci bridge->capndx = cap_ptr; 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ci /* Fill in the mode register */ 5478c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode); 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci if (cache_nbs(pdev, cap_ptr) == -1) { 5508c2ecf20Sopenharmony_ci agp_put_bridge(bridge); 5518c2ecf20Sopenharmony_ci return -ENODEV; 5528c2ecf20Sopenharmony_ci } 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_ci if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) { 5558c2ecf20Sopenharmony_ci int ret = nforce3_agp_init(pdev); 5568c2ecf20Sopenharmony_ci if (ret) { 5578c2ecf20Sopenharmony_ci agp_put_bridge(bridge); 5588c2ecf20Sopenharmony_ci return ret; 5598c2ecf20Sopenharmony_ci } 5608c2ecf20Sopenharmony_ci } 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci if (pdev->vendor == PCI_VENDOR_ID_AL) { 5638c2ecf20Sopenharmony_ci int ret = uli_agp_init(pdev); 5648c2ecf20Sopenharmony_ci if (ret) { 5658c2ecf20Sopenharmony_ci agp_put_bridge(bridge); 5668c2ecf20Sopenharmony_ci return ret; 5678c2ecf20Sopenharmony_ci } 5688c2ecf20Sopenharmony_ci } 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci pci_set_drvdata(pdev, bridge); 5718c2ecf20Sopenharmony_ci err = agp_add_bridge(bridge); 5728c2ecf20Sopenharmony_ci if (err < 0) 5738c2ecf20Sopenharmony_ci return err; 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci agp_bridges_found++; 5768c2ecf20Sopenharmony_ci return 0; 5778c2ecf20Sopenharmony_ci} 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_cistatic void agp_amd64_remove(struct pci_dev *pdev) 5808c2ecf20Sopenharmony_ci{ 5818c2ecf20Sopenharmony_ci struct agp_bridge_data *bridge = pci_get_drvdata(pdev); 5828c2ecf20Sopenharmony_ci 5838c2ecf20Sopenharmony_ci release_mem_region(virt_to_phys(bridge->gatt_table_real), 5848c2ecf20Sopenharmony_ci amd64_aperture_sizes[bridge->aperture_size_idx].size); 5858c2ecf20Sopenharmony_ci agp_remove_bridge(bridge); 5868c2ecf20Sopenharmony_ci agp_put_bridge(bridge); 5878c2ecf20Sopenharmony_ci 5888c2ecf20Sopenharmony_ci agp_bridges_found--; 5898c2ecf20Sopenharmony_ci} 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_ci#ifdef CONFIG_PM 5928c2ecf20Sopenharmony_ci 5938c2ecf20Sopenharmony_cistatic int agp_amd64_suspend(struct pci_dev *pdev, pm_message_t state) 5948c2ecf20Sopenharmony_ci{ 5958c2ecf20Sopenharmony_ci pci_save_state(pdev); 5968c2ecf20Sopenharmony_ci pci_set_power_state(pdev, pci_choose_state(pdev, state)); 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci return 0; 5998c2ecf20Sopenharmony_ci} 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_cistatic int agp_amd64_resume(struct pci_dev *pdev) 6028c2ecf20Sopenharmony_ci{ 6038c2ecf20Sopenharmony_ci pci_set_power_state(pdev, PCI_D0); 6048c2ecf20Sopenharmony_ci pci_restore_state(pdev); 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ci if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) 6078c2ecf20Sopenharmony_ci nforce3_agp_init(pdev); 6088c2ecf20Sopenharmony_ci 6098c2ecf20Sopenharmony_ci return amd_8151_configure(); 6108c2ecf20Sopenharmony_ci} 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci#endif /* CONFIG_PM */ 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_cistatic const struct pci_device_id agp_amd64_pci_table[] = { 6158c2ecf20Sopenharmony_ci { 6168c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6178c2ecf20Sopenharmony_ci .class_mask = ~0, 6188c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_AMD, 6198c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_AMD_8151_0, 6208c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6218c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6228c2ecf20Sopenharmony_ci }, 6238c2ecf20Sopenharmony_ci /* ULi M1689 */ 6248c2ecf20Sopenharmony_ci { 6258c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6268c2ecf20Sopenharmony_ci .class_mask = ~0, 6278c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_AL, 6288c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_AL_M1689, 6298c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6308c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6318c2ecf20Sopenharmony_ci }, 6328c2ecf20Sopenharmony_ci /* VIA K8T800Pro */ 6338c2ecf20Sopenharmony_ci { 6348c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6358c2ecf20Sopenharmony_ci .class_mask = ~0, 6368c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_VIA, 6378c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_VIA_K8T800PRO_0, 6388c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6398c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6408c2ecf20Sopenharmony_ci }, 6418c2ecf20Sopenharmony_ci /* VIA K8T800 */ 6428c2ecf20Sopenharmony_ci { 6438c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6448c2ecf20Sopenharmony_ci .class_mask = ~0, 6458c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_VIA, 6468c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_VIA_8385_0, 6478c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6488c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6498c2ecf20Sopenharmony_ci }, 6508c2ecf20Sopenharmony_ci /* VIA K8M800 / K8N800 */ 6518c2ecf20Sopenharmony_ci { 6528c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6538c2ecf20Sopenharmony_ci .class_mask = ~0, 6548c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_VIA, 6558c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_VIA_8380_0, 6568c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6578c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6588c2ecf20Sopenharmony_ci }, 6598c2ecf20Sopenharmony_ci /* VIA K8M890 / K8N890 */ 6608c2ecf20Sopenharmony_ci { 6618c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6628c2ecf20Sopenharmony_ci .class_mask = ~0, 6638c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_VIA, 6648c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_VIA_VT3336, 6658c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6668c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6678c2ecf20Sopenharmony_ci }, 6688c2ecf20Sopenharmony_ci /* VIA K8T890 */ 6698c2ecf20Sopenharmony_ci { 6708c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6718c2ecf20Sopenharmony_ci .class_mask = ~0, 6728c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_VIA, 6738c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_VIA_3238_0, 6748c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6758c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6768c2ecf20Sopenharmony_ci }, 6778c2ecf20Sopenharmony_ci /* VIA K8T800/K8M800/K8N800 */ 6788c2ecf20Sopenharmony_ci { 6798c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6808c2ecf20Sopenharmony_ci .class_mask = ~0, 6818c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_VIA, 6828c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_VIA_838X_1, 6838c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6848c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6858c2ecf20Sopenharmony_ci }, 6868c2ecf20Sopenharmony_ci /* NForce3 */ 6878c2ecf20Sopenharmony_ci { 6888c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6898c2ecf20Sopenharmony_ci .class_mask = ~0, 6908c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_NVIDIA, 6918c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_NVIDIA_NFORCE3, 6928c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 6938c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 6948c2ecf20Sopenharmony_ci }, 6958c2ecf20Sopenharmony_ci { 6968c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 6978c2ecf20Sopenharmony_ci .class_mask = ~0, 6988c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_NVIDIA, 6998c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_NVIDIA_NFORCE3S, 7008c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 7018c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 7028c2ecf20Sopenharmony_ci }, 7038c2ecf20Sopenharmony_ci /* SIS 755 */ 7048c2ecf20Sopenharmony_ci { 7058c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 7068c2ecf20Sopenharmony_ci .class_mask = ~0, 7078c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_SI, 7088c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_SI_755, 7098c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 7108c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 7118c2ecf20Sopenharmony_ci }, 7128c2ecf20Sopenharmony_ci /* SIS 760 */ 7138c2ecf20Sopenharmony_ci { 7148c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 7158c2ecf20Sopenharmony_ci .class_mask = ~0, 7168c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_SI, 7178c2ecf20Sopenharmony_ci .device = PCI_DEVICE_ID_SI_760, 7188c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 7198c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 7208c2ecf20Sopenharmony_ci }, 7218c2ecf20Sopenharmony_ci /* ALI/ULI M1695 */ 7228c2ecf20Sopenharmony_ci { 7238c2ecf20Sopenharmony_ci .class = (PCI_CLASS_BRIDGE_HOST << 8), 7248c2ecf20Sopenharmony_ci .class_mask = ~0, 7258c2ecf20Sopenharmony_ci .vendor = PCI_VENDOR_ID_AL, 7268c2ecf20Sopenharmony_ci .device = 0x1695, 7278c2ecf20Sopenharmony_ci .subvendor = PCI_ANY_ID, 7288c2ecf20Sopenharmony_ci .subdevice = PCI_ANY_ID, 7298c2ecf20Sopenharmony_ci }, 7308c2ecf20Sopenharmony_ci 7318c2ecf20Sopenharmony_ci { } 7328c2ecf20Sopenharmony_ci}; 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(pci, agp_amd64_pci_table); 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_cistatic const struct pci_device_id agp_amd64_pci_promisc_table[] = { 7378c2ecf20Sopenharmony_ci { PCI_DEVICE_CLASS(0, 0) }, 7388c2ecf20Sopenharmony_ci { } 7398c2ecf20Sopenharmony_ci}; 7408c2ecf20Sopenharmony_ci 7418c2ecf20Sopenharmony_cistatic struct pci_driver agp_amd64_pci_driver = { 7428c2ecf20Sopenharmony_ci .name = "agpgart-amd64", 7438c2ecf20Sopenharmony_ci .id_table = agp_amd64_pci_table, 7448c2ecf20Sopenharmony_ci .probe = agp_amd64_probe, 7458c2ecf20Sopenharmony_ci .remove = agp_amd64_remove, 7468c2ecf20Sopenharmony_ci#ifdef CONFIG_PM 7478c2ecf20Sopenharmony_ci .suspend = agp_amd64_suspend, 7488c2ecf20Sopenharmony_ci .resume = agp_amd64_resume, 7498c2ecf20Sopenharmony_ci#endif 7508c2ecf20Sopenharmony_ci}; 7518c2ecf20Sopenharmony_ci 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_ci/* Not static due to IOMMU code calling it early. */ 7548c2ecf20Sopenharmony_ciint __init agp_amd64_init(void) 7558c2ecf20Sopenharmony_ci{ 7568c2ecf20Sopenharmony_ci int err = 0; 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci if (agp_off) 7598c2ecf20Sopenharmony_ci return -EINVAL; 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci err = pci_register_driver(&agp_amd64_pci_driver); 7628c2ecf20Sopenharmony_ci if (err < 0) 7638c2ecf20Sopenharmony_ci return err; 7648c2ecf20Sopenharmony_ci 7658c2ecf20Sopenharmony_ci if (agp_bridges_found == 0) { 7668c2ecf20Sopenharmony_ci if (!agp_try_unsupported && !agp_try_unsupported_boot) { 7678c2ecf20Sopenharmony_ci printk(KERN_INFO PFX "No supported AGP bridge found.\n"); 7688c2ecf20Sopenharmony_ci#ifdef MODULE 7698c2ecf20Sopenharmony_ci printk(KERN_INFO PFX "You can try agp_try_unsupported=1\n"); 7708c2ecf20Sopenharmony_ci#else 7718c2ecf20Sopenharmony_ci printk(KERN_INFO PFX "You can boot with agp=try_unsupported\n"); 7728c2ecf20Sopenharmony_ci#endif 7738c2ecf20Sopenharmony_ci pci_unregister_driver(&agp_amd64_pci_driver); 7748c2ecf20Sopenharmony_ci return -ENODEV; 7758c2ecf20Sopenharmony_ci } 7768c2ecf20Sopenharmony_ci 7778c2ecf20Sopenharmony_ci /* First check that we have at least one AMD64 NB */ 7788c2ecf20Sopenharmony_ci if (!amd_nb_num()) { 7798c2ecf20Sopenharmony_ci pci_unregister_driver(&agp_amd64_pci_driver); 7808c2ecf20Sopenharmony_ci return -ENODEV; 7818c2ecf20Sopenharmony_ci } 7828c2ecf20Sopenharmony_ci 7838c2ecf20Sopenharmony_ci /* Look for any AGP bridge */ 7848c2ecf20Sopenharmony_ci agp_amd64_pci_driver.id_table = agp_amd64_pci_promisc_table; 7858c2ecf20Sopenharmony_ci err = driver_attach(&agp_amd64_pci_driver.driver); 7868c2ecf20Sopenharmony_ci if (err == 0 && agp_bridges_found == 0) { 7878c2ecf20Sopenharmony_ci pci_unregister_driver(&agp_amd64_pci_driver); 7888c2ecf20Sopenharmony_ci err = -ENODEV; 7898c2ecf20Sopenharmony_ci } 7908c2ecf20Sopenharmony_ci } 7918c2ecf20Sopenharmony_ci return err; 7928c2ecf20Sopenharmony_ci} 7938c2ecf20Sopenharmony_ci 7948c2ecf20Sopenharmony_cistatic int __init agp_amd64_mod_init(void) 7958c2ecf20Sopenharmony_ci{ 7968c2ecf20Sopenharmony_ci#ifndef MODULE 7978c2ecf20Sopenharmony_ci if (gart_iommu_aperture) 7988c2ecf20Sopenharmony_ci return agp_bridges_found ? 0 : -ENODEV; 7998c2ecf20Sopenharmony_ci#endif 8008c2ecf20Sopenharmony_ci return agp_amd64_init(); 8018c2ecf20Sopenharmony_ci} 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_cistatic void __exit agp_amd64_cleanup(void) 8048c2ecf20Sopenharmony_ci{ 8058c2ecf20Sopenharmony_ci#ifndef MODULE 8068c2ecf20Sopenharmony_ci if (gart_iommu_aperture) 8078c2ecf20Sopenharmony_ci return; 8088c2ecf20Sopenharmony_ci#endif 8098c2ecf20Sopenharmony_ci if (aperture_resource) 8108c2ecf20Sopenharmony_ci release_resource(aperture_resource); 8118c2ecf20Sopenharmony_ci pci_unregister_driver(&agp_amd64_pci_driver); 8128c2ecf20Sopenharmony_ci} 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_cimodule_init(agp_amd64_mod_init); 8158c2ecf20Sopenharmony_cimodule_exit(agp_amd64_cleanup); 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_ciMODULE_AUTHOR("Dave Jones, Andi Kleen"); 8188c2ecf20Sopenharmony_cimodule_param(agp_try_unsupported, bool, 0); 8198c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 820