18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * drivers/atm/suni.h - S/UNI PHY driver
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci/* Written 1995-2000 by Werner Almesberger, EPFL LRC/ICA */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#ifndef DRIVER_ATM_SUNI_H
98c2ecf20Sopenharmony_ci#define DRIVER_ATM_SUNI_H
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/atmdev.h>
128c2ecf20Sopenharmony_ci#include <linux/atmioc.h>
138c2ecf20Sopenharmony_ci#include <linux/sonet.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci/* SUNI registers */
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#define SUNI_MRI		0x00	/* Master Reset and Identity / Load
188c2ecf20Sopenharmony_ci					   Meter */
198c2ecf20Sopenharmony_ci#define SUNI_MC			0x01	/* Master Configuration */
208c2ecf20Sopenharmony_ci#define SUNI_MIS		0x02	/* Master Interrupt Status */
218c2ecf20Sopenharmony_ci			  /* no 0x03 */
228c2ecf20Sopenharmony_ci#define SUNI_MCM		0x04	/* Master Clock Monitor */
238c2ecf20Sopenharmony_ci#define SUNI_MCT		0x05	/* Master Control */
248c2ecf20Sopenharmony_ci#define SUNI_CSCS		0x06	/* Clock Synthesis Control and Status */
258c2ecf20Sopenharmony_ci#define SUNI_CRCS		0x07	/* Clock Recovery Control and Status */
268c2ecf20Sopenharmony_ci			     /* 0x08-0x0F reserved */
278c2ecf20Sopenharmony_ci#define SUNI_RSOP_CIE		0x10	/* RSOP Control/Interrupt Enable */
288c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS		0x11	/* RSOP Status/Interrupt Status */
298c2ecf20Sopenharmony_ci#define SUNI_RSOP_SBL		0x12	/* RSOP Section BIP-8 LSB */
308c2ecf20Sopenharmony_ci#define SUNI_RSOP_SBM		0x13	/* RSOP Section BIP-8 MSB */
318c2ecf20Sopenharmony_ci#define SUNI_TSOP_CTRL		0x14	/* TSOP Control */
328c2ecf20Sopenharmony_ci#define SUNI_TSOP_DIAG		0x15	/* TSOP Diagnostic */
338c2ecf20Sopenharmony_ci			     /* 0x16-0x17 reserved */
348c2ecf20Sopenharmony_ci#define SUNI_RLOP_CS		0x18	/* RLOP Control/Status */
358c2ecf20Sopenharmony_ci#define SUNI_RLOP_IES		0x19	/* RLOP Interrupt Enable/Status */
368c2ecf20Sopenharmony_ci#define SUNI_RLOP_LBL		0x1A	/* RLOP Line BIP-8/24 LSB */
378c2ecf20Sopenharmony_ci#define SUNI_RLOP_LB		0x1B	/* RLOP Line BIP-8/24 */
388c2ecf20Sopenharmony_ci#define SUNI_RLOP_LBM		0x1C	/* RLOP Line BIP-8/24 MSB */
398c2ecf20Sopenharmony_ci#define SUNI_RLOP_LFL		0x1D	/* RLOP Line FEBE LSB */
408c2ecf20Sopenharmony_ci#define SUNI_RLOP_LF 		0x1E	/* RLOP Line FEBE */
418c2ecf20Sopenharmony_ci#define SUNI_RLOP_LFM		0x1F	/* RLOP Line FEBE MSB */
428c2ecf20Sopenharmony_ci#define SUNI_TLOP_CTRL		0x20	/* TLOP Control */
438c2ecf20Sopenharmony_ci#define SUNI_TLOP_DIAG		0x21	/* TLOP Diagnostic */
448c2ecf20Sopenharmony_ci			     /* 0x22-0x27 reserved */
458c2ecf20Sopenharmony_ci#define SUNI_SSTB_CTRL		0x28
468c2ecf20Sopenharmony_ci#define SUNI_RPOP_SC		0x30	/* RPOP Status/Control */
478c2ecf20Sopenharmony_ci#define SUNI_RPOP_IS		0x31	/* RPOP Interrupt Status */
488c2ecf20Sopenharmony_ci			     /* 0x32 reserved */
498c2ecf20Sopenharmony_ci#define SUNI_RPOP_IE		0x33	/* RPOP Interrupt Enable */
508c2ecf20Sopenharmony_ci			     /* 0x34-0x36 reserved */
518c2ecf20Sopenharmony_ci#define SUNI_RPOP_PSL		0x37	/* RPOP Path Signal Label */
528c2ecf20Sopenharmony_ci#define SUNI_RPOP_PBL		0x38	/* RPOP Path BIP-8 LSB */
538c2ecf20Sopenharmony_ci#define SUNI_RPOP_PBM		0x39	/* RPOP Path BIP-8 MSB */
548c2ecf20Sopenharmony_ci#define SUNI_RPOP_PFL		0x3A	/* RPOP Path FEBE LSB */
558c2ecf20Sopenharmony_ci#define SUNI_RPOP_PFM		0x3B	/* RPOP Path FEBE MSB */
568c2ecf20Sopenharmony_ci			     /* 0x3C reserved */
578c2ecf20Sopenharmony_ci#define SUNI_RPOP_PBC		0x3D	/* RPOP Path BIP-8 Configuration */
588c2ecf20Sopenharmony_ci#define SUNI_RPOP_RC		0x3D	/* RPOP Ring Control (PM5355) */
598c2ecf20Sopenharmony_ci			     /* 0x3E-0x3F reserved */
608c2ecf20Sopenharmony_ci#define SUNI_TPOP_CD		0x40	/* TPOP Control/Diagnostic */
618c2ecf20Sopenharmony_ci#define SUNI_TPOP_PC		0x41	/* TPOP Pointer Control */
628c2ecf20Sopenharmony_ci			     /* 0x42-0x44 reserved */
638c2ecf20Sopenharmony_ci#define SUNI_TPOP_APL		0x45	/* TPOP Arbitrary Pointer LSB */
648c2ecf20Sopenharmony_ci#define SUNI_TPOP_APM		0x46	/* TPOP Arbitrary Pointer MSB */
658c2ecf20Sopenharmony_ci			     /* 0x47 reserved */
668c2ecf20Sopenharmony_ci#define SUNI_TPOP_PSL		0x48	/* TPOP Path Signal Label */
678c2ecf20Sopenharmony_ci#define SUNI_TPOP_PS		0x49	/* TPOP Path Status */
688c2ecf20Sopenharmony_ci			     /* 0x4A-0x4F reserved */
698c2ecf20Sopenharmony_ci#define SUNI_RACP_CS		0x50	/* RACP Control/Status */
708c2ecf20Sopenharmony_ci#define SUNI_RACP_IES		0x51	/* RACP Interrupt Enable/Status */
718c2ecf20Sopenharmony_ci#define SUNI_RACP_MHP		0x52	/* RACP Match Header Pattern */
728c2ecf20Sopenharmony_ci#define SUNI_RACP_MHM		0x53	/* RACP Match Header Mask */
738c2ecf20Sopenharmony_ci#define SUNI_RACP_CHEC		0x54	/* RACP Correctable HCS Error Count */
748c2ecf20Sopenharmony_ci#define SUNI_RACP_UHEC		0x55	/* RACP Uncorrectable HCS Err Count */
758c2ecf20Sopenharmony_ci#define SUNI_RACP_RCCL		0x56	/* RACP Receive Cell Counter LSB */
768c2ecf20Sopenharmony_ci#define SUNI_RACP_RCC		0x57	/* RACP Receive Cell Counter */
778c2ecf20Sopenharmony_ci#define SUNI_RACP_RCCM		0x58	/* RACP Receive Cell Counter MSB */
788c2ecf20Sopenharmony_ci#define SUNI_RACP_CFG		0x59	/* RACP Configuration */
798c2ecf20Sopenharmony_ci			     /* 0x5A-0x5F reserved */
808c2ecf20Sopenharmony_ci#define SUNI_TACP_CS		0x60	/* TACP Control/Status */
818c2ecf20Sopenharmony_ci#define SUNI_TACP_IUCHP		0x61	/* TACP Idle/Unassigned Cell Hdr Pat */
828c2ecf20Sopenharmony_ci#define SUNI_TACP_IUCPOP	0x62	/* TACP Idle/Unassigned Cell Payload
838c2ecf20Sopenharmony_ci					   Octet Pattern */
848c2ecf20Sopenharmony_ci#define SUNI_TACP_FIFO		0x63	/* TACP FIFO Configuration */
858c2ecf20Sopenharmony_ci#define SUNI_TACP_TCCL		0x64	/* TACP Transmit Cell Counter LSB */
868c2ecf20Sopenharmony_ci#define SUNI_TACP_TCC		0x65	/* TACP Transmit Cell Counter */
878c2ecf20Sopenharmony_ci#define SUNI_TACP_TCCM		0x66	/* TACP Transmit Cell Counter MSB */
888c2ecf20Sopenharmony_ci#define SUNI_TACP_CFG		0x67	/* TACP Configuration */
898c2ecf20Sopenharmony_ci#define SUNI_SPTB_CTRL		0x68	/* SPTB Control */
908c2ecf20Sopenharmony_ci			     /* 0x69-0x7F reserved */
918c2ecf20Sopenharmony_ci#define	SUNI_MT			0x80	/* Master Test */
928c2ecf20Sopenharmony_ci			     /* 0x81-0xFF reserved */
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci/* SUNI register values */
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci/* MRI is reg 0 */
988c2ecf20Sopenharmony_ci#define SUNI_MRI_ID		0x0f	/* R, SUNI revision number */
998c2ecf20Sopenharmony_ci#define SUNI_MRI_ID_SHIFT 	0
1008c2ecf20Sopenharmony_ci#define SUNI_MRI_TYPE		0x70	/* R, SUNI type (lite is 011) */
1018c2ecf20Sopenharmony_ci#define SUNI_MRI_TYPE_SHIFT 	4
1028c2ecf20Sopenharmony_ci#define SUNI_MRI_TYPE_PM5346	0x3	/* S/UNI 155 LITE */
1038c2ecf20Sopenharmony_ci#define SUNI_MRI_TYPE_PM5347	0x4	/* S/UNI 155 PLUS */
1048c2ecf20Sopenharmony_ci#define SUNI_MRI_TYPE_PM5350	0x7	/* S/UNI 155 ULTRA */
1058c2ecf20Sopenharmony_ci#define SUNI_MRI_TYPE_PM5355	0x1	/* S/UNI 622 */
1068c2ecf20Sopenharmony_ci#define SUNI_MRI_RESET		0x80	/* RW, reset & power down chip
1078c2ecf20Sopenharmony_ci					   0: normal operation
1088c2ecf20Sopenharmony_ci					   1: reset & low power */
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci/* MCM is reg 0x4 */
1118c2ecf20Sopenharmony_ci#define SUNI_MCM_LLE		0x20	/* line loopback (PM5355) */
1128c2ecf20Sopenharmony_ci#define SUNI_MCM_DLE		0x10	/* diagnostic loopback (PM5355) */
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci/* MCT is reg 5 */
1158c2ecf20Sopenharmony_ci#define SUNI_MCT_LOOPT		0x01	/* RW, timing source, 0: from
1168c2ecf20Sopenharmony_ci					   TRCLK+/- */
1178c2ecf20Sopenharmony_ci#define SUNI_MCT_DLE		0x02	/* RW, diagnostic loopback */
1188c2ecf20Sopenharmony_ci#define SUNI_MCT_LLE		0x04	/* RW, line loopback */
1198c2ecf20Sopenharmony_ci#define SUNI_MCT_FIXPTR		0x20	/* RW, disable transmit payload pointer
1208c2ecf20Sopenharmony_ci					   adjustments
1218c2ecf20Sopenharmony_ci					   0: payload ptr controlled by TPOP
1228c2ecf20Sopenharmony_ci					      ptr control reg
1238c2ecf20Sopenharmony_ci					   1: payload pointer fixed at 522 */
1248c2ecf20Sopenharmony_ci#define SUNI_MCT_LCDV		0x40	/* R, loss of cell delineation */
1258c2ecf20Sopenharmony_ci#define SUNI_MCT_LCDE		0x80	/* RW, loss of cell delineation
1268c2ecf20Sopenharmony_ci					   interrupt (1: on) */
1278c2ecf20Sopenharmony_ci/* RSOP_CIE is reg 0x10 */
1288c2ecf20Sopenharmony_ci#define SUNI_RSOP_CIE_OOFE	0x01	/* RW, enable interrupt on frame alarm
1298c2ecf20Sopenharmony_ci					   state change */
1308c2ecf20Sopenharmony_ci#define SUNI_RSOP_CIE_LOFE	0x02	/* RW, enable interrupt on loss of
1318c2ecf20Sopenharmony_ci					   frame state change */
1328c2ecf20Sopenharmony_ci#define SUNI_RSOP_CIE_LOSE	0x04	/* RW, enable interrupt on loss of
1338c2ecf20Sopenharmony_ci					   signal state change */
1348c2ecf20Sopenharmony_ci#define SUNI_RSOP_CIE_BIPEE	0x08	/* RW, enable interrupt on section
1358c2ecf20Sopenharmony_ci					   BIP-8 error (B1) */
1368c2ecf20Sopenharmony_ci#define SUNI_RSOP_CIE_FOOF	0x20	/* W, force RSOP out of frame at next
1378c2ecf20Sopenharmony_ci					   boundary */
1388c2ecf20Sopenharmony_ci#define SUNI_RSOP_CIE_DDS	0x40	/* RW, disable scrambling */
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci/* RSOP_SIS is reg 0x11 */
1418c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS_OOFV	0x01	/* R, out of frame */
1428c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS_LOFV	0x02	/* R, loss of frame */
1438c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS_LOSV	0x04	/* R, loss of signal */
1448c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS_OOFI	0x08	/* R, out of frame interrupt */
1458c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS_LOFI	0x10	/* R, loss of frame interrupt */
1468c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS_LOSI	0x20	/* R, loss of signal interrupt */
1478c2ecf20Sopenharmony_ci#define SUNI_RSOP_SIS_BIPEI	0x40	/* R, section BIP-8 interrupt */
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci/* TSOP_CTRL is reg 0x14 */
1508c2ecf20Sopenharmony_ci#define SUNI_TSOP_CTRL_LAIS	0x01	/* insert alarm indication signal */
1518c2ecf20Sopenharmony_ci#define SUNI_TSOP_CTRL_DS	0x40	/* disable scrambling */
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci/* TSOP_DIAG is reg 0x15 */
1548c2ecf20Sopenharmony_ci#define SUNI_TSOP_DIAG_DFP	0x01	/* insert single bit error cont. */
1558c2ecf20Sopenharmony_ci#define SUNI_TSOP_DIAG_DBIP8	0x02	/* insert section BIP err (cont) */
1568c2ecf20Sopenharmony_ci#define SUNI_TSOP_DIAG_DLOS	0x04	/* set line to zero (loss of signal) */
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci/* TLOP_DIAG is reg 0x21 */
1598c2ecf20Sopenharmony_ci#define SUNI_TLOP_DIAG_DBIP	0x01	/* insert line BIP err (continuously) */
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci/* SSTB_CTRL is reg 0x28 */
1628c2ecf20Sopenharmony_ci#define SUNI_SSTB_CTRL_LEN16	0x01	/* path trace message length bit */
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci/* RPOP_RC is reg 0x3D (PM5355) */
1658c2ecf20Sopenharmony_ci#define SUNI_RPOP_RC_ENSS	0x40	/* enable size bit */
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci/* TPOP_DIAG is reg 0x40 */
1688c2ecf20Sopenharmony_ci#define SUNI_TPOP_DIAG_PAIS	0x01	/* insert STS path alarm ind (cont) */
1698c2ecf20Sopenharmony_ci#define SUNI_TPOP_DIAG_DB3	0x02	/* insert path BIP err (continuously) */
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci/* TPOP_APM is reg 0x46 */
1728c2ecf20Sopenharmony_ci#define SUNI_TPOP_APM_APTR	0x03	/* RW, arbitrary pointer, upper 2
1738c2ecf20Sopenharmony_ci					   bits */
1748c2ecf20Sopenharmony_ci#define SUNI_TPOP_APM_APTR_SHIFT 0
1758c2ecf20Sopenharmony_ci#define SUNI_TPOP_APM_S		0x0c	/* RW, "unused" bits of payload
1768c2ecf20Sopenharmony_ci					   pointer */
1778c2ecf20Sopenharmony_ci#define SUNI_TPOP_APM_S_SHIFT	2
1788c2ecf20Sopenharmony_ci#define SUNI_TPOP_APM_NDF	0xf0	 /* RW, NDF bits */
1798c2ecf20Sopenharmony_ci#define SUNI_TPOP_APM_NDF_SHIFT	4
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci#define SUNI_TPOP_S_SONET	0	/* set S bits to 00 */
1828c2ecf20Sopenharmony_ci#define SUNI_TPOP_S_SDH		2	/* set S bits to 10 */
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_ci/* RACP_IES is reg 0x51 */
1858c2ecf20Sopenharmony_ci#define SUNI_RACP_IES_FOVRI	0x02	/* R, FIFO overrun */
1868c2ecf20Sopenharmony_ci#define SUNI_RACP_IES_UHCSI	0x04	/* R, uncorrectable HCS error */
1878c2ecf20Sopenharmony_ci#define SUNI_RACP_IES_CHCSI	0x08	/* R, correctable HCS error */
1888c2ecf20Sopenharmony_ci#define SUNI_RACP_IES_OOCDI	0x10	/* R, change of cell delineation
1898c2ecf20Sopenharmony_ci					   state */
1908c2ecf20Sopenharmony_ci#define SUNI_RACP_IES_FIFOE	0x20	/* RW, enable FIFO overrun interrupt */
1918c2ecf20Sopenharmony_ci#define SUNI_RACP_IES_HCSE	0x40	/* RW, enable HCS error interrupt */
1928c2ecf20Sopenharmony_ci#define SUNI_RACP_IES_OOCDE	0x80	/* RW, enable cell delineation state
1938c2ecf20Sopenharmony_ci					   change interrupt */
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci/* TACP_CS is reg 0x60 */
1968c2ecf20Sopenharmony_ci#define SUNI_TACP_CS_FIFORST	0x01	/* RW, reset transmit FIFO (sticky) */
1978c2ecf20Sopenharmony_ci#define SUNI_TACP_CS_DSCR	0x02	/* RW, disable payload scrambling */
1988c2ecf20Sopenharmony_ci#define SUNI_TACP_CS_HCAADD	0x04	/* RW, add coset polynomial to HCS */
1998c2ecf20Sopenharmony_ci#define SUNI_TACP_CS_DHCS	0x10	/* RW, insert HCS errors */
2008c2ecf20Sopenharmony_ci#define SUNI_TACP_CS_FOVRI	0x20	/* R, FIFO overrun */
2018c2ecf20Sopenharmony_ci#define SUNI_TACP_CS_TSOCI	0x40	/* R, TSOC input high */
2028c2ecf20Sopenharmony_ci#define SUNI_TACP_CS_FIFOE	0x80	/* RW, enable FIFO overrun interrupt */
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci/* TACP_IUCHP is reg 0x61 */
2058c2ecf20Sopenharmony_ci#define SUNI_TACP_IUCHP_CLP	0x01	/* RW, 8th bit of 4th octet of i/u
2068c2ecf20Sopenharmony_ci					   pattern */
2078c2ecf20Sopenharmony_ci#define SUNI_TACP_IUCHP_PTI	0x0e	/* RW, 5th-7th bits of 4th octet of i/u
2088c2ecf20Sopenharmony_ci					   pattern */
2098c2ecf20Sopenharmony_ci#define SUNI_TACP_IUCHP_PTI_SHIFT 1
2108c2ecf20Sopenharmony_ci#define SUNI_TACP_IUCHP_GFC	0xf0	/* RW, 1st-4th bits of 1st octet of i/u
2118c2ecf20Sopenharmony_ci					   pattern */
2128c2ecf20Sopenharmony_ci#define SUNI_TACP_IUCHP_GFC_SHIFT 4
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci/* SPTB_CTRL is reg 0x68 */
2158c2ecf20Sopenharmony_ci#define SUNI_SPTB_CTRL_LEN16	0x01	/* path trace message length */
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci/* MT is reg 0x80 */
2188c2ecf20Sopenharmony_ci#define SUNI_MT_HIZIO		0x01	/* RW, all but data bus & MP interface
2198c2ecf20Sopenharmony_ci					   tri-state */
2208c2ecf20Sopenharmony_ci#define SUNI_MT_HIZDATA		0x02	/* W, also tri-state data bus */
2218c2ecf20Sopenharmony_ci#define SUNI_MT_IOTST		0x04	/* RW, enable test mode */
2228c2ecf20Sopenharmony_ci#define SUNI_MT_DBCTRL		0x08	/* W, control data bus by CSB pin */
2238c2ecf20Sopenharmony_ci#define SUNI_MT_PMCTST		0x10	/* W, PMC test mode */
2248c2ecf20Sopenharmony_ci#define SUNI_MT_DS27_53		0x80	/* RW, select between 8- or 16- bit */
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_ci#define SUNI_IDLE_PATTERN       0x6a    /* idle pattern */
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_ci#ifdef __KERNEL__
2318c2ecf20Sopenharmony_cistruct suni_priv {
2328c2ecf20Sopenharmony_ci	struct k_sonet_stats sonet_stats;	/* link diagnostics */
2338c2ecf20Sopenharmony_ci	int loop_mode;				/* loopback mode */
2348c2ecf20Sopenharmony_ci	int type;				/* phy type */
2358c2ecf20Sopenharmony_ci	struct atm_dev *dev;			/* device back-pointer */
2368c2ecf20Sopenharmony_ci	struct suni_priv *next;			/* next SUNI */
2378c2ecf20Sopenharmony_ci};
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_ciint suni_init(struct atm_dev *dev);
2408c2ecf20Sopenharmony_ci#endif
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci#endif
243