18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * copyright (c) 2013 Freescale Semiconductor, Inc.
48c2ecf20Sopenharmony_ci * Freescale IMX AHCI SATA platform driver
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/kernel.h>
108c2ecf20Sopenharmony_ci#include <linux/module.h>
118c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
128c2ecf20Sopenharmony_ci#include <linux/regmap.h>
138c2ecf20Sopenharmony_ci#include <linux/ahci_platform.h>
148c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h>
158c2ecf20Sopenharmony_ci#include <linux/of_device.h>
168c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
178c2ecf20Sopenharmony_ci#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
188c2ecf20Sopenharmony_ci#include <linux/libata.h>
198c2ecf20Sopenharmony_ci#include <linux/hwmon.h>
208c2ecf20Sopenharmony_ci#include <linux/hwmon-sysfs.h>
218c2ecf20Sopenharmony_ci#include <linux/thermal.h>
228c2ecf20Sopenharmony_ci#include "ahci.h"
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#define DRV_NAME "ahci-imx"
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_cienum {
278c2ecf20Sopenharmony_ci	/* Timer 1-ms Register */
288c2ecf20Sopenharmony_ci	IMX_TIMER1MS				= 0x00e0,
298c2ecf20Sopenharmony_ci	/* Port0 PHY Control Register */
308c2ecf20Sopenharmony_ci	IMX_P0PHYCR				= 0x0178,
318c2ecf20Sopenharmony_ci	IMX_P0PHYCR_TEST_PDDQ			= 1 << 20,
328c2ecf20Sopenharmony_ci	IMX_P0PHYCR_CR_READ			= 1 << 19,
338c2ecf20Sopenharmony_ci	IMX_P0PHYCR_CR_WRITE			= 1 << 18,
348c2ecf20Sopenharmony_ci	IMX_P0PHYCR_CR_CAP_DATA			= 1 << 17,
358c2ecf20Sopenharmony_ci	IMX_P0PHYCR_CR_CAP_ADDR			= 1 << 16,
368c2ecf20Sopenharmony_ci	/* Port0 PHY Status Register */
378c2ecf20Sopenharmony_ci	IMX_P0PHYSR				= 0x017c,
388c2ecf20Sopenharmony_ci	IMX_P0PHYSR_CR_ACK			= 1 << 18,
398c2ecf20Sopenharmony_ci	IMX_P0PHYSR_CR_DATA_OUT			= 0xffff << 0,
408c2ecf20Sopenharmony_ci	/* Lane0 Output Status Register */
418c2ecf20Sopenharmony_ci	IMX_LANE0_OUT_STAT			= 0x2003,
428c2ecf20Sopenharmony_ci	IMX_LANE0_OUT_STAT_RX_PLL_STATE		= 1 << 1,
438c2ecf20Sopenharmony_ci	/* Clock Reset Register */
448c2ecf20Sopenharmony_ci	IMX_CLOCK_RESET				= 0x7f3f,
458c2ecf20Sopenharmony_ci	IMX_CLOCK_RESET_RESET			= 1 << 0,
468c2ecf20Sopenharmony_ci	/* IMX8QM HSIO AHCI definitions */
478c2ecf20Sopenharmony_ci	IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET	= 0x03,
488c2ecf20Sopenharmony_ci	IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET	= 0x09,
498c2ecf20Sopenharmony_ci	IMX8QM_SATA_PHY_IMPED_RATIO_85OHM	= 0x6c,
508c2ecf20Sopenharmony_ci	IMX8QM_LPCG_PHYX2_OFFSET		= 0x00000,
518c2ecf20Sopenharmony_ci	IMX8QM_CSR_PHYX2_OFFSET			= 0x90000,
528c2ecf20Sopenharmony_ci	IMX8QM_CSR_PHYX1_OFFSET			= 0xa0000,
538c2ecf20Sopenharmony_ci	IMX8QM_CSR_PHYX_STTS0_OFFSET		= 0x4,
548c2ecf20Sopenharmony_ci	IMX8QM_CSR_PCIEA_OFFSET			= 0xb0000,
558c2ecf20Sopenharmony_ci	IMX8QM_CSR_PCIEB_OFFSET			= 0xc0000,
568c2ecf20Sopenharmony_ci	IMX8QM_CSR_SATA_OFFSET			= 0xd0000,
578c2ecf20Sopenharmony_ci	IMX8QM_CSR_PCIE_CTRL2_OFFSET		= 0x8,
588c2ecf20Sopenharmony_ci	IMX8QM_CSR_MISC_OFFSET			= 0xe0000,
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci	IMX8QM_LPCG_PHYX2_PCLK0_MASK		= (0x3 << 16),
618c2ecf20Sopenharmony_ci	IMX8QM_LPCG_PHYX2_PCLK1_MASK		= (0x3 << 20),
628c2ecf20Sopenharmony_ci	IMX8QM_PHY_APB_RSTN_0			= BIT(0),
638c2ecf20Sopenharmony_ci	IMX8QM_PHY_MODE_SATA			= BIT(19),
648c2ecf20Sopenharmony_ci	IMX8QM_PHY_MODE_MASK			= (0xf << 17),
658c2ecf20Sopenharmony_ci	IMX8QM_PHY_PIPE_RSTN_0			= BIT(24),
668c2ecf20Sopenharmony_ci	IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0		= BIT(25),
678c2ecf20Sopenharmony_ci	IMX8QM_PHY_PIPE_RSTN_1			= BIT(26),
688c2ecf20Sopenharmony_ci	IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1		= BIT(27),
698c2ecf20Sopenharmony_ci	IMX8QM_STTS0_LANE0_TX_PLL_LOCK		= BIT(4),
708c2ecf20Sopenharmony_ci	IMX8QM_MISC_IOB_RXENA			= BIT(0),
718c2ecf20Sopenharmony_ci	IMX8QM_MISC_IOB_TXENA			= BIT(1),
728c2ecf20Sopenharmony_ci	IMX8QM_MISC_PHYX1_EPCS_SEL		= BIT(12),
738c2ecf20Sopenharmony_ci	IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1	= BIT(24),
748c2ecf20Sopenharmony_ci	IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0	= BIT(25),
758c2ecf20Sopenharmony_ci	IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1	= BIT(28),
768c2ecf20Sopenharmony_ci	IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0	= BIT(29),
778c2ecf20Sopenharmony_ci	IMX8QM_SATA_CTRL_RESET_N		= BIT(12),
788c2ecf20Sopenharmony_ci	IMX8QM_SATA_CTRL_EPCS_PHYRESET_N	= BIT(7),
798c2ecf20Sopenharmony_ci	IMX8QM_CTRL_BUTTON_RST_N		= BIT(21),
808c2ecf20Sopenharmony_ci	IMX8QM_CTRL_POWER_UP_RST_N		= BIT(23),
818c2ecf20Sopenharmony_ci	IMX8QM_CTRL_LTSSM_ENABLE		= BIT(4),
828c2ecf20Sopenharmony_ci};
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cienum ahci_imx_type {
858c2ecf20Sopenharmony_ci	AHCI_IMX53,
868c2ecf20Sopenharmony_ci	AHCI_IMX6Q,
878c2ecf20Sopenharmony_ci	AHCI_IMX6QP,
888c2ecf20Sopenharmony_ci	AHCI_IMX8QM,
898c2ecf20Sopenharmony_ci};
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_cistruct imx_ahci_priv {
928c2ecf20Sopenharmony_ci	struct platform_device *ahci_pdev;
938c2ecf20Sopenharmony_ci	enum ahci_imx_type type;
948c2ecf20Sopenharmony_ci	struct clk *sata_clk;
958c2ecf20Sopenharmony_ci	struct clk *sata_ref_clk;
968c2ecf20Sopenharmony_ci	struct clk *ahb_clk;
978c2ecf20Sopenharmony_ci	struct clk *epcs_tx_clk;
988c2ecf20Sopenharmony_ci	struct clk *epcs_rx_clk;
998c2ecf20Sopenharmony_ci	struct clk *phy_apbclk;
1008c2ecf20Sopenharmony_ci	struct clk *phy_pclk0;
1018c2ecf20Sopenharmony_ci	struct clk *phy_pclk1;
1028c2ecf20Sopenharmony_ci	void __iomem *phy_base;
1038c2ecf20Sopenharmony_ci	struct gpio_desc *clkreq_gpiod;
1048c2ecf20Sopenharmony_ci	struct regmap *gpr;
1058c2ecf20Sopenharmony_ci	bool no_device;
1068c2ecf20Sopenharmony_ci	bool first_time;
1078c2ecf20Sopenharmony_ci	u32 phy_params;
1088c2ecf20Sopenharmony_ci	u32 imped_ratio;
1098c2ecf20Sopenharmony_ci};
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistatic int ahci_imx_hotplug;
1128c2ecf20Sopenharmony_cimodule_param_named(hotplug, ahci_imx_hotplug, int, 0644);
1138c2ecf20Sopenharmony_ciMODULE_PARM_DESC(hotplug, "AHCI IMX hot-plug support (0=Don't support, 1=support)");
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_cistatic void ahci_imx_host_stop(struct ata_host *host);
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_cistatic int imx_phy_crbit_assert(void __iomem *mmio, u32 bit, bool assert)
1188c2ecf20Sopenharmony_ci{
1198c2ecf20Sopenharmony_ci	int timeout = 10;
1208c2ecf20Sopenharmony_ci	u32 crval;
1218c2ecf20Sopenharmony_ci	u32 srval;
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci	/* Assert or deassert the bit */
1248c2ecf20Sopenharmony_ci	crval = readl(mmio + IMX_P0PHYCR);
1258c2ecf20Sopenharmony_ci	if (assert)
1268c2ecf20Sopenharmony_ci		crval |= bit;
1278c2ecf20Sopenharmony_ci	else
1288c2ecf20Sopenharmony_ci		crval &= ~bit;
1298c2ecf20Sopenharmony_ci	writel(crval, mmio + IMX_P0PHYCR);
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci	/* Wait for the cr_ack signal */
1328c2ecf20Sopenharmony_ci	do {
1338c2ecf20Sopenharmony_ci		srval = readl(mmio + IMX_P0PHYSR);
1348c2ecf20Sopenharmony_ci		if ((assert ? srval : ~srval) & IMX_P0PHYSR_CR_ACK)
1358c2ecf20Sopenharmony_ci			break;
1368c2ecf20Sopenharmony_ci		usleep_range(100, 200);
1378c2ecf20Sopenharmony_ci	} while (--timeout);
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	return timeout ? 0 : -ETIMEDOUT;
1408c2ecf20Sopenharmony_ci}
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_cistatic int imx_phy_reg_addressing(u16 addr, void __iomem *mmio)
1438c2ecf20Sopenharmony_ci{
1448c2ecf20Sopenharmony_ci	u32 crval = addr;
1458c2ecf20Sopenharmony_ci	int ret;
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci	/* Supply the address on cr_data_in */
1488c2ecf20Sopenharmony_ci	writel(crval, mmio + IMX_P0PHYCR);
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci	/* Assert the cr_cap_addr signal */
1518c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, true);
1528c2ecf20Sopenharmony_ci	if (ret)
1538c2ecf20Sopenharmony_ci		return ret;
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_ci	/* Deassert cr_cap_addr */
1568c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, false);
1578c2ecf20Sopenharmony_ci	if (ret)
1588c2ecf20Sopenharmony_ci		return ret;
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci	return 0;
1618c2ecf20Sopenharmony_ci}
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_cistatic int imx_phy_reg_write(u16 val, void __iomem *mmio)
1648c2ecf20Sopenharmony_ci{
1658c2ecf20Sopenharmony_ci	u32 crval = val;
1668c2ecf20Sopenharmony_ci	int ret;
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	/* Supply the data on cr_data_in */
1698c2ecf20Sopenharmony_ci	writel(crval, mmio + IMX_P0PHYCR);
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci	/* Assert the cr_cap_data signal */
1728c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, true);
1738c2ecf20Sopenharmony_ci	if (ret)
1748c2ecf20Sopenharmony_ci		return ret;
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci	/* Deassert cr_cap_data */
1778c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, false);
1788c2ecf20Sopenharmony_ci	if (ret)
1798c2ecf20Sopenharmony_ci		return ret;
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci	if (val & IMX_CLOCK_RESET_RESET) {
1828c2ecf20Sopenharmony_ci		/*
1838c2ecf20Sopenharmony_ci		 * In case we're resetting the phy, it's unable to acknowledge,
1848c2ecf20Sopenharmony_ci		 * so we return immediately here.
1858c2ecf20Sopenharmony_ci		 */
1868c2ecf20Sopenharmony_ci		crval |= IMX_P0PHYCR_CR_WRITE;
1878c2ecf20Sopenharmony_ci		writel(crval, mmio + IMX_P0PHYCR);
1888c2ecf20Sopenharmony_ci		goto out;
1898c2ecf20Sopenharmony_ci	}
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	/* Assert the cr_write signal */
1928c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, true);
1938c2ecf20Sopenharmony_ci	if (ret)
1948c2ecf20Sopenharmony_ci		return ret;
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_ci	/* Deassert cr_write */
1978c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, false);
1988c2ecf20Sopenharmony_ci	if (ret)
1998c2ecf20Sopenharmony_ci		return ret;
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ciout:
2028c2ecf20Sopenharmony_ci	return 0;
2038c2ecf20Sopenharmony_ci}
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_cistatic int imx_phy_reg_read(u16 *val, void __iomem *mmio)
2068c2ecf20Sopenharmony_ci{
2078c2ecf20Sopenharmony_ci	int ret;
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	/* Assert the cr_read signal */
2108c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, true);
2118c2ecf20Sopenharmony_ci	if (ret)
2128c2ecf20Sopenharmony_ci		return ret;
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci	/* Capture the data from cr_data_out[] */
2158c2ecf20Sopenharmony_ci	*val = readl(mmio + IMX_P0PHYSR) & IMX_P0PHYSR_CR_DATA_OUT;
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	/* Deassert cr_read */
2188c2ecf20Sopenharmony_ci	ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, false);
2198c2ecf20Sopenharmony_ci	if (ret)
2208c2ecf20Sopenharmony_ci		return ret;
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	return 0;
2238c2ecf20Sopenharmony_ci}
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_cistatic int imx_sata_phy_reset(struct ahci_host_priv *hpriv)
2268c2ecf20Sopenharmony_ci{
2278c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
2288c2ecf20Sopenharmony_ci	void __iomem *mmio = hpriv->mmio;
2298c2ecf20Sopenharmony_ci	int timeout = 10;
2308c2ecf20Sopenharmony_ci	u16 val;
2318c2ecf20Sopenharmony_ci	int ret;
2328c2ecf20Sopenharmony_ci
2338c2ecf20Sopenharmony_ci	if (imxpriv->type == AHCI_IMX6QP) {
2348c2ecf20Sopenharmony_ci		/* 6qp adds the sata reset mechanism, use it for 6qp sata */
2358c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
2368c2ecf20Sopenharmony_ci				   IMX6Q_GPR5_SATA_SW_PD, 0);
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
2398c2ecf20Sopenharmony_ci				   IMX6Q_GPR5_SATA_SW_RST, 0);
2408c2ecf20Sopenharmony_ci		udelay(50);
2418c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
2428c2ecf20Sopenharmony_ci				   IMX6Q_GPR5_SATA_SW_RST,
2438c2ecf20Sopenharmony_ci				   IMX6Q_GPR5_SATA_SW_RST);
2448c2ecf20Sopenharmony_ci		return 0;
2458c2ecf20Sopenharmony_ci	}
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	/* Reset SATA PHY by setting RESET bit of PHY register CLOCK_RESET */
2488c2ecf20Sopenharmony_ci	ret = imx_phy_reg_addressing(IMX_CLOCK_RESET, mmio);
2498c2ecf20Sopenharmony_ci	if (ret)
2508c2ecf20Sopenharmony_ci		return ret;
2518c2ecf20Sopenharmony_ci	ret = imx_phy_reg_write(IMX_CLOCK_RESET_RESET, mmio);
2528c2ecf20Sopenharmony_ci	if (ret)
2538c2ecf20Sopenharmony_ci		return ret;
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	/* Wait for PHY RX_PLL to be stable */
2568c2ecf20Sopenharmony_ci	do {
2578c2ecf20Sopenharmony_ci		usleep_range(100, 200);
2588c2ecf20Sopenharmony_ci		ret = imx_phy_reg_addressing(IMX_LANE0_OUT_STAT, mmio);
2598c2ecf20Sopenharmony_ci		if (ret)
2608c2ecf20Sopenharmony_ci			return ret;
2618c2ecf20Sopenharmony_ci		ret = imx_phy_reg_read(&val, mmio);
2628c2ecf20Sopenharmony_ci		if (ret)
2638c2ecf20Sopenharmony_ci			return ret;
2648c2ecf20Sopenharmony_ci		if (val & IMX_LANE0_OUT_STAT_RX_PLL_STATE)
2658c2ecf20Sopenharmony_ci			break;
2668c2ecf20Sopenharmony_ci	} while (--timeout);
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	return timeout ? 0 : -ETIMEDOUT;
2698c2ecf20Sopenharmony_ci}
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_cienum {
2728c2ecf20Sopenharmony_ci	/* SATA PHY Register */
2738c2ecf20Sopenharmony_ci	SATA_PHY_CR_CLOCK_CRCMP_LT_LIMIT = 0x0001,
2748c2ecf20Sopenharmony_ci	SATA_PHY_CR_CLOCK_DAC_CTL = 0x0008,
2758c2ecf20Sopenharmony_ci	SATA_PHY_CR_CLOCK_RTUNE_CTL = 0x0009,
2768c2ecf20Sopenharmony_ci	SATA_PHY_CR_CLOCK_ADC_OUT = 0x000A,
2778c2ecf20Sopenharmony_ci	SATA_PHY_CR_CLOCK_MPLL_TST = 0x0017,
2788c2ecf20Sopenharmony_ci};
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_cistatic int read_adc_sum(void *dev, u16 rtune_ctl_reg, void __iomem * mmio)
2818c2ecf20Sopenharmony_ci{
2828c2ecf20Sopenharmony_ci	u16 adc_out_reg, read_sum;
2838c2ecf20Sopenharmony_ci	u32 index, read_attempt;
2848c2ecf20Sopenharmony_ci	const u32 attempt_limit = 200;
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
2878c2ecf20Sopenharmony_ci	imx_phy_reg_write(rtune_ctl_reg, mmio);
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	/* two dummy read */
2908c2ecf20Sopenharmony_ci	index = 0;
2918c2ecf20Sopenharmony_ci	read_attempt = 0;
2928c2ecf20Sopenharmony_ci	adc_out_reg = 0;
2938c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_ADC_OUT, mmio);
2948c2ecf20Sopenharmony_ci	while (index < 2) {
2958c2ecf20Sopenharmony_ci		imx_phy_reg_read(&adc_out_reg, mmio);
2968c2ecf20Sopenharmony_ci		/* check if valid */
2978c2ecf20Sopenharmony_ci		if (adc_out_reg & 0x400)
2988c2ecf20Sopenharmony_ci			index++;
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci		read_attempt++;
3018c2ecf20Sopenharmony_ci		if (read_attempt > attempt_limit) {
3028c2ecf20Sopenharmony_ci			dev_err(dev, "Read REG more than %d times!\n",
3038c2ecf20Sopenharmony_ci				attempt_limit);
3048c2ecf20Sopenharmony_ci			break;
3058c2ecf20Sopenharmony_ci		}
3068c2ecf20Sopenharmony_ci	}
3078c2ecf20Sopenharmony_ci
3088c2ecf20Sopenharmony_ci	index = 0;
3098c2ecf20Sopenharmony_ci	read_attempt = 0;
3108c2ecf20Sopenharmony_ci	read_sum = 0;
3118c2ecf20Sopenharmony_ci	while (index < 80) {
3128c2ecf20Sopenharmony_ci		imx_phy_reg_read(&adc_out_reg, mmio);
3138c2ecf20Sopenharmony_ci		if (adc_out_reg & 0x400) {
3148c2ecf20Sopenharmony_ci			read_sum = read_sum + (adc_out_reg & 0x3FF);
3158c2ecf20Sopenharmony_ci			index++;
3168c2ecf20Sopenharmony_ci		}
3178c2ecf20Sopenharmony_ci		read_attempt++;
3188c2ecf20Sopenharmony_ci		if (read_attempt > attempt_limit) {
3198c2ecf20Sopenharmony_ci			dev_err(dev, "Read REG more than %d times!\n",
3208c2ecf20Sopenharmony_ci				attempt_limit);
3218c2ecf20Sopenharmony_ci			break;
3228c2ecf20Sopenharmony_ci		}
3238c2ecf20Sopenharmony_ci	}
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci	/* Use the U32 to make 1000 precision */
3268c2ecf20Sopenharmony_ci	return (read_sum * 1000) / 80;
3278c2ecf20Sopenharmony_ci}
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci/* SATA AHCI temperature monitor */
3308c2ecf20Sopenharmony_cistatic int sata_ahci_read_temperature(void *dev, int *temp)
3318c2ecf20Sopenharmony_ci{
3328c2ecf20Sopenharmony_ci	u16 mpll_test_reg, rtune_ctl_reg, dac_ctl_reg, read_sum;
3338c2ecf20Sopenharmony_ci	u32 str1, str2, str3, str4;
3348c2ecf20Sopenharmony_ci	int m1, m2, a;
3358c2ecf20Sopenharmony_ci	struct ahci_host_priv *hpriv = dev_get_drvdata(dev);
3368c2ecf20Sopenharmony_ci	void __iomem *mmio = hpriv->mmio;
3378c2ecf20Sopenharmony_ci
3388c2ecf20Sopenharmony_ci	/* check rd-wr to reg */
3398c2ecf20Sopenharmony_ci	read_sum = 0;
3408c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_CRCMP_LT_LIMIT, mmio);
3418c2ecf20Sopenharmony_ci	imx_phy_reg_write(read_sum, mmio);
3428c2ecf20Sopenharmony_ci	imx_phy_reg_read(&read_sum, mmio);
3438c2ecf20Sopenharmony_ci	if ((read_sum & 0xffff) != 0)
3448c2ecf20Sopenharmony_ci		dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	imx_phy_reg_write(0x5A5A, mmio);
3478c2ecf20Sopenharmony_ci	imx_phy_reg_read(&read_sum, mmio);
3488c2ecf20Sopenharmony_ci	if ((read_sum & 0xffff) != 0x5A5A)
3498c2ecf20Sopenharmony_ci		dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci	imx_phy_reg_write(0x1234, mmio);
3528c2ecf20Sopenharmony_ci	imx_phy_reg_read(&read_sum, mmio);
3538c2ecf20Sopenharmony_ci	if ((read_sum & 0xffff) != 0x1234)
3548c2ecf20Sopenharmony_ci		dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
3558c2ecf20Sopenharmony_ci
3568c2ecf20Sopenharmony_ci	/* start temperature test */
3578c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
3588c2ecf20Sopenharmony_ci	imx_phy_reg_read(&mpll_test_reg, mmio);
3598c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
3608c2ecf20Sopenharmony_ci	imx_phy_reg_read(&rtune_ctl_reg, mmio);
3618c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
3628c2ecf20Sopenharmony_ci	imx_phy_reg_read(&dac_ctl_reg, mmio);
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_ci	/* mpll_tst.meas_iv   ([12:2]) */
3658c2ecf20Sopenharmony_ci	str1 = (mpll_test_reg >> 2) & 0x7FF;
3668c2ecf20Sopenharmony_ci	/* rtune_ctl.mode     ([1:0]) */
3678c2ecf20Sopenharmony_ci	str2 = (rtune_ctl_reg) & 0x3;
3688c2ecf20Sopenharmony_ci	/* dac_ctl.dac_mode   ([14:12]) */
3698c2ecf20Sopenharmony_ci	str3 = (dac_ctl_reg >> 12)  & 0x7;
3708c2ecf20Sopenharmony_ci	/* rtune_ctl.sel_atbp ([4]) */
3718c2ecf20Sopenharmony_ci	str4 = (rtune_ctl_reg >> 4);
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	/* Calculate the m1 */
3748c2ecf20Sopenharmony_ci	/* mpll_tst.meas_iv */
3758c2ecf20Sopenharmony_ci	mpll_test_reg = (mpll_test_reg & 0xE03) | (512) << 2;
3768c2ecf20Sopenharmony_ci	/* rtune_ctl.mode */
3778c2ecf20Sopenharmony_ci	rtune_ctl_reg = (rtune_ctl_reg & 0xFFC) | (1);
3788c2ecf20Sopenharmony_ci	/* dac_ctl.dac_mode */
3798c2ecf20Sopenharmony_ci	dac_ctl_reg = (dac_ctl_reg & 0x8FF) | (4) << 12;
3808c2ecf20Sopenharmony_ci	/* rtune_ctl.sel_atbp */
3818c2ecf20Sopenharmony_ci	rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (0) << 4;
3828c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
3838c2ecf20Sopenharmony_ci	imx_phy_reg_write(mpll_test_reg, mmio);
3848c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
3858c2ecf20Sopenharmony_ci	imx_phy_reg_write(dac_ctl_reg, mmio);
3868c2ecf20Sopenharmony_ci	m1 = read_adc_sum(dev, rtune_ctl_reg, mmio);
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci	/* Calculate the m2 */
3898c2ecf20Sopenharmony_ci	/* rtune_ctl.sel_atbp */
3908c2ecf20Sopenharmony_ci	rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (1) << 4;
3918c2ecf20Sopenharmony_ci	m2 = read_adc_sum(dev, rtune_ctl_reg, mmio);
3928c2ecf20Sopenharmony_ci
3938c2ecf20Sopenharmony_ci	/* restore the status  */
3948c2ecf20Sopenharmony_ci	/* mpll_tst.meas_iv */
3958c2ecf20Sopenharmony_ci	mpll_test_reg = (mpll_test_reg & 0xE03) | (str1) << 2;
3968c2ecf20Sopenharmony_ci	/* rtune_ctl.mode */
3978c2ecf20Sopenharmony_ci	rtune_ctl_reg = (rtune_ctl_reg & 0xFFC) | (str2);
3988c2ecf20Sopenharmony_ci	/* dac_ctl.dac_mode */
3998c2ecf20Sopenharmony_ci	dac_ctl_reg = (dac_ctl_reg & 0x8FF) | (str3) << 12;
4008c2ecf20Sopenharmony_ci	/* rtune_ctl.sel_atbp */
4018c2ecf20Sopenharmony_ci	rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (str4) << 4;
4028c2ecf20Sopenharmony_ci
4038c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
4048c2ecf20Sopenharmony_ci	imx_phy_reg_write(mpll_test_reg, mmio);
4058c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
4068c2ecf20Sopenharmony_ci	imx_phy_reg_write(dac_ctl_reg, mmio);
4078c2ecf20Sopenharmony_ci	imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
4088c2ecf20Sopenharmony_ci	imx_phy_reg_write(rtune_ctl_reg, mmio);
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	/* Compute temperature */
4118c2ecf20Sopenharmony_ci	if (!(m2 / 1000))
4128c2ecf20Sopenharmony_ci		m2 = 1000;
4138c2ecf20Sopenharmony_ci	a = (m2 - m1) / (m2/1000);
4148c2ecf20Sopenharmony_ci	*temp = ((-559) * a * a) / 1000 + (1379) * a + (-458000);
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_ci	return 0;
4178c2ecf20Sopenharmony_ci}
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_cistatic ssize_t sata_ahci_show_temp(struct device *dev,
4208c2ecf20Sopenharmony_ci				   struct device_attribute *da,
4218c2ecf20Sopenharmony_ci				   char *buf)
4228c2ecf20Sopenharmony_ci{
4238c2ecf20Sopenharmony_ci	unsigned int temp = 0;
4248c2ecf20Sopenharmony_ci	int err;
4258c2ecf20Sopenharmony_ci
4268c2ecf20Sopenharmony_ci	err = sata_ahci_read_temperature(dev, &temp);
4278c2ecf20Sopenharmony_ci	if (err < 0)
4288c2ecf20Sopenharmony_ci		return err;
4298c2ecf20Sopenharmony_ci
4308c2ecf20Sopenharmony_ci	return sprintf(buf, "%u\n", temp);
4318c2ecf20Sopenharmony_ci}
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_cistatic const struct thermal_zone_of_device_ops fsl_sata_ahci_of_thermal_ops = {
4348c2ecf20Sopenharmony_ci	.get_temp = sata_ahci_read_temperature,
4358c2ecf20Sopenharmony_ci};
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_cistatic SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, sata_ahci_show_temp, NULL, 0);
4388c2ecf20Sopenharmony_ci
4398c2ecf20Sopenharmony_cistatic struct attribute *fsl_sata_ahci_attrs[] = {
4408c2ecf20Sopenharmony_ci	&sensor_dev_attr_temp1_input.dev_attr.attr,
4418c2ecf20Sopenharmony_ci	NULL
4428c2ecf20Sopenharmony_ci};
4438c2ecf20Sopenharmony_ciATTRIBUTE_GROUPS(fsl_sata_ahci);
4448c2ecf20Sopenharmony_ci
4458c2ecf20Sopenharmony_cistatic int imx8_sata_enable(struct ahci_host_priv *hpriv)
4468c2ecf20Sopenharmony_ci{
4478c2ecf20Sopenharmony_ci	u32 val, reg;
4488c2ecf20Sopenharmony_ci	int i, ret;
4498c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
4508c2ecf20Sopenharmony_ci	struct device *dev = &imxpriv->ahci_pdev->dev;
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_ci	/* configure the hsio for sata */
4538c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(imxpriv->phy_pclk0);
4548c2ecf20Sopenharmony_ci	if (ret < 0) {
4558c2ecf20Sopenharmony_ci		dev_err(dev, "can't enable phy_pclk0.\n");
4568c2ecf20Sopenharmony_ci		return ret;
4578c2ecf20Sopenharmony_ci	}
4588c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(imxpriv->phy_pclk1);
4598c2ecf20Sopenharmony_ci	if (ret < 0) {
4608c2ecf20Sopenharmony_ci		dev_err(dev, "can't enable phy_pclk1.\n");
4618c2ecf20Sopenharmony_ci		goto disable_phy_pclk0;
4628c2ecf20Sopenharmony_ci	}
4638c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(imxpriv->epcs_tx_clk);
4648c2ecf20Sopenharmony_ci	if (ret < 0) {
4658c2ecf20Sopenharmony_ci		dev_err(dev, "can't enable epcs_tx_clk.\n");
4668c2ecf20Sopenharmony_ci		goto disable_phy_pclk1;
4678c2ecf20Sopenharmony_ci	}
4688c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(imxpriv->epcs_rx_clk);
4698c2ecf20Sopenharmony_ci	if (ret < 0) {
4708c2ecf20Sopenharmony_ci		dev_err(dev, "can't enable epcs_rx_clk.\n");
4718c2ecf20Sopenharmony_ci		goto disable_epcs_tx_clk;
4728c2ecf20Sopenharmony_ci	}
4738c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(imxpriv->phy_apbclk);
4748c2ecf20Sopenharmony_ci	if (ret < 0) {
4758c2ecf20Sopenharmony_ci		dev_err(dev, "can't enable phy_apbclk.\n");
4768c2ecf20Sopenharmony_ci		goto disable_epcs_rx_clk;
4778c2ecf20Sopenharmony_ci	}
4788c2ecf20Sopenharmony_ci	/* Configure PHYx2 PIPE_RSTN */
4798c2ecf20Sopenharmony_ci	regmap_read(imxpriv->gpr, IMX8QM_CSR_PCIEA_OFFSET +
4808c2ecf20Sopenharmony_ci			IMX8QM_CSR_PCIE_CTRL2_OFFSET, &val);
4818c2ecf20Sopenharmony_ci	if ((val & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
4828c2ecf20Sopenharmony_ci		/* The link of the PCIEA of HSIO is down */
4838c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr,
4848c2ecf20Sopenharmony_ci				IMX8QM_CSR_PHYX2_OFFSET,
4858c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_0 |
4868c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0,
4878c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_0 |
4888c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0);
4898c2ecf20Sopenharmony_ci	}
4908c2ecf20Sopenharmony_ci	regmap_read(imxpriv->gpr, IMX8QM_CSR_PCIEB_OFFSET +
4918c2ecf20Sopenharmony_ci			IMX8QM_CSR_PCIE_CTRL2_OFFSET, &reg);
4928c2ecf20Sopenharmony_ci	if ((reg & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
4938c2ecf20Sopenharmony_ci		/* The link of the PCIEB of HSIO is down */
4948c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr,
4958c2ecf20Sopenharmony_ci				IMX8QM_CSR_PHYX2_OFFSET,
4968c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_1 |
4978c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1,
4988c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_1 |
4998c2ecf20Sopenharmony_ci				IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1);
5008c2ecf20Sopenharmony_ci	}
5018c2ecf20Sopenharmony_ci	if (((reg | val) & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
5028c2ecf20Sopenharmony_ci		/* The links of both PCIA and PCIEB of HSIO are down */
5038c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr,
5048c2ecf20Sopenharmony_ci				IMX8QM_LPCG_PHYX2_OFFSET,
5058c2ecf20Sopenharmony_ci				IMX8QM_LPCG_PHYX2_PCLK0_MASK |
5068c2ecf20Sopenharmony_ci				IMX8QM_LPCG_PHYX2_PCLK1_MASK,
5078c2ecf20Sopenharmony_ci				0);
5088c2ecf20Sopenharmony_ci	}
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_ci	/* set PWR_RST and BT_RST of csr_pciea */
5118c2ecf20Sopenharmony_ci	val = IMX8QM_CSR_PCIEA_OFFSET + IMX8QM_CSR_PCIE_CTRL2_OFFSET;
5128c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5138c2ecf20Sopenharmony_ci			val,
5148c2ecf20Sopenharmony_ci			IMX8QM_CTRL_BUTTON_RST_N,
5158c2ecf20Sopenharmony_ci			IMX8QM_CTRL_BUTTON_RST_N);
5168c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5178c2ecf20Sopenharmony_ci			val,
5188c2ecf20Sopenharmony_ci			IMX8QM_CTRL_POWER_UP_RST_N,
5198c2ecf20Sopenharmony_ci			IMX8QM_CTRL_POWER_UP_RST_N);
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	/* PHYX1_MODE to SATA */
5228c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5238c2ecf20Sopenharmony_ci			IMX8QM_CSR_PHYX1_OFFSET,
5248c2ecf20Sopenharmony_ci			IMX8QM_PHY_MODE_MASK,
5258c2ecf20Sopenharmony_ci			IMX8QM_PHY_MODE_SATA);
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci	/*
5288c2ecf20Sopenharmony_ci	 * BIT0 RXENA 1, BIT1 TXENA 0
5298c2ecf20Sopenharmony_ci	 * BIT12 PHY_X1_EPCS_SEL 1.
5308c2ecf20Sopenharmony_ci	 */
5318c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5328c2ecf20Sopenharmony_ci			IMX8QM_CSR_MISC_OFFSET,
5338c2ecf20Sopenharmony_ci			IMX8QM_MISC_IOB_RXENA,
5348c2ecf20Sopenharmony_ci			IMX8QM_MISC_IOB_RXENA);
5358c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5368c2ecf20Sopenharmony_ci			IMX8QM_CSR_MISC_OFFSET,
5378c2ecf20Sopenharmony_ci			IMX8QM_MISC_IOB_TXENA,
5388c2ecf20Sopenharmony_ci			0);
5398c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5408c2ecf20Sopenharmony_ci			IMX8QM_CSR_MISC_OFFSET,
5418c2ecf20Sopenharmony_ci			IMX8QM_MISC_PHYX1_EPCS_SEL,
5428c2ecf20Sopenharmony_ci			IMX8QM_MISC_PHYX1_EPCS_SEL);
5438c2ecf20Sopenharmony_ci	/*
5448c2ecf20Sopenharmony_ci	 * It is possible, for PCIe and SATA are sharing
5458c2ecf20Sopenharmony_ci	 * the same clock source, HPLL or external oscillator.
5468c2ecf20Sopenharmony_ci	 * When PCIe is in low power modes (L1.X or L2 etc),
5478c2ecf20Sopenharmony_ci	 * the clock source can be turned off. In this case,
5488c2ecf20Sopenharmony_ci	 * if this clock source is required to be toggling by
5498c2ecf20Sopenharmony_ci	 * SATA, then SATA functions will be abnormal.
5508c2ecf20Sopenharmony_ci	 * Set the override here to avoid it.
5518c2ecf20Sopenharmony_ci	 */
5528c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5538c2ecf20Sopenharmony_ci			IMX8QM_CSR_MISC_OFFSET,
5548c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1 |
5558c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0 |
5568c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1 |
5578c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0,
5588c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1 |
5598c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0 |
5608c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1 |
5618c2ecf20Sopenharmony_ci			IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0);
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_ci	/* clear PHY RST, then set it */
5648c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5658c2ecf20Sopenharmony_ci			IMX8QM_CSR_SATA_OFFSET,
5668c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_EPCS_PHYRESET_N,
5678c2ecf20Sopenharmony_ci			0);
5688c2ecf20Sopenharmony_ci
5698c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5708c2ecf20Sopenharmony_ci			IMX8QM_CSR_SATA_OFFSET,
5718c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_EPCS_PHYRESET_N,
5728c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_EPCS_PHYRESET_N);
5738c2ecf20Sopenharmony_ci
5748c2ecf20Sopenharmony_ci	/* CTRL RST: SET -> delay 1 us -> CLEAR -> SET */
5758c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5768c2ecf20Sopenharmony_ci			IMX8QM_CSR_SATA_OFFSET,
5778c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_RESET_N,
5788c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_RESET_N);
5798c2ecf20Sopenharmony_ci	udelay(1);
5808c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5818c2ecf20Sopenharmony_ci			IMX8QM_CSR_SATA_OFFSET,
5828c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_RESET_N,
5838c2ecf20Sopenharmony_ci			0);
5848c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5858c2ecf20Sopenharmony_ci			IMX8QM_CSR_SATA_OFFSET,
5868c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_RESET_N,
5878c2ecf20Sopenharmony_ci			IMX8QM_SATA_CTRL_RESET_N);
5888c2ecf20Sopenharmony_ci
5898c2ecf20Sopenharmony_ci	/* APB reset */
5908c2ecf20Sopenharmony_ci	regmap_update_bits(imxpriv->gpr,
5918c2ecf20Sopenharmony_ci			IMX8QM_CSR_PHYX1_OFFSET,
5928c2ecf20Sopenharmony_ci			IMX8QM_PHY_APB_RSTN_0,
5938c2ecf20Sopenharmony_ci			IMX8QM_PHY_APB_RSTN_0);
5948c2ecf20Sopenharmony_ci
5958c2ecf20Sopenharmony_ci	for (i = 0; i < 100; i++) {
5968c2ecf20Sopenharmony_ci		reg = IMX8QM_CSR_PHYX1_OFFSET +
5978c2ecf20Sopenharmony_ci			IMX8QM_CSR_PHYX_STTS0_OFFSET;
5988c2ecf20Sopenharmony_ci		regmap_read(imxpriv->gpr, reg, &val);
5998c2ecf20Sopenharmony_ci		val &= IMX8QM_STTS0_LANE0_TX_PLL_LOCK;
6008c2ecf20Sopenharmony_ci		if (val == IMX8QM_STTS0_LANE0_TX_PLL_LOCK)
6018c2ecf20Sopenharmony_ci			break;
6028c2ecf20Sopenharmony_ci		udelay(1);
6038c2ecf20Sopenharmony_ci	}
6048c2ecf20Sopenharmony_ci
6058c2ecf20Sopenharmony_ci	if (val != IMX8QM_STTS0_LANE0_TX_PLL_LOCK) {
6068c2ecf20Sopenharmony_ci		dev_err(dev, "TX PLL of the PHY is not locked\n");
6078c2ecf20Sopenharmony_ci		ret = -ENODEV;
6088c2ecf20Sopenharmony_ci	} else {
6098c2ecf20Sopenharmony_ci		writeb(imxpriv->imped_ratio, imxpriv->phy_base +
6108c2ecf20Sopenharmony_ci				IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET);
6118c2ecf20Sopenharmony_ci		writeb(imxpriv->imped_ratio, imxpriv->phy_base +
6128c2ecf20Sopenharmony_ci				IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET);
6138c2ecf20Sopenharmony_ci		reg = readb(imxpriv->phy_base +
6148c2ecf20Sopenharmony_ci				IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET);
6158c2ecf20Sopenharmony_ci		if (unlikely(reg != imxpriv->imped_ratio))
6168c2ecf20Sopenharmony_ci			dev_info(dev, "Can't set PHY RX impedance ratio.\n");
6178c2ecf20Sopenharmony_ci		reg = readb(imxpriv->phy_base +
6188c2ecf20Sopenharmony_ci				IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET);
6198c2ecf20Sopenharmony_ci		if (unlikely(reg != imxpriv->imped_ratio))
6208c2ecf20Sopenharmony_ci			dev_info(dev, "Can't set PHY TX impedance ratio.\n");
6218c2ecf20Sopenharmony_ci		usleep_range(50, 100);
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci		/*
6248c2ecf20Sopenharmony_ci		 * To reduce the power consumption, gate off
6258c2ecf20Sopenharmony_ci		 * the PHY clks
6268c2ecf20Sopenharmony_ci		 */
6278c2ecf20Sopenharmony_ci		clk_disable_unprepare(imxpriv->phy_apbclk);
6288c2ecf20Sopenharmony_ci		clk_disable_unprepare(imxpriv->phy_pclk1);
6298c2ecf20Sopenharmony_ci		clk_disable_unprepare(imxpriv->phy_pclk0);
6308c2ecf20Sopenharmony_ci		return ret;
6318c2ecf20Sopenharmony_ci	}
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->phy_apbclk);
6348c2ecf20Sopenharmony_cidisable_epcs_rx_clk:
6358c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->epcs_rx_clk);
6368c2ecf20Sopenharmony_cidisable_epcs_tx_clk:
6378c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->epcs_tx_clk);
6388c2ecf20Sopenharmony_cidisable_phy_pclk1:
6398c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->phy_pclk1);
6408c2ecf20Sopenharmony_cidisable_phy_pclk0:
6418c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->phy_pclk0);
6428c2ecf20Sopenharmony_ci
6438c2ecf20Sopenharmony_ci	return ret;
6448c2ecf20Sopenharmony_ci}
6458c2ecf20Sopenharmony_ci
6468c2ecf20Sopenharmony_cistatic int imx_sata_enable(struct ahci_host_priv *hpriv)
6478c2ecf20Sopenharmony_ci{
6488c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
6498c2ecf20Sopenharmony_ci	struct device *dev = &imxpriv->ahci_pdev->dev;
6508c2ecf20Sopenharmony_ci	int ret;
6518c2ecf20Sopenharmony_ci
6528c2ecf20Sopenharmony_ci	if (imxpriv->no_device)
6538c2ecf20Sopenharmony_ci		return 0;
6548c2ecf20Sopenharmony_ci
6558c2ecf20Sopenharmony_ci	ret = ahci_platform_enable_regulators(hpriv);
6568c2ecf20Sopenharmony_ci	if (ret)
6578c2ecf20Sopenharmony_ci		return ret;
6588c2ecf20Sopenharmony_ci
6598c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(imxpriv->sata_ref_clk);
6608c2ecf20Sopenharmony_ci	if (ret < 0)
6618c2ecf20Sopenharmony_ci		goto disable_regulator;
6628c2ecf20Sopenharmony_ci
6638c2ecf20Sopenharmony_ci	if (imxpriv->type == AHCI_IMX6Q || imxpriv->type == AHCI_IMX6QP) {
6648c2ecf20Sopenharmony_ci		/*
6658c2ecf20Sopenharmony_ci		 * set PHY Paremeters, two steps to configure the GPR13,
6668c2ecf20Sopenharmony_ci		 * one write for rest of parameters, mask of first write
6678c2ecf20Sopenharmony_ci		 * is 0x07ffffff, and the other one write for setting
6688c2ecf20Sopenharmony_ci		 * the mpll_clk_en.
6698c2ecf20Sopenharmony_ci		 */
6708c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
6718c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK |
6728c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK |
6738c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK |
6748c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_SPD_MODE_MASK |
6758c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_MPLL_SS_EN |
6768c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_TX_ATTEN_MASK |
6778c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_TX_BOOST_MASK |
6788c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_TX_LVL_MASK |
6798c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_MPLL_CLK_EN |
6808c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_TX_EDGE_RATE,
6818c2ecf20Sopenharmony_ci				   imxpriv->phy_params);
6828c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
6838c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_MPLL_CLK_EN,
6848c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_MPLL_CLK_EN);
6858c2ecf20Sopenharmony_ci
6868c2ecf20Sopenharmony_ci		usleep_range(100, 200);
6878c2ecf20Sopenharmony_ci
6888c2ecf20Sopenharmony_ci		ret = imx_sata_phy_reset(hpriv);
6898c2ecf20Sopenharmony_ci		if (ret) {
6908c2ecf20Sopenharmony_ci			dev_err(dev, "failed to reset phy: %d\n", ret);
6918c2ecf20Sopenharmony_ci			goto disable_clk;
6928c2ecf20Sopenharmony_ci		}
6938c2ecf20Sopenharmony_ci	} else if (imxpriv->type == AHCI_IMX8QM) {
6948c2ecf20Sopenharmony_ci		ret = imx8_sata_enable(hpriv);
6958c2ecf20Sopenharmony_ci	}
6968c2ecf20Sopenharmony_ci
6978c2ecf20Sopenharmony_ci	usleep_range(1000, 2000);
6988c2ecf20Sopenharmony_ci
6998c2ecf20Sopenharmony_ci	return 0;
7008c2ecf20Sopenharmony_ci
7018c2ecf20Sopenharmony_cidisable_clk:
7028c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->sata_ref_clk);
7038c2ecf20Sopenharmony_cidisable_regulator:
7048c2ecf20Sopenharmony_ci	ahci_platform_disable_regulators(hpriv);
7058c2ecf20Sopenharmony_ci
7068c2ecf20Sopenharmony_ci	return ret;
7078c2ecf20Sopenharmony_ci}
7088c2ecf20Sopenharmony_ci
7098c2ecf20Sopenharmony_cistatic void imx_sata_disable(struct ahci_host_priv *hpriv)
7108c2ecf20Sopenharmony_ci{
7118c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
7128c2ecf20Sopenharmony_ci
7138c2ecf20Sopenharmony_ci	if (imxpriv->no_device)
7148c2ecf20Sopenharmony_ci		return;
7158c2ecf20Sopenharmony_ci
7168c2ecf20Sopenharmony_ci	switch (imxpriv->type) {
7178c2ecf20Sopenharmony_ci	case AHCI_IMX6QP:
7188c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
7198c2ecf20Sopenharmony_ci				   IMX6Q_GPR5_SATA_SW_PD,
7208c2ecf20Sopenharmony_ci				   IMX6Q_GPR5_SATA_SW_PD);
7218c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
7228c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_MPLL_CLK_EN,
7238c2ecf20Sopenharmony_ci				   !IMX6Q_GPR13_SATA_MPLL_CLK_EN);
7248c2ecf20Sopenharmony_ci		break;
7258c2ecf20Sopenharmony_ci
7268c2ecf20Sopenharmony_ci	case AHCI_IMX6Q:
7278c2ecf20Sopenharmony_ci		regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
7288c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_MPLL_CLK_EN,
7298c2ecf20Sopenharmony_ci				   !IMX6Q_GPR13_SATA_MPLL_CLK_EN);
7308c2ecf20Sopenharmony_ci		break;
7318c2ecf20Sopenharmony_ci
7328c2ecf20Sopenharmony_ci	case AHCI_IMX8QM:
7338c2ecf20Sopenharmony_ci		clk_disable_unprepare(imxpriv->epcs_rx_clk);
7348c2ecf20Sopenharmony_ci		clk_disable_unprepare(imxpriv->epcs_tx_clk);
7358c2ecf20Sopenharmony_ci		break;
7368c2ecf20Sopenharmony_ci
7378c2ecf20Sopenharmony_ci	default:
7388c2ecf20Sopenharmony_ci		break;
7398c2ecf20Sopenharmony_ci	}
7408c2ecf20Sopenharmony_ci
7418c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->sata_ref_clk);
7428c2ecf20Sopenharmony_ci
7438c2ecf20Sopenharmony_ci	ahci_platform_disable_regulators(hpriv);
7448c2ecf20Sopenharmony_ci}
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_cistatic void ahci_imx_error_handler(struct ata_port *ap)
7478c2ecf20Sopenharmony_ci{
7488c2ecf20Sopenharmony_ci	u32 reg_val;
7498c2ecf20Sopenharmony_ci	struct ata_device *dev;
7508c2ecf20Sopenharmony_ci	struct ata_host *host = dev_get_drvdata(ap->dev);
7518c2ecf20Sopenharmony_ci	struct ahci_host_priv *hpriv = host->private_data;
7528c2ecf20Sopenharmony_ci	void __iomem *mmio = hpriv->mmio;
7538c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
7548c2ecf20Sopenharmony_ci
7558c2ecf20Sopenharmony_ci	ahci_error_handler(ap);
7568c2ecf20Sopenharmony_ci
7578c2ecf20Sopenharmony_ci	if (!(imxpriv->first_time) || ahci_imx_hotplug)
7588c2ecf20Sopenharmony_ci		return;
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci	imxpriv->first_time = false;
7618c2ecf20Sopenharmony_ci
7628c2ecf20Sopenharmony_ci	ata_for_each_dev(dev, &ap->link, ENABLED)
7638c2ecf20Sopenharmony_ci		return;
7648c2ecf20Sopenharmony_ci	/*
7658c2ecf20Sopenharmony_ci	 * Disable link to save power.  An imx ahci port can't be recovered
7668c2ecf20Sopenharmony_ci	 * without full reset once the pddq mode is enabled making it
7678c2ecf20Sopenharmony_ci	 * impossible to use as part of libata LPM.
7688c2ecf20Sopenharmony_ci	 */
7698c2ecf20Sopenharmony_ci	reg_val = readl(mmio + IMX_P0PHYCR);
7708c2ecf20Sopenharmony_ci	writel(reg_val | IMX_P0PHYCR_TEST_PDDQ, mmio + IMX_P0PHYCR);
7718c2ecf20Sopenharmony_ci	imx_sata_disable(hpriv);
7728c2ecf20Sopenharmony_ci	imxpriv->no_device = true;
7738c2ecf20Sopenharmony_ci
7748c2ecf20Sopenharmony_ci	dev_info(ap->dev, "no device found, disabling link.\n");
7758c2ecf20Sopenharmony_ci	dev_info(ap->dev, "pass " MODULE_PARAM_PREFIX ".hotplug=1 to enable hotplug\n");
7768c2ecf20Sopenharmony_ci}
7778c2ecf20Sopenharmony_ci
7788c2ecf20Sopenharmony_cistatic int ahci_imx_softreset(struct ata_link *link, unsigned int *class,
7798c2ecf20Sopenharmony_ci		       unsigned long deadline)
7808c2ecf20Sopenharmony_ci{
7818c2ecf20Sopenharmony_ci	struct ata_port *ap = link->ap;
7828c2ecf20Sopenharmony_ci	struct ata_host *host = dev_get_drvdata(ap->dev);
7838c2ecf20Sopenharmony_ci	struct ahci_host_priv *hpriv = host->private_data;
7848c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
7858c2ecf20Sopenharmony_ci	int ret;
7868c2ecf20Sopenharmony_ci
7878c2ecf20Sopenharmony_ci	if (imxpriv->type == AHCI_IMX53)
7888c2ecf20Sopenharmony_ci		ret = ahci_pmp_retry_srst_ops.softreset(link, class, deadline);
7898c2ecf20Sopenharmony_ci	else
7908c2ecf20Sopenharmony_ci		ret = ahci_ops.softreset(link, class, deadline);
7918c2ecf20Sopenharmony_ci
7928c2ecf20Sopenharmony_ci	return ret;
7938c2ecf20Sopenharmony_ci}
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_cistatic struct ata_port_operations ahci_imx_ops = {
7968c2ecf20Sopenharmony_ci	.inherits	= &ahci_ops,
7978c2ecf20Sopenharmony_ci	.host_stop	= ahci_imx_host_stop,
7988c2ecf20Sopenharmony_ci	.error_handler	= ahci_imx_error_handler,
7998c2ecf20Sopenharmony_ci	.softreset	= ahci_imx_softreset,
8008c2ecf20Sopenharmony_ci};
8018c2ecf20Sopenharmony_ci
8028c2ecf20Sopenharmony_cistatic const struct ata_port_info ahci_imx_port_info = {
8038c2ecf20Sopenharmony_ci	.flags		= AHCI_FLAG_COMMON,
8048c2ecf20Sopenharmony_ci	.pio_mask	= ATA_PIO4,
8058c2ecf20Sopenharmony_ci	.udma_mask	= ATA_UDMA6,
8068c2ecf20Sopenharmony_ci	.port_ops	= &ahci_imx_ops,
8078c2ecf20Sopenharmony_ci};
8088c2ecf20Sopenharmony_ci
8098c2ecf20Sopenharmony_cistatic const struct of_device_id imx_ahci_of_match[] = {
8108c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx53-ahci", .data = (void *)AHCI_IMX53 },
8118c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx6q-ahci", .data = (void *)AHCI_IMX6Q },
8128c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx6qp-ahci", .data = (void *)AHCI_IMX6QP },
8138c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx8qm-ahci", .data = (void *)AHCI_IMX8QM },
8148c2ecf20Sopenharmony_ci	{},
8158c2ecf20Sopenharmony_ci};
8168c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, imx_ahci_of_match);
8178c2ecf20Sopenharmony_ci
8188c2ecf20Sopenharmony_cistruct reg_value {
8198c2ecf20Sopenharmony_ci	u32 of_value;
8208c2ecf20Sopenharmony_ci	u32 reg_value;
8218c2ecf20Sopenharmony_ci};
8228c2ecf20Sopenharmony_ci
8238c2ecf20Sopenharmony_cistruct reg_property {
8248c2ecf20Sopenharmony_ci	const char *name;
8258c2ecf20Sopenharmony_ci	const struct reg_value *values;
8268c2ecf20Sopenharmony_ci	size_t num_values;
8278c2ecf20Sopenharmony_ci	u32 def_value;
8288c2ecf20Sopenharmony_ci	u32 set_value;
8298c2ecf20Sopenharmony_ci};
8308c2ecf20Sopenharmony_ci
8318c2ecf20Sopenharmony_cistatic const struct reg_value gpr13_tx_level[] = {
8328c2ecf20Sopenharmony_ci	{  937, IMX6Q_GPR13_SATA_TX_LVL_0_937_V },
8338c2ecf20Sopenharmony_ci	{  947, IMX6Q_GPR13_SATA_TX_LVL_0_947_V },
8348c2ecf20Sopenharmony_ci	{  957, IMX6Q_GPR13_SATA_TX_LVL_0_957_V },
8358c2ecf20Sopenharmony_ci	{  966, IMX6Q_GPR13_SATA_TX_LVL_0_966_V },
8368c2ecf20Sopenharmony_ci	{  976, IMX6Q_GPR13_SATA_TX_LVL_0_976_V },
8378c2ecf20Sopenharmony_ci	{  986, IMX6Q_GPR13_SATA_TX_LVL_0_986_V },
8388c2ecf20Sopenharmony_ci	{  996, IMX6Q_GPR13_SATA_TX_LVL_0_996_V },
8398c2ecf20Sopenharmony_ci	{ 1005, IMX6Q_GPR13_SATA_TX_LVL_1_005_V },
8408c2ecf20Sopenharmony_ci	{ 1015, IMX6Q_GPR13_SATA_TX_LVL_1_015_V },
8418c2ecf20Sopenharmony_ci	{ 1025, IMX6Q_GPR13_SATA_TX_LVL_1_025_V },
8428c2ecf20Sopenharmony_ci	{ 1035, IMX6Q_GPR13_SATA_TX_LVL_1_035_V },
8438c2ecf20Sopenharmony_ci	{ 1045, IMX6Q_GPR13_SATA_TX_LVL_1_045_V },
8448c2ecf20Sopenharmony_ci	{ 1054, IMX6Q_GPR13_SATA_TX_LVL_1_054_V },
8458c2ecf20Sopenharmony_ci	{ 1064, IMX6Q_GPR13_SATA_TX_LVL_1_064_V },
8468c2ecf20Sopenharmony_ci	{ 1074, IMX6Q_GPR13_SATA_TX_LVL_1_074_V },
8478c2ecf20Sopenharmony_ci	{ 1084, IMX6Q_GPR13_SATA_TX_LVL_1_084_V },
8488c2ecf20Sopenharmony_ci	{ 1094, IMX6Q_GPR13_SATA_TX_LVL_1_094_V },
8498c2ecf20Sopenharmony_ci	{ 1104, IMX6Q_GPR13_SATA_TX_LVL_1_104_V },
8508c2ecf20Sopenharmony_ci	{ 1113, IMX6Q_GPR13_SATA_TX_LVL_1_113_V },
8518c2ecf20Sopenharmony_ci	{ 1123, IMX6Q_GPR13_SATA_TX_LVL_1_123_V },
8528c2ecf20Sopenharmony_ci	{ 1133, IMX6Q_GPR13_SATA_TX_LVL_1_133_V },
8538c2ecf20Sopenharmony_ci	{ 1143, IMX6Q_GPR13_SATA_TX_LVL_1_143_V },
8548c2ecf20Sopenharmony_ci	{ 1152, IMX6Q_GPR13_SATA_TX_LVL_1_152_V },
8558c2ecf20Sopenharmony_ci	{ 1162, IMX6Q_GPR13_SATA_TX_LVL_1_162_V },
8568c2ecf20Sopenharmony_ci	{ 1172, IMX6Q_GPR13_SATA_TX_LVL_1_172_V },
8578c2ecf20Sopenharmony_ci	{ 1182, IMX6Q_GPR13_SATA_TX_LVL_1_182_V },
8588c2ecf20Sopenharmony_ci	{ 1191, IMX6Q_GPR13_SATA_TX_LVL_1_191_V },
8598c2ecf20Sopenharmony_ci	{ 1201, IMX6Q_GPR13_SATA_TX_LVL_1_201_V },
8608c2ecf20Sopenharmony_ci	{ 1211, IMX6Q_GPR13_SATA_TX_LVL_1_211_V },
8618c2ecf20Sopenharmony_ci	{ 1221, IMX6Q_GPR13_SATA_TX_LVL_1_221_V },
8628c2ecf20Sopenharmony_ci	{ 1230, IMX6Q_GPR13_SATA_TX_LVL_1_230_V },
8638c2ecf20Sopenharmony_ci	{ 1240, IMX6Q_GPR13_SATA_TX_LVL_1_240_V }
8648c2ecf20Sopenharmony_ci};
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_cistatic const struct reg_value gpr13_tx_boost[] = {
8678c2ecf20Sopenharmony_ci	{    0, IMX6Q_GPR13_SATA_TX_BOOST_0_00_DB },
8688c2ecf20Sopenharmony_ci	{  370, IMX6Q_GPR13_SATA_TX_BOOST_0_37_DB },
8698c2ecf20Sopenharmony_ci	{  740, IMX6Q_GPR13_SATA_TX_BOOST_0_74_DB },
8708c2ecf20Sopenharmony_ci	{ 1110, IMX6Q_GPR13_SATA_TX_BOOST_1_11_DB },
8718c2ecf20Sopenharmony_ci	{ 1480, IMX6Q_GPR13_SATA_TX_BOOST_1_48_DB },
8728c2ecf20Sopenharmony_ci	{ 1850, IMX6Q_GPR13_SATA_TX_BOOST_1_85_DB },
8738c2ecf20Sopenharmony_ci	{ 2220, IMX6Q_GPR13_SATA_TX_BOOST_2_22_DB },
8748c2ecf20Sopenharmony_ci	{ 2590, IMX6Q_GPR13_SATA_TX_BOOST_2_59_DB },
8758c2ecf20Sopenharmony_ci	{ 2960, IMX6Q_GPR13_SATA_TX_BOOST_2_96_DB },
8768c2ecf20Sopenharmony_ci	{ 3330, IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB },
8778c2ecf20Sopenharmony_ci	{ 3700, IMX6Q_GPR13_SATA_TX_BOOST_3_70_DB },
8788c2ecf20Sopenharmony_ci	{ 4070, IMX6Q_GPR13_SATA_TX_BOOST_4_07_DB },
8798c2ecf20Sopenharmony_ci	{ 4440, IMX6Q_GPR13_SATA_TX_BOOST_4_44_DB },
8808c2ecf20Sopenharmony_ci	{ 4810, IMX6Q_GPR13_SATA_TX_BOOST_4_81_DB },
8818c2ecf20Sopenharmony_ci	{ 5280, IMX6Q_GPR13_SATA_TX_BOOST_5_28_DB },
8828c2ecf20Sopenharmony_ci	{ 5750, IMX6Q_GPR13_SATA_TX_BOOST_5_75_DB }
8838c2ecf20Sopenharmony_ci};
8848c2ecf20Sopenharmony_ci
8858c2ecf20Sopenharmony_cistatic const struct reg_value gpr13_tx_atten[] = {
8868c2ecf20Sopenharmony_ci	{  8, IMX6Q_GPR13_SATA_TX_ATTEN_8_16 },
8878c2ecf20Sopenharmony_ci	{  9, IMX6Q_GPR13_SATA_TX_ATTEN_9_16 },
8888c2ecf20Sopenharmony_ci	{ 10, IMX6Q_GPR13_SATA_TX_ATTEN_10_16 },
8898c2ecf20Sopenharmony_ci	{ 12, IMX6Q_GPR13_SATA_TX_ATTEN_12_16 },
8908c2ecf20Sopenharmony_ci	{ 14, IMX6Q_GPR13_SATA_TX_ATTEN_14_16 },
8918c2ecf20Sopenharmony_ci	{ 16, IMX6Q_GPR13_SATA_TX_ATTEN_16_16 },
8928c2ecf20Sopenharmony_ci};
8938c2ecf20Sopenharmony_ci
8948c2ecf20Sopenharmony_cistatic const struct reg_value gpr13_rx_eq[] = {
8958c2ecf20Sopenharmony_ci	{  500, IMX6Q_GPR13_SATA_RX_EQ_VAL_0_5_DB },
8968c2ecf20Sopenharmony_ci	{ 1000, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_0_DB },
8978c2ecf20Sopenharmony_ci	{ 1500, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_5_DB },
8988c2ecf20Sopenharmony_ci	{ 2000, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_0_DB },
8998c2ecf20Sopenharmony_ci	{ 2500, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_5_DB },
9008c2ecf20Sopenharmony_ci	{ 3000, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB },
9018c2ecf20Sopenharmony_ci	{ 3500, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_5_DB },
9028c2ecf20Sopenharmony_ci	{ 4000, IMX6Q_GPR13_SATA_RX_EQ_VAL_4_0_DB },
9038c2ecf20Sopenharmony_ci};
9048c2ecf20Sopenharmony_ci
9058c2ecf20Sopenharmony_cistatic const struct reg_property gpr13_props[] = {
9068c2ecf20Sopenharmony_ci	{
9078c2ecf20Sopenharmony_ci		.name = "fsl,transmit-level-mV",
9088c2ecf20Sopenharmony_ci		.values = gpr13_tx_level,
9098c2ecf20Sopenharmony_ci		.num_values = ARRAY_SIZE(gpr13_tx_level),
9108c2ecf20Sopenharmony_ci		.def_value = IMX6Q_GPR13_SATA_TX_LVL_1_025_V,
9118c2ecf20Sopenharmony_ci	}, {
9128c2ecf20Sopenharmony_ci		.name = "fsl,transmit-boost-mdB",
9138c2ecf20Sopenharmony_ci		.values = gpr13_tx_boost,
9148c2ecf20Sopenharmony_ci		.num_values = ARRAY_SIZE(gpr13_tx_boost),
9158c2ecf20Sopenharmony_ci		.def_value = IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB,
9168c2ecf20Sopenharmony_ci	}, {
9178c2ecf20Sopenharmony_ci		.name = "fsl,transmit-atten-16ths",
9188c2ecf20Sopenharmony_ci		.values = gpr13_tx_atten,
9198c2ecf20Sopenharmony_ci		.num_values = ARRAY_SIZE(gpr13_tx_atten),
9208c2ecf20Sopenharmony_ci		.def_value = IMX6Q_GPR13_SATA_TX_ATTEN_9_16,
9218c2ecf20Sopenharmony_ci	}, {
9228c2ecf20Sopenharmony_ci		.name = "fsl,receive-eq-mdB",
9238c2ecf20Sopenharmony_ci		.values = gpr13_rx_eq,
9248c2ecf20Sopenharmony_ci		.num_values = ARRAY_SIZE(gpr13_rx_eq),
9258c2ecf20Sopenharmony_ci		.def_value = IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB,
9268c2ecf20Sopenharmony_ci	}, {
9278c2ecf20Sopenharmony_ci		.name = "fsl,no-spread-spectrum",
9288c2ecf20Sopenharmony_ci		.def_value = IMX6Q_GPR13_SATA_MPLL_SS_EN,
9298c2ecf20Sopenharmony_ci		.set_value = 0,
9308c2ecf20Sopenharmony_ci	},
9318c2ecf20Sopenharmony_ci};
9328c2ecf20Sopenharmony_ci
9338c2ecf20Sopenharmony_cistatic u32 imx_ahci_parse_props(struct device *dev,
9348c2ecf20Sopenharmony_ci				const struct reg_property *prop, size_t num)
9358c2ecf20Sopenharmony_ci{
9368c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
9378c2ecf20Sopenharmony_ci	u32 reg_value = 0;
9388c2ecf20Sopenharmony_ci	int i, j;
9398c2ecf20Sopenharmony_ci
9408c2ecf20Sopenharmony_ci	for (i = 0; i < num; i++, prop++) {
9418c2ecf20Sopenharmony_ci		u32 of_val;
9428c2ecf20Sopenharmony_ci
9438c2ecf20Sopenharmony_ci		if (prop->num_values == 0) {
9448c2ecf20Sopenharmony_ci			if (of_property_read_bool(np, prop->name))
9458c2ecf20Sopenharmony_ci				reg_value |= prop->set_value;
9468c2ecf20Sopenharmony_ci			else
9478c2ecf20Sopenharmony_ci				reg_value |= prop->def_value;
9488c2ecf20Sopenharmony_ci			continue;
9498c2ecf20Sopenharmony_ci		}
9508c2ecf20Sopenharmony_ci
9518c2ecf20Sopenharmony_ci		if (of_property_read_u32(np, prop->name, &of_val)) {
9528c2ecf20Sopenharmony_ci			dev_info(dev, "%s not specified, using %08x\n",
9538c2ecf20Sopenharmony_ci				prop->name, prop->def_value);
9548c2ecf20Sopenharmony_ci			reg_value |= prop->def_value;
9558c2ecf20Sopenharmony_ci			continue;
9568c2ecf20Sopenharmony_ci		}
9578c2ecf20Sopenharmony_ci
9588c2ecf20Sopenharmony_ci		for (j = 0; j < prop->num_values; j++) {
9598c2ecf20Sopenharmony_ci			if (prop->values[j].of_value == of_val) {
9608c2ecf20Sopenharmony_ci				dev_info(dev, "%s value %u, using %08x\n",
9618c2ecf20Sopenharmony_ci					prop->name, of_val, prop->values[j].reg_value);
9628c2ecf20Sopenharmony_ci				reg_value |= prop->values[j].reg_value;
9638c2ecf20Sopenharmony_ci				break;
9648c2ecf20Sopenharmony_ci			}
9658c2ecf20Sopenharmony_ci		}
9668c2ecf20Sopenharmony_ci
9678c2ecf20Sopenharmony_ci		if (j == prop->num_values) {
9688c2ecf20Sopenharmony_ci			dev_err(dev, "DT property %s is not a valid value\n",
9698c2ecf20Sopenharmony_ci				prop->name);
9708c2ecf20Sopenharmony_ci			reg_value |= prop->def_value;
9718c2ecf20Sopenharmony_ci		}
9728c2ecf20Sopenharmony_ci	}
9738c2ecf20Sopenharmony_ci
9748c2ecf20Sopenharmony_ci	return reg_value;
9758c2ecf20Sopenharmony_ci}
9768c2ecf20Sopenharmony_ci
9778c2ecf20Sopenharmony_cistatic struct scsi_host_template ahci_platform_sht = {
9788c2ecf20Sopenharmony_ci	AHCI_SHT(DRV_NAME),
9798c2ecf20Sopenharmony_ci};
9808c2ecf20Sopenharmony_ci
9818c2ecf20Sopenharmony_cistatic int imx8_sata_probe(struct device *dev, struct imx_ahci_priv *imxpriv)
9828c2ecf20Sopenharmony_ci{
9838c2ecf20Sopenharmony_ci	struct resource *phy_res;
9848c2ecf20Sopenharmony_ci	struct platform_device *pdev = imxpriv->ahci_pdev;
9858c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
9868c2ecf20Sopenharmony_ci
9878c2ecf20Sopenharmony_ci	if (of_property_read_u32(np, "fsl,phy-imp", &imxpriv->imped_ratio))
9888c2ecf20Sopenharmony_ci		imxpriv->imped_ratio = IMX8QM_SATA_PHY_IMPED_RATIO_85OHM;
9898c2ecf20Sopenharmony_ci	phy_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy");
9908c2ecf20Sopenharmony_ci	if (phy_res) {
9918c2ecf20Sopenharmony_ci		imxpriv->phy_base = devm_ioremap(dev, phy_res->start,
9928c2ecf20Sopenharmony_ci					resource_size(phy_res));
9938c2ecf20Sopenharmony_ci		if (!imxpriv->phy_base) {
9948c2ecf20Sopenharmony_ci			dev_err(dev, "error with ioremap\n");
9958c2ecf20Sopenharmony_ci			return -ENOMEM;
9968c2ecf20Sopenharmony_ci		}
9978c2ecf20Sopenharmony_ci	} else {
9988c2ecf20Sopenharmony_ci		dev_err(dev, "missing *phy* reg region.\n");
9998c2ecf20Sopenharmony_ci		return -ENOMEM;
10008c2ecf20Sopenharmony_ci	}
10018c2ecf20Sopenharmony_ci	imxpriv->gpr =
10028c2ecf20Sopenharmony_ci		 syscon_regmap_lookup_by_phandle(np, "hsio");
10038c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->gpr)) {
10048c2ecf20Sopenharmony_ci		dev_err(dev, "unable to find gpr registers\n");
10058c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->gpr);
10068c2ecf20Sopenharmony_ci	}
10078c2ecf20Sopenharmony_ci
10088c2ecf20Sopenharmony_ci	imxpriv->epcs_tx_clk = devm_clk_get(dev, "epcs_tx");
10098c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->epcs_tx_clk)) {
10108c2ecf20Sopenharmony_ci		dev_err(dev, "can't get epcs_tx_clk clock.\n");
10118c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->epcs_tx_clk);
10128c2ecf20Sopenharmony_ci	}
10138c2ecf20Sopenharmony_ci	imxpriv->epcs_rx_clk = devm_clk_get(dev, "epcs_rx");
10148c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->epcs_rx_clk)) {
10158c2ecf20Sopenharmony_ci		dev_err(dev, "can't get epcs_rx_clk clock.\n");
10168c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->epcs_rx_clk);
10178c2ecf20Sopenharmony_ci	}
10188c2ecf20Sopenharmony_ci	imxpriv->phy_pclk0 = devm_clk_get(dev, "phy_pclk0");
10198c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->phy_pclk0)) {
10208c2ecf20Sopenharmony_ci		dev_err(dev, "can't get phy_pclk0 clock.\n");
10218c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->phy_pclk0);
10228c2ecf20Sopenharmony_ci	}
10238c2ecf20Sopenharmony_ci	imxpriv->phy_pclk1 = devm_clk_get(dev, "phy_pclk1");
10248c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->phy_pclk1)) {
10258c2ecf20Sopenharmony_ci		dev_err(dev, "can't get phy_pclk1 clock.\n");
10268c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->phy_pclk1);
10278c2ecf20Sopenharmony_ci	}
10288c2ecf20Sopenharmony_ci	imxpriv->phy_apbclk = devm_clk_get(dev, "phy_apbclk");
10298c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->phy_apbclk)) {
10308c2ecf20Sopenharmony_ci		dev_err(dev, "can't get phy_apbclk clock.\n");
10318c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->phy_apbclk);
10328c2ecf20Sopenharmony_ci	}
10338c2ecf20Sopenharmony_ci
10348c2ecf20Sopenharmony_ci	/* Fetch GPIO, then enable the external OSC */
10358c2ecf20Sopenharmony_ci	imxpriv->clkreq_gpiod = devm_gpiod_get_optional(dev, "clkreq",
10368c2ecf20Sopenharmony_ci				GPIOD_OUT_LOW | GPIOD_FLAGS_BIT_NONEXCLUSIVE);
10378c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->clkreq_gpiod))
10388c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->clkreq_gpiod);
10398c2ecf20Sopenharmony_ci	if (imxpriv->clkreq_gpiod)
10408c2ecf20Sopenharmony_ci		gpiod_set_consumer_name(imxpriv->clkreq_gpiod, "SATA CLKREQ");
10418c2ecf20Sopenharmony_ci
10428c2ecf20Sopenharmony_ci	return 0;
10438c2ecf20Sopenharmony_ci}
10448c2ecf20Sopenharmony_ci
10458c2ecf20Sopenharmony_cistatic int imx_ahci_probe(struct platform_device *pdev)
10468c2ecf20Sopenharmony_ci{
10478c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
10488c2ecf20Sopenharmony_ci	const struct of_device_id *of_id;
10498c2ecf20Sopenharmony_ci	struct ahci_host_priv *hpriv;
10508c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv;
10518c2ecf20Sopenharmony_ci	unsigned int reg_val;
10528c2ecf20Sopenharmony_ci	int ret;
10538c2ecf20Sopenharmony_ci
10548c2ecf20Sopenharmony_ci	of_id = of_match_device(imx_ahci_of_match, dev);
10558c2ecf20Sopenharmony_ci	if (!of_id)
10568c2ecf20Sopenharmony_ci		return -EINVAL;
10578c2ecf20Sopenharmony_ci
10588c2ecf20Sopenharmony_ci	imxpriv = devm_kzalloc(dev, sizeof(*imxpriv), GFP_KERNEL);
10598c2ecf20Sopenharmony_ci	if (!imxpriv)
10608c2ecf20Sopenharmony_ci		return -ENOMEM;
10618c2ecf20Sopenharmony_ci
10628c2ecf20Sopenharmony_ci	imxpriv->ahci_pdev = pdev;
10638c2ecf20Sopenharmony_ci	imxpriv->no_device = false;
10648c2ecf20Sopenharmony_ci	imxpriv->first_time = true;
10658c2ecf20Sopenharmony_ci	imxpriv->type = (enum ahci_imx_type)of_id->data;
10668c2ecf20Sopenharmony_ci
10678c2ecf20Sopenharmony_ci	imxpriv->sata_clk = devm_clk_get(dev, "sata");
10688c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->sata_clk)) {
10698c2ecf20Sopenharmony_ci		dev_err(dev, "can't get sata clock.\n");
10708c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->sata_clk);
10718c2ecf20Sopenharmony_ci	}
10728c2ecf20Sopenharmony_ci
10738c2ecf20Sopenharmony_ci	imxpriv->sata_ref_clk = devm_clk_get(dev, "sata_ref");
10748c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->sata_ref_clk)) {
10758c2ecf20Sopenharmony_ci		dev_err(dev, "can't get sata_ref clock.\n");
10768c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->sata_ref_clk);
10778c2ecf20Sopenharmony_ci	}
10788c2ecf20Sopenharmony_ci
10798c2ecf20Sopenharmony_ci	imxpriv->ahb_clk = devm_clk_get(dev, "ahb");
10808c2ecf20Sopenharmony_ci	if (IS_ERR(imxpriv->ahb_clk)) {
10818c2ecf20Sopenharmony_ci		dev_err(dev, "can't get ahb clock.\n");
10828c2ecf20Sopenharmony_ci		return PTR_ERR(imxpriv->ahb_clk);
10838c2ecf20Sopenharmony_ci	}
10848c2ecf20Sopenharmony_ci
10858c2ecf20Sopenharmony_ci	if (imxpriv->type == AHCI_IMX6Q || imxpriv->type == AHCI_IMX6QP) {
10868c2ecf20Sopenharmony_ci		u32 reg_value;
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_ci		imxpriv->gpr = syscon_regmap_lookup_by_compatible(
10898c2ecf20Sopenharmony_ci							"fsl,imx6q-iomuxc-gpr");
10908c2ecf20Sopenharmony_ci		if (IS_ERR(imxpriv->gpr)) {
10918c2ecf20Sopenharmony_ci			dev_err(dev,
10928c2ecf20Sopenharmony_ci				"failed to find fsl,imx6q-iomux-gpr regmap\n");
10938c2ecf20Sopenharmony_ci			return PTR_ERR(imxpriv->gpr);
10948c2ecf20Sopenharmony_ci		}
10958c2ecf20Sopenharmony_ci
10968c2ecf20Sopenharmony_ci		reg_value = imx_ahci_parse_props(dev, gpr13_props,
10978c2ecf20Sopenharmony_ci						 ARRAY_SIZE(gpr13_props));
10988c2ecf20Sopenharmony_ci
10998c2ecf20Sopenharmony_ci		imxpriv->phy_params =
11008c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M |
11018c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F |
11028c2ecf20Sopenharmony_ci				   IMX6Q_GPR13_SATA_SPD_MODE_3P0G |
11038c2ecf20Sopenharmony_ci				   reg_value;
11048c2ecf20Sopenharmony_ci	} else if (imxpriv->type == AHCI_IMX8QM) {
11058c2ecf20Sopenharmony_ci		ret =  imx8_sata_probe(dev, imxpriv);
11068c2ecf20Sopenharmony_ci		if (ret)
11078c2ecf20Sopenharmony_ci			return ret;
11088c2ecf20Sopenharmony_ci	}
11098c2ecf20Sopenharmony_ci
11108c2ecf20Sopenharmony_ci	hpriv = ahci_platform_get_resources(pdev, 0);
11118c2ecf20Sopenharmony_ci	if (IS_ERR(hpriv))
11128c2ecf20Sopenharmony_ci		return PTR_ERR(hpriv);
11138c2ecf20Sopenharmony_ci
11148c2ecf20Sopenharmony_ci	hpriv->plat_data = imxpriv;
11158c2ecf20Sopenharmony_ci
11168c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(imxpriv->sata_clk);
11178c2ecf20Sopenharmony_ci	if (ret)
11188c2ecf20Sopenharmony_ci		return ret;
11198c2ecf20Sopenharmony_ci
11208c2ecf20Sopenharmony_ci	if (imxpriv->type == AHCI_IMX53 &&
11218c2ecf20Sopenharmony_ci	    IS_ENABLED(CONFIG_HWMON)) {
11228c2ecf20Sopenharmony_ci		/* Add the temperature monitor */
11238c2ecf20Sopenharmony_ci		struct device *hwmon_dev;
11248c2ecf20Sopenharmony_ci
11258c2ecf20Sopenharmony_ci		hwmon_dev =
11268c2ecf20Sopenharmony_ci			devm_hwmon_device_register_with_groups(dev,
11278c2ecf20Sopenharmony_ci							"sata_ahci",
11288c2ecf20Sopenharmony_ci							hpriv,
11298c2ecf20Sopenharmony_ci							fsl_sata_ahci_groups);
11308c2ecf20Sopenharmony_ci		if (IS_ERR(hwmon_dev)) {
11318c2ecf20Sopenharmony_ci			ret = PTR_ERR(hwmon_dev);
11328c2ecf20Sopenharmony_ci			goto disable_clk;
11338c2ecf20Sopenharmony_ci		}
11348c2ecf20Sopenharmony_ci		devm_thermal_zone_of_sensor_register(hwmon_dev, 0, hwmon_dev,
11358c2ecf20Sopenharmony_ci					     &fsl_sata_ahci_of_thermal_ops);
11368c2ecf20Sopenharmony_ci		dev_info(dev, "%s: sensor 'sata_ahci'\n", dev_name(hwmon_dev));
11378c2ecf20Sopenharmony_ci	}
11388c2ecf20Sopenharmony_ci
11398c2ecf20Sopenharmony_ci	ret = imx_sata_enable(hpriv);
11408c2ecf20Sopenharmony_ci	if (ret)
11418c2ecf20Sopenharmony_ci		goto disable_clk;
11428c2ecf20Sopenharmony_ci
11438c2ecf20Sopenharmony_ci	/*
11448c2ecf20Sopenharmony_ci	 * Configure the HWINIT bits of the HOST_CAP and HOST_PORTS_IMPL,
11458c2ecf20Sopenharmony_ci	 * and IP vendor specific register IMX_TIMER1MS.
11468c2ecf20Sopenharmony_ci	 * Configure CAP_SSS (support stagered spin up).
11478c2ecf20Sopenharmony_ci	 * Implement the port0.
11488c2ecf20Sopenharmony_ci	 * Get the ahb clock rate, and configure the TIMER1MS register.
11498c2ecf20Sopenharmony_ci	 */
11508c2ecf20Sopenharmony_ci	reg_val = readl(hpriv->mmio + HOST_CAP);
11518c2ecf20Sopenharmony_ci	if (!(reg_val & HOST_CAP_SSS)) {
11528c2ecf20Sopenharmony_ci		reg_val |= HOST_CAP_SSS;
11538c2ecf20Sopenharmony_ci		writel(reg_val, hpriv->mmio + HOST_CAP);
11548c2ecf20Sopenharmony_ci	}
11558c2ecf20Sopenharmony_ci	reg_val = readl(hpriv->mmio + HOST_PORTS_IMPL);
11568c2ecf20Sopenharmony_ci	if (!(reg_val & 0x1)) {
11578c2ecf20Sopenharmony_ci		reg_val |= 0x1;
11588c2ecf20Sopenharmony_ci		writel(reg_val, hpriv->mmio + HOST_PORTS_IMPL);
11598c2ecf20Sopenharmony_ci	}
11608c2ecf20Sopenharmony_ci
11618c2ecf20Sopenharmony_ci	reg_val = clk_get_rate(imxpriv->ahb_clk) / 1000;
11628c2ecf20Sopenharmony_ci	writel(reg_val, hpriv->mmio + IMX_TIMER1MS);
11638c2ecf20Sopenharmony_ci
11648c2ecf20Sopenharmony_ci	ret = ahci_platform_init_host(pdev, hpriv, &ahci_imx_port_info,
11658c2ecf20Sopenharmony_ci				      &ahci_platform_sht);
11668c2ecf20Sopenharmony_ci	if (ret)
11678c2ecf20Sopenharmony_ci		goto disable_sata;
11688c2ecf20Sopenharmony_ci
11698c2ecf20Sopenharmony_ci	return 0;
11708c2ecf20Sopenharmony_ci
11718c2ecf20Sopenharmony_cidisable_sata:
11728c2ecf20Sopenharmony_ci	imx_sata_disable(hpriv);
11738c2ecf20Sopenharmony_cidisable_clk:
11748c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->sata_clk);
11758c2ecf20Sopenharmony_ci	return ret;
11768c2ecf20Sopenharmony_ci}
11778c2ecf20Sopenharmony_ci
11788c2ecf20Sopenharmony_cistatic void ahci_imx_host_stop(struct ata_host *host)
11798c2ecf20Sopenharmony_ci{
11808c2ecf20Sopenharmony_ci	struct ahci_host_priv *hpriv = host->private_data;
11818c2ecf20Sopenharmony_ci	struct imx_ahci_priv *imxpriv = hpriv->plat_data;
11828c2ecf20Sopenharmony_ci
11838c2ecf20Sopenharmony_ci	imx_sata_disable(hpriv);
11848c2ecf20Sopenharmony_ci	clk_disable_unprepare(imxpriv->sata_clk);
11858c2ecf20Sopenharmony_ci}
11868c2ecf20Sopenharmony_ci
11878c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
11888c2ecf20Sopenharmony_cistatic int imx_ahci_suspend(struct device *dev)
11898c2ecf20Sopenharmony_ci{
11908c2ecf20Sopenharmony_ci	struct ata_host *host = dev_get_drvdata(dev);
11918c2ecf20Sopenharmony_ci	struct ahci_host_priv *hpriv = host->private_data;
11928c2ecf20Sopenharmony_ci	int ret;
11938c2ecf20Sopenharmony_ci
11948c2ecf20Sopenharmony_ci	ret = ahci_platform_suspend_host(dev);
11958c2ecf20Sopenharmony_ci	if (ret)
11968c2ecf20Sopenharmony_ci		return ret;
11978c2ecf20Sopenharmony_ci
11988c2ecf20Sopenharmony_ci	imx_sata_disable(hpriv);
11998c2ecf20Sopenharmony_ci
12008c2ecf20Sopenharmony_ci	return 0;
12018c2ecf20Sopenharmony_ci}
12028c2ecf20Sopenharmony_ci
12038c2ecf20Sopenharmony_cistatic int imx_ahci_resume(struct device *dev)
12048c2ecf20Sopenharmony_ci{
12058c2ecf20Sopenharmony_ci	struct ata_host *host = dev_get_drvdata(dev);
12068c2ecf20Sopenharmony_ci	struct ahci_host_priv *hpriv = host->private_data;
12078c2ecf20Sopenharmony_ci	int ret;
12088c2ecf20Sopenharmony_ci
12098c2ecf20Sopenharmony_ci	ret = imx_sata_enable(hpriv);
12108c2ecf20Sopenharmony_ci	if (ret)
12118c2ecf20Sopenharmony_ci		return ret;
12128c2ecf20Sopenharmony_ci
12138c2ecf20Sopenharmony_ci	return ahci_platform_resume_host(dev);
12148c2ecf20Sopenharmony_ci}
12158c2ecf20Sopenharmony_ci#endif
12168c2ecf20Sopenharmony_ci
12178c2ecf20Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(ahci_imx_pm_ops, imx_ahci_suspend, imx_ahci_resume);
12188c2ecf20Sopenharmony_ci
12198c2ecf20Sopenharmony_cistatic struct platform_driver imx_ahci_driver = {
12208c2ecf20Sopenharmony_ci	.probe = imx_ahci_probe,
12218c2ecf20Sopenharmony_ci	.remove = ata_platform_remove_one,
12228c2ecf20Sopenharmony_ci	.driver = {
12238c2ecf20Sopenharmony_ci		.name = DRV_NAME,
12248c2ecf20Sopenharmony_ci		.of_match_table = imx_ahci_of_match,
12258c2ecf20Sopenharmony_ci		.pm = &ahci_imx_pm_ops,
12268c2ecf20Sopenharmony_ci	},
12278c2ecf20Sopenharmony_ci};
12288c2ecf20Sopenharmony_cimodule_platform_driver(imx_ahci_driver);
12298c2ecf20Sopenharmony_ci
12308c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Freescale i.MX AHCI SATA platform driver");
12318c2ecf20Sopenharmony_ciMODULE_AUTHOR("Richard Zhu <Hong-Xing.Zhu@freescale.com>");
12328c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
12338c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:" DRV_NAME);
1234