18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Intel Cherry Trail Crystal Cove PMIC operation region driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2019 Hans de Goede <hdegoede@redhat.com> 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/acpi.h> 98c2ecf20Sopenharmony_ci#include <linux/init.h> 108c2ecf20Sopenharmony_ci#include <linux/mfd/intel_soc_pmic.h> 118c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 128c2ecf20Sopenharmony_ci#include <linux/regmap.h> 138c2ecf20Sopenharmony_ci#include "intel_pmic.h" 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci/* 168c2ecf20Sopenharmony_ci * We have no docs for the CHT Crystal Cove PMIC. The Asus Zenfone-2 kernel 178c2ecf20Sopenharmony_ci * code has 2 Crystal Cove regulator drivers, one calls the PMIC a "Crystal 188c2ecf20Sopenharmony_ci * Cove Plus" PMIC and talks about Cherry Trail, so presuambly that one 198c2ecf20Sopenharmony_ci * could be used to get register info for the regulators if we need to 208c2ecf20Sopenharmony_ci * implement regulator support in the future. 218c2ecf20Sopenharmony_ci * 228c2ecf20Sopenharmony_ci * For now the sole purpose of this driver is to make 238c2ecf20Sopenharmony_ci * intel_soc_pmic_exec_mipi_pmic_seq_element work on devices with a 248c2ecf20Sopenharmony_ci * CHT Crystal Cove PMIC. 258c2ecf20Sopenharmony_ci */ 268c2ecf20Sopenharmony_cistatic struct intel_pmic_opregion_data intel_chtcrc_pmic_opregion_data = { 278c2ecf20Sopenharmony_ci .pmic_i2c_address = 0x6e, 288c2ecf20Sopenharmony_ci}; 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistatic int intel_chtcrc_pmic_opregion_probe(struct platform_device *pdev) 318c2ecf20Sopenharmony_ci{ 328c2ecf20Sopenharmony_ci struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent); 338c2ecf20Sopenharmony_ci return intel_pmic_install_opregion_handler(&pdev->dev, 348c2ecf20Sopenharmony_ci ACPI_HANDLE(pdev->dev.parent), pmic->regmap, 358c2ecf20Sopenharmony_ci &intel_chtcrc_pmic_opregion_data); 368c2ecf20Sopenharmony_ci} 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_cistatic struct platform_driver intel_chtcrc_pmic_opregion_driver = { 398c2ecf20Sopenharmony_ci .probe = intel_chtcrc_pmic_opregion_probe, 408c2ecf20Sopenharmony_ci .driver = { 418c2ecf20Sopenharmony_ci .name = "cht_crystal_cove_pmic", 428c2ecf20Sopenharmony_ci }, 438c2ecf20Sopenharmony_ci}; 448c2ecf20Sopenharmony_cibuiltin_platform_driver(intel_chtcrc_pmic_opregion_driver); 45