1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2016 Broadcom
4 *	Author: Jayachandran C <jchandra@broadcom.com>
5 * Copyright (C) 2016 Semihalf
6 * 	Author: Tomasz Nowicki <tn@semihalf.com>
7 */
8
9#define pr_fmt(fmt) "ACPI: " fmt
10
11#include <linux/kernel.h>
12#include <linux/pci.h>
13#include <linux/pci-acpi.h>
14#include <linux/pci-ecam.h>
15
16/* Structure to hold entries from the MCFG table */
17struct mcfg_entry {
18	struct list_head	list;
19	phys_addr_t		addr;
20	u16			segment;
21	u8			bus_start;
22	u8			bus_end;
23};
24
25#ifdef CONFIG_PCI_QUIRKS
26struct mcfg_fixup {
27	char oem_id[ACPI_OEM_ID_SIZE + 1];
28	char oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
29	u32 oem_revision;
30	u16 segment;
31	struct resource bus_range;
32	const struct pci_ecam_ops *ops;
33	struct resource cfgres;
34};
35
36#define MCFG_BUS_RANGE(start, end)	DEFINE_RES_NAMED((start),	\
37						((end) - (start) + 1),	\
38						NULL, IORESOURCE_BUS)
39#define MCFG_BUS_ANY			MCFG_BUS_RANGE(0x0, 0xff)
40
41static struct mcfg_fixup mcfg_quirks[] = {
42/*	{ OEM_ID, OEM_TABLE_ID, REV, SEGMENT, BUS_RANGE, ops, cfgres }, */
43
44#ifdef CONFIG_ARM64
45
46#define AL_ECAM(table_id, rev, seg, ops) \
47	{ "AMAZON", table_id, rev, seg, MCFG_BUS_ANY, ops }
48
49	AL_ECAM("GRAVITON", 0, 0, &al_pcie_ops),
50	AL_ECAM("GRAVITON", 0, 1, &al_pcie_ops),
51	AL_ECAM("GRAVITON", 0, 2, &al_pcie_ops),
52	AL_ECAM("GRAVITON", 0, 3, &al_pcie_ops),
53	AL_ECAM("GRAVITON", 0, 4, &al_pcie_ops),
54	AL_ECAM("GRAVITON", 0, 5, &al_pcie_ops),
55	AL_ECAM("GRAVITON", 0, 6, &al_pcie_ops),
56	AL_ECAM("GRAVITON", 0, 7, &al_pcie_ops),
57
58#define QCOM_ECAM32(seg) \
59	{ "QCOM  ", "QDF2432 ", 1, seg, MCFG_BUS_ANY, &pci_32b_ops }
60
61	QCOM_ECAM32(0),
62	QCOM_ECAM32(1),
63	QCOM_ECAM32(2),
64	QCOM_ECAM32(3),
65	QCOM_ECAM32(4),
66	QCOM_ECAM32(5),
67	QCOM_ECAM32(6),
68	QCOM_ECAM32(7),
69
70#define HISI_QUAD_DOM(table_id, seg, ops) \
71	{ "HISI  ", table_id, 0, (seg) + 0, MCFG_BUS_ANY, ops }, \
72	{ "HISI  ", table_id, 0, (seg) + 1, MCFG_BUS_ANY, ops }, \
73	{ "HISI  ", table_id, 0, (seg) + 2, MCFG_BUS_ANY, ops }, \
74	{ "HISI  ", table_id, 0, (seg) + 3, MCFG_BUS_ANY, ops }
75
76	HISI_QUAD_DOM("HIP05   ",  0, &hisi_pcie_ops),
77	HISI_QUAD_DOM("HIP06   ",  0, &hisi_pcie_ops),
78	HISI_QUAD_DOM("HIP07   ",  0, &hisi_pcie_ops),
79	HISI_QUAD_DOM("HIP07   ",  4, &hisi_pcie_ops),
80	HISI_QUAD_DOM("HIP07   ",  8, &hisi_pcie_ops),
81	HISI_QUAD_DOM("HIP07   ", 12, &hisi_pcie_ops),
82
83#define THUNDER_PEM_RES(addr, node) \
84	DEFINE_RES_MEM((addr) + ((u64) (node) << 44), 0x39 * SZ_16M)
85
86#define THUNDER_PEM_QUIRK(rev, node) \
87	{ "CAVIUM", "THUNDERX", rev, 4 + (10 * (node)), MCFG_BUS_ANY,	    \
88	  &thunder_pem_ecam_ops, THUNDER_PEM_RES(0x88001f000000UL, node) },  \
89	{ "CAVIUM", "THUNDERX", rev, 5 + (10 * (node)), MCFG_BUS_ANY,	    \
90	  &thunder_pem_ecam_ops, THUNDER_PEM_RES(0x884057000000UL, node) },  \
91	{ "CAVIUM", "THUNDERX", rev, 6 + (10 * (node)), MCFG_BUS_ANY,	    \
92	  &thunder_pem_ecam_ops, THUNDER_PEM_RES(0x88808f000000UL, node) },  \
93	{ "CAVIUM", "THUNDERX", rev, 7 + (10 * (node)), MCFG_BUS_ANY,	    \
94	  &thunder_pem_ecam_ops, THUNDER_PEM_RES(0x89001f000000UL, node) },  \
95	{ "CAVIUM", "THUNDERX", rev, 8 + (10 * (node)), MCFG_BUS_ANY,	    \
96	  &thunder_pem_ecam_ops, THUNDER_PEM_RES(0x894057000000UL, node) },  \
97	{ "CAVIUM", "THUNDERX", rev, 9 + (10 * (node)), MCFG_BUS_ANY,	    \
98	  &thunder_pem_ecam_ops, THUNDER_PEM_RES(0x89808f000000UL, node) }
99
100#define THUNDER_ECAM_QUIRK(rev, seg)					\
101	{ "CAVIUM", "THUNDERX", rev, seg, MCFG_BUS_ANY,			\
102	&pci_thunder_ecam_ops }
103
104	/* SoC pass2.x */
105	THUNDER_PEM_QUIRK(1, 0),
106	THUNDER_PEM_QUIRK(1, 1),
107	THUNDER_ECAM_QUIRK(1, 10),
108
109	/* SoC pass1.x */
110	THUNDER_PEM_QUIRK(2, 0),	/* off-chip devices */
111	THUNDER_PEM_QUIRK(2, 1),	/* off-chip devices */
112	THUNDER_ECAM_QUIRK(2,  0),
113	THUNDER_ECAM_QUIRK(2,  1),
114	THUNDER_ECAM_QUIRK(2,  2),
115	THUNDER_ECAM_QUIRK(2,  3),
116	THUNDER_ECAM_QUIRK(2, 10),
117	THUNDER_ECAM_QUIRK(2, 11),
118	THUNDER_ECAM_QUIRK(2, 12),
119	THUNDER_ECAM_QUIRK(2, 13),
120
121#define XGENE_V1_ECAM_MCFG(rev, seg) \
122	{"APM   ", "XGENE   ", rev, seg, MCFG_BUS_ANY, \
123		&xgene_v1_pcie_ecam_ops }
124
125#define XGENE_V2_ECAM_MCFG(rev, seg) \
126	{"APM   ", "XGENE   ", rev, seg, MCFG_BUS_ANY, \
127		&xgene_v2_pcie_ecam_ops }
128
129	/* X-Gene SoC with v1 PCIe controller */
130	XGENE_V1_ECAM_MCFG(1, 0),
131	XGENE_V1_ECAM_MCFG(1, 1),
132	XGENE_V1_ECAM_MCFG(1, 2),
133	XGENE_V1_ECAM_MCFG(1, 3),
134	XGENE_V1_ECAM_MCFG(1, 4),
135	XGENE_V1_ECAM_MCFG(2, 0),
136	XGENE_V1_ECAM_MCFG(2, 1),
137	XGENE_V1_ECAM_MCFG(2, 2),
138	XGENE_V1_ECAM_MCFG(2, 3),
139	XGENE_V1_ECAM_MCFG(2, 4),
140	/* X-Gene SoC with v2.1 PCIe controller */
141	XGENE_V2_ECAM_MCFG(3, 0),
142	XGENE_V2_ECAM_MCFG(3, 1),
143	/* X-Gene SoC with v2.2 PCIe controller */
144	XGENE_V2_ECAM_MCFG(4, 0),
145	XGENE_V2_ECAM_MCFG(4, 1),
146	XGENE_V2_ECAM_MCFG(4, 2),
147
148#define ALTRA_ECAM_QUIRK(rev, seg) \
149	{ "Ampere", "Altra   ", rev, seg, MCFG_BUS_ANY, &pci_32b_read_ops }
150
151	ALTRA_ECAM_QUIRK(1, 0),
152	ALTRA_ECAM_QUIRK(1, 1),
153	ALTRA_ECAM_QUIRK(1, 2),
154	ALTRA_ECAM_QUIRK(1, 3),
155	ALTRA_ECAM_QUIRK(1, 4),
156	ALTRA_ECAM_QUIRK(1, 5),
157	ALTRA_ECAM_QUIRK(1, 6),
158	ALTRA_ECAM_QUIRK(1, 7),
159	ALTRA_ECAM_QUIRK(1, 8),
160	ALTRA_ECAM_QUIRK(1, 9),
161	ALTRA_ECAM_QUIRK(1, 10),
162	ALTRA_ECAM_QUIRK(1, 11),
163	ALTRA_ECAM_QUIRK(1, 12),
164	ALTRA_ECAM_QUIRK(1, 13),
165	ALTRA_ECAM_QUIRK(1, 14),
166	ALTRA_ECAM_QUIRK(1, 15),
167#endif /* ARM64 */
168
169#ifdef CONFIG_LOONGARCH
170#define LOONGSON_ECAM_MCFG(table_id, seg) \
171	{ "LOONGS", table_id, 1, seg, MCFG_BUS_ANY, &loongson_pci_ecam_ops }
172
173	LOONGSON_ECAM_MCFG("\0", 0),
174	LOONGSON_ECAM_MCFG("LOONGSON", 0),
175	LOONGSON_ECAM_MCFG("\0", 1),
176	LOONGSON_ECAM_MCFG("LOONGSON", 1),
177#endif /* LOONGARCH */
178};
179
180static char mcfg_oem_id[ACPI_OEM_ID_SIZE];
181static char mcfg_oem_table_id[ACPI_OEM_TABLE_ID_SIZE];
182static u32 mcfg_oem_revision;
183
184static int pci_mcfg_quirk_matches(struct mcfg_fixup *f, u16 segment,
185				  struct resource *bus_range)
186{
187	if (!memcmp(f->oem_id, mcfg_oem_id, ACPI_OEM_ID_SIZE) &&
188	    !memcmp(f->oem_table_id, mcfg_oem_table_id,
189		    ACPI_OEM_TABLE_ID_SIZE) &&
190	    f->oem_revision == mcfg_oem_revision &&
191	    f->segment == segment &&
192	    resource_contains(&f->bus_range, bus_range))
193		return 1;
194
195	return 0;
196}
197#endif
198
199static void pci_mcfg_apply_quirks(struct acpi_pci_root *root,
200				  struct resource *cfgres,
201				  const struct pci_ecam_ops **ecam_ops)
202{
203#ifdef CONFIG_PCI_QUIRKS
204	u16 segment = root->segment;
205	struct resource *bus_range = &root->secondary;
206	struct mcfg_fixup *f;
207	int i;
208
209	for (i = 0, f = mcfg_quirks; i < ARRAY_SIZE(mcfg_quirks); i++, f++) {
210		if (pci_mcfg_quirk_matches(f, segment, bus_range)) {
211			if (f->cfgres.start)
212				*cfgres = f->cfgres;
213			if (f->ops)
214				*ecam_ops =  f->ops;
215			dev_info(&root->device->dev, "MCFG quirk: ECAM at %pR for %pR with %ps\n",
216				 cfgres, bus_range, *ecam_ops);
217			return;
218		}
219	}
220#endif
221}
222
223/* List to save MCFG entries */
224static LIST_HEAD(pci_mcfg_list);
225
226int pci_mcfg_lookup(struct acpi_pci_root *root, struct resource *cfgres,
227		    const struct pci_ecam_ops **ecam_ops)
228{
229	const struct pci_ecam_ops *ops = &pci_generic_ecam_ops;
230	struct resource *bus_res = &root->secondary;
231	u16 seg = root->segment;
232	struct mcfg_entry *e;
233	struct resource res;
234
235	/* Use address from _CBA if present, otherwise lookup MCFG */
236	if (root->mcfg_addr)
237		goto skip_lookup;
238
239	/*
240	 * We expect the range in bus_res in the coverage of MCFG bus range.
241	 */
242	list_for_each_entry(e, &pci_mcfg_list, list) {
243		if (e->segment == seg && e->bus_start <= bus_res->start &&
244		    e->bus_end >= bus_res->end) {
245			root->mcfg_addr = e->addr;
246		}
247
248	}
249
250skip_lookup:
251	memset(&res, 0, sizeof(res));
252	if (root->mcfg_addr) {
253		res.start = root->mcfg_addr + (bus_res->start << 20);
254		res.end = res.start + (resource_size(bus_res) << 20) - 1;
255		res.flags = IORESOURCE_MEM;
256	}
257
258	/*
259	 * Allow quirks to override default ECAM ops and CFG resource
260	 * range.  This may even fabricate a CFG resource range in case
261	 * MCFG does not have it.  Invalid CFG start address means MCFG
262	 * firmware bug or we need another quirk in array.
263	 */
264	pci_mcfg_apply_quirks(root, &res, &ops);
265	if (!res.start)
266		return -ENXIO;
267
268	*cfgres = res;
269	*ecam_ops = ops;
270	return 0;
271}
272
273static __init int pci_mcfg_parse(struct acpi_table_header *header)
274{
275	struct acpi_table_mcfg *mcfg;
276	struct acpi_mcfg_allocation *mptr;
277	struct mcfg_entry *e, *arr;
278	int i, n;
279
280	if (header->length < sizeof(struct acpi_table_mcfg))
281		return -EINVAL;
282
283	n = (header->length - sizeof(struct acpi_table_mcfg)) /
284					sizeof(struct acpi_mcfg_allocation);
285	mcfg = (struct acpi_table_mcfg *)header;
286	mptr = (struct acpi_mcfg_allocation *) &mcfg[1];
287
288	arr = kcalloc(n, sizeof(*arr), GFP_KERNEL);
289	if (!arr)
290		return -ENOMEM;
291
292	for (i = 0, e = arr; i < n; i++, mptr++, e++) {
293		e->segment = mptr->pci_segment;
294		e->addr =  mptr->address;
295		e->bus_start = mptr->start_bus_number;
296		e->bus_end = mptr->end_bus_number;
297		list_add(&e->list, &pci_mcfg_list);
298	}
299
300#ifdef CONFIG_PCI_QUIRKS
301	/* Save MCFG IDs and revision for quirks matching */
302	memcpy(mcfg_oem_id, header->oem_id, ACPI_OEM_ID_SIZE);
303	memcpy(mcfg_oem_table_id, header->oem_table_id, ACPI_OEM_TABLE_ID_SIZE);
304	mcfg_oem_revision = header->oem_revision;
305#endif
306
307	pr_info("MCFG table detected, %d entries\n", n);
308	return 0;
309}
310
311/* Interface called by ACPI - parse and save MCFG table */
312void __init pci_mmcfg_late_init(void)
313{
314	int err = acpi_table_parse(ACPI_SIG_MCFG, pci_mcfg_parse);
315	if (err)
316		pr_debug("Failed to parse MCFG (%d)\n", err);
317}
318