18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * arch/xtensa/include/asm/initialize_mmu.h
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Initializes MMU:
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci *      For the new V3 MMU we remap the TLB from virtual == physical
78c2ecf20Sopenharmony_ci *      to the standard Linux mapping used in earlier MMU's.
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci *      For the MMU we also support a new configuration register that
108c2ecf20Sopenharmony_ci *      specifies how the S32C1I instruction operates with the cache
118c2ecf20Sopenharmony_ci *      controller.
128c2ecf20Sopenharmony_ci *
138c2ecf20Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General
148c2ecf20Sopenharmony_ci * Public License.  See the file "COPYING" in the main directory of
158c2ecf20Sopenharmony_ci * this archive for more details.
168c2ecf20Sopenharmony_ci *
178c2ecf20Sopenharmony_ci * Copyright (C) 2008 - 2012 Tensilica, Inc.
188c2ecf20Sopenharmony_ci *
198c2ecf20Sopenharmony_ci *   Marc Gauthier <marc@tensilica.com>
208c2ecf20Sopenharmony_ci *   Pete Delaney <piet@tensilica.com>
218c2ecf20Sopenharmony_ci */
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#ifndef _XTENSA_INITIALIZE_MMU_H
248c2ecf20Sopenharmony_ci#define _XTENSA_INITIALIZE_MMU_H
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include <linux/init.h>
278c2ecf20Sopenharmony_ci#include <linux/pgtable.h>
288c2ecf20Sopenharmony_ci#include <asm/vectors.h>
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#if XCHAL_HAVE_PTP_MMU
318c2ecf20Sopenharmony_ci#define CA_BYPASS	(_PAGE_CA_BYPASS | _PAGE_HW_WRITE | _PAGE_HW_EXEC)
328c2ecf20Sopenharmony_ci#define CA_WRITEBACK	(_PAGE_CA_WB     | _PAGE_HW_WRITE | _PAGE_HW_EXEC)
338c2ecf20Sopenharmony_ci#else
348c2ecf20Sopenharmony_ci#define CA_WRITEBACK	(0x4)
358c2ecf20Sopenharmony_ci#endif
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci#ifdef __ASSEMBLY__
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci#define XTENSA_HWVERSION_RC_2009_0 230000
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci	.macro	initialize_mmu
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#if XCHAL_HAVE_S32C1I && (XCHAL_HW_MIN_VERSION >= XTENSA_HWVERSION_RC_2009_0)
448c2ecf20Sopenharmony_ci/*
458c2ecf20Sopenharmony_ci * We Have Atomic Operation Control (ATOMCTL) Register; Initialize it.
468c2ecf20Sopenharmony_ci * For details see Documentation/xtensa/atomctl.rst
478c2ecf20Sopenharmony_ci */
488c2ecf20Sopenharmony_ci#if XCHAL_DCACHE_IS_COHERENT
498c2ecf20Sopenharmony_ci	movi	a3, 0x25	/* For SMP/MX -- internal for writeback,
508c2ecf20Sopenharmony_ci				 * RCW otherwise
518c2ecf20Sopenharmony_ci				 */
528c2ecf20Sopenharmony_ci#else
538c2ecf20Sopenharmony_ci	movi	a3, 0x29	/* non-MX -- Most cores use Std Memory
548c2ecf20Sopenharmony_ci				 * Controlers which usually can't use RCW
558c2ecf20Sopenharmony_ci				 */
568c2ecf20Sopenharmony_ci#endif
578c2ecf20Sopenharmony_ci	wsr	a3, atomctl
588c2ecf20Sopenharmony_ci#endif  /* XCHAL_HAVE_S32C1I &&
598c2ecf20Sopenharmony_ci	 * (XCHAL_HW_MIN_VERSION >= XTENSA_HWVERSION_RC_2009_0)
608c2ecf20Sopenharmony_ci	 */
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci#if defined(CONFIG_MMU) && XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY
638c2ecf20Sopenharmony_ci/*
648c2ecf20Sopenharmony_ci * Have MMU v3
658c2ecf20Sopenharmony_ci */
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci#if !XCHAL_HAVE_VECBASE
688c2ecf20Sopenharmony_ci# error "MMU v3 requires reloc vectors"
698c2ecf20Sopenharmony_ci#endif
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	movi	a1, 0
728c2ecf20Sopenharmony_ci	_call0	1f
738c2ecf20Sopenharmony_ci	_j	2f
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci	.align	4
768c2ecf20Sopenharmony_ci1:	movi	a2, 0x10000000
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci#if CONFIG_KERNEL_LOAD_ADDRESS < 0x40000000ul
798c2ecf20Sopenharmony_ci#define TEMP_MAPPING_VADDR 0x40000000
808c2ecf20Sopenharmony_ci#else
818c2ecf20Sopenharmony_ci#define TEMP_MAPPING_VADDR 0x00000000
828c2ecf20Sopenharmony_ci#endif
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci	/* Step 1: invalidate mapping at 0x40000000..0x5FFFFFFF. */
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	movi	a2, TEMP_MAPPING_VADDR | XCHAL_SPANNING_WAY
878c2ecf20Sopenharmony_ci	idtlb	a2
888c2ecf20Sopenharmony_ci	iitlb	a2
898c2ecf20Sopenharmony_ci	isync
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_ci	/* Step 2: map 0x40000000..0x47FFFFFF to paddr containing this code
928c2ecf20Sopenharmony_ci	 * and jump to the new mapping.
938c2ecf20Sopenharmony_ci	 */
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci	srli	a3, a0, 27
968c2ecf20Sopenharmony_ci	slli	a3, a3, 27
978c2ecf20Sopenharmony_ci	addi	a3, a3, CA_BYPASS
988c2ecf20Sopenharmony_ci	addi	a7, a2, 5 - XCHAL_SPANNING_WAY
998c2ecf20Sopenharmony_ci	wdtlb	a3, a7
1008c2ecf20Sopenharmony_ci	witlb	a3, a7
1018c2ecf20Sopenharmony_ci	isync
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci	slli	a4, a0, 5
1048c2ecf20Sopenharmony_ci	srli	a4, a4, 5
1058c2ecf20Sopenharmony_ci	addi	a5, a2, -XCHAL_SPANNING_WAY
1068c2ecf20Sopenharmony_ci	add	a4, a4, a5
1078c2ecf20Sopenharmony_ci	jx	a4
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	/* Step 3: unmap everything other than current area.
1108c2ecf20Sopenharmony_ci	 *	   Start at 0x60000000, wrap around, and end with 0x20000000
1118c2ecf20Sopenharmony_ci	 */
1128c2ecf20Sopenharmony_ci2:	movi	a4, 0x20000000
1138c2ecf20Sopenharmony_ci	add	a5, a2, a4
1148c2ecf20Sopenharmony_ci3:	idtlb	a5
1158c2ecf20Sopenharmony_ci	iitlb	a5
1168c2ecf20Sopenharmony_ci	add	a5, a5, a4
1178c2ecf20Sopenharmony_ci	bne	a5, a2, 3b
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	/* Step 4: Setup MMU with the requested static mappings. */
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	movi	a6, 0x01000000
1228c2ecf20Sopenharmony_ci	wsr	a6, ITLBCFG
1238c2ecf20Sopenharmony_ci	wsr	a6, DTLBCFG
1248c2ecf20Sopenharmony_ci	isync
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci	movi	a5, XCHAL_KSEG_CACHED_VADDR + XCHAL_KSEG_TLB_WAY
1278c2ecf20Sopenharmony_ci	movi	a4, XCHAL_KSEG_PADDR + CA_WRITEBACK
1288c2ecf20Sopenharmony_ci	wdtlb	a4, a5
1298c2ecf20Sopenharmony_ci	witlb	a4, a5
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci	movi	a5, XCHAL_KSEG_BYPASS_VADDR + XCHAL_KSEG_TLB_WAY
1328c2ecf20Sopenharmony_ci	movi	a4, XCHAL_KSEG_PADDR + CA_BYPASS
1338c2ecf20Sopenharmony_ci	wdtlb	a4, a5
1348c2ecf20Sopenharmony_ci	witlb	a4, a5
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci#ifdef CONFIG_XTENSA_KSEG_512M
1378c2ecf20Sopenharmony_ci	movi	a5, XCHAL_KSEG_CACHED_VADDR + 0x10000000 + XCHAL_KSEG_TLB_WAY
1388c2ecf20Sopenharmony_ci	movi	a4, XCHAL_KSEG_PADDR + 0x10000000 + CA_WRITEBACK
1398c2ecf20Sopenharmony_ci	wdtlb	a4, a5
1408c2ecf20Sopenharmony_ci	witlb	a4, a5
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	movi	a5, XCHAL_KSEG_BYPASS_VADDR + 0x10000000 + XCHAL_KSEG_TLB_WAY
1438c2ecf20Sopenharmony_ci	movi	a4, XCHAL_KSEG_PADDR + 0x10000000 + CA_BYPASS
1448c2ecf20Sopenharmony_ci	wdtlb	a4, a5
1458c2ecf20Sopenharmony_ci	witlb	a4, a5
1468c2ecf20Sopenharmony_ci#endif
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_ci	movi	a5, XCHAL_KIO_CACHED_VADDR + XCHAL_KIO_TLB_WAY
1498c2ecf20Sopenharmony_ci	movi	a4, XCHAL_KIO_DEFAULT_PADDR + CA_WRITEBACK
1508c2ecf20Sopenharmony_ci	wdtlb	a4, a5
1518c2ecf20Sopenharmony_ci	witlb	a4, a5
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	movi	a5, XCHAL_KIO_BYPASS_VADDR + XCHAL_KIO_TLB_WAY
1548c2ecf20Sopenharmony_ci	movi	a4, XCHAL_KIO_DEFAULT_PADDR + CA_BYPASS
1558c2ecf20Sopenharmony_ci	wdtlb	a4, a5
1568c2ecf20Sopenharmony_ci	witlb	a4, a5
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci	isync
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci	/* Jump to self, using final mappings. */
1618c2ecf20Sopenharmony_ci	movi	a4, 1f
1628c2ecf20Sopenharmony_ci	jx	a4
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci1:
1658c2ecf20Sopenharmony_ci	/* Step 5: remove temporary mapping. */
1668c2ecf20Sopenharmony_ci	idtlb	a7
1678c2ecf20Sopenharmony_ci	iitlb	a7
1688c2ecf20Sopenharmony_ci	isync
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	movi	a0, 0
1718c2ecf20Sopenharmony_ci	wsr	a0, ptevaddr
1728c2ecf20Sopenharmony_ci	rsync
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci#endif /* defined(CONFIG_MMU) && XCHAL_HAVE_PTP_MMU &&
1758c2ecf20Sopenharmony_ci	  XCHAL_HAVE_SPANNING_WAY */
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_ci	.endm
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_ci	.macro	initialize_cacheattr
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci#if !defined(CONFIG_MMU) && (XCHAL_HAVE_TLBS || XCHAL_HAVE_MPU)
1828c2ecf20Sopenharmony_ci#if CONFIG_MEMMAP_CACHEATTR == 0x22222222 && XCHAL_HAVE_PTP_MMU
1838c2ecf20Sopenharmony_ci#error Default MEMMAP_CACHEATTR of 0x22222222 does not work with full MMU.
1848c2ecf20Sopenharmony_ci#endif
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci#if XCHAL_HAVE_MPU
1878c2ecf20Sopenharmony_ci	__REFCONST
1888c2ecf20Sopenharmony_ci	.align	4
1898c2ecf20Sopenharmony_ci.Lattribute_table:
1908c2ecf20Sopenharmony_ci	.long 0x000000, 0x1fff00, 0x1ddf00, 0x1eef00
1918c2ecf20Sopenharmony_ci	.long 0x006600, 0x000000, 0x000000, 0x000000
1928c2ecf20Sopenharmony_ci	.long 0x000000, 0x000000, 0x000000, 0x000000
1938c2ecf20Sopenharmony_ci	.long 0x000000, 0x000000, 0x000000, 0x000000
1948c2ecf20Sopenharmony_ci	.previous
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_ci	movi	a3, .Lattribute_table
1978c2ecf20Sopenharmony_ci	movi	a4, CONFIG_MEMMAP_CACHEATTR
1988c2ecf20Sopenharmony_ci	movi	a5, 1
1998c2ecf20Sopenharmony_ci	movi	a6, XCHAL_MPU_ENTRIES
2008c2ecf20Sopenharmony_ci	movi	a10, 0x20000000
2018c2ecf20Sopenharmony_ci	movi	a11, -1
2028c2ecf20Sopenharmony_ci1:
2038c2ecf20Sopenharmony_ci	sub	a5, a5, a10
2048c2ecf20Sopenharmony_ci	extui	a8, a4, 28, 4
2058c2ecf20Sopenharmony_ci	beq	a8, a11, 2f
2068c2ecf20Sopenharmony_ci	addi	a6, a6, -1
2078c2ecf20Sopenharmony_ci	mov	a11, a8
2088c2ecf20Sopenharmony_ci2:
2098c2ecf20Sopenharmony_ci	addx4	a9, a8, a3
2108c2ecf20Sopenharmony_ci	l32i	a9, a9, 0
2118c2ecf20Sopenharmony_ci	or	a9, a9, a6
2128c2ecf20Sopenharmony_ci	wptlb	a9, a5
2138c2ecf20Sopenharmony_ci	slli	a4, a4, 4
2148c2ecf20Sopenharmony_ci	bgeu	a5, a10, 1b
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_ci#else
2178c2ecf20Sopenharmony_ci	movi	a5, XCHAL_SPANNING_WAY
2188c2ecf20Sopenharmony_ci	movi	a6, ~_PAGE_ATTRIB_MASK
2198c2ecf20Sopenharmony_ci	movi	a4, CONFIG_MEMMAP_CACHEATTR
2208c2ecf20Sopenharmony_ci	movi	a8, 0x20000000
2218c2ecf20Sopenharmony_ci1:
2228c2ecf20Sopenharmony_ci	rdtlb1	a3, a5
2238c2ecf20Sopenharmony_ci	xor	a3, a3, a4
2248c2ecf20Sopenharmony_ci	and	a3, a3, a6
2258c2ecf20Sopenharmony_ci	xor	a3, a3, a4
2268c2ecf20Sopenharmony_ci	wdtlb	a3, a5
2278c2ecf20Sopenharmony_ci	ritlb1	a3, a5
2288c2ecf20Sopenharmony_ci	xor	a3, a3, a4
2298c2ecf20Sopenharmony_ci	and	a3, a3, a6
2308c2ecf20Sopenharmony_ci	xor	a3, a3, a4
2318c2ecf20Sopenharmony_ci	witlb	a3, a5
2328c2ecf20Sopenharmony_ci
2338c2ecf20Sopenharmony_ci	add	a5, a5, a8
2348c2ecf20Sopenharmony_ci	srli	a4, a4, 4
2358c2ecf20Sopenharmony_ci	bgeu	a5, a8, 1b
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci	isync
2388c2ecf20Sopenharmony_ci#endif
2398c2ecf20Sopenharmony_ci#endif
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci	.endm
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ci#endif /*__ASSEMBLY__*/
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci#endif /* _XTENSA_INITIALIZE_MMU_H */
246