18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * apb_timer.c: Driver for Langwell APB timers
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * (C) Copyright 2009 Intel Corporation
68c2ecf20Sopenharmony_ci * Author: Jacob Pan (jacob.jun.pan@intel.com)
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Note:
98c2ecf20Sopenharmony_ci * Langwell is the south complex of Intel Moorestown MID platform. There are
108c2ecf20Sopenharmony_ci * eight external timers in total that can be used by the operating system.
118c2ecf20Sopenharmony_ci * The timer information, such as frequency and addresses, is provided to the
128c2ecf20Sopenharmony_ci * OS via SFI tables.
138c2ecf20Sopenharmony_ci * Timer interrupts are routed via FW/HW emulated IOAPIC independently via
148c2ecf20Sopenharmony_ci * individual redirection table entries (RTE).
158c2ecf20Sopenharmony_ci * Unlike HPET, there is no master counter, therefore one of the timers are
168c2ecf20Sopenharmony_ci * used as clocksource. The overall allocation looks like:
178c2ecf20Sopenharmony_ci *  - timer 0 - NR_CPUs for per cpu timer
188c2ecf20Sopenharmony_ci *  - one timer for clocksource
198c2ecf20Sopenharmony_ci *  - one timer for watchdog driver.
208c2ecf20Sopenharmony_ci * It is also worth notice that APB timer does not support true one-shot mode,
218c2ecf20Sopenharmony_ci * free-running mode will be used here to emulate one-shot mode.
228c2ecf20Sopenharmony_ci * APB timer can also be used as broadcast timer along with per cpu local APIC
238c2ecf20Sopenharmony_ci * timer, but by default APB timer has higher rating than local APIC timers.
248c2ecf20Sopenharmony_ci */
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include <linux/delay.h>
278c2ecf20Sopenharmony_ci#include <linux/dw_apb_timer.h>
288c2ecf20Sopenharmony_ci#include <linux/errno.h>
298c2ecf20Sopenharmony_ci#include <linux/init.h>
308c2ecf20Sopenharmony_ci#include <linux/slab.h>
318c2ecf20Sopenharmony_ci#include <linux/pm.h>
328c2ecf20Sopenharmony_ci#include <linux/sfi.h>
338c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
348c2ecf20Sopenharmony_ci#include <linux/cpu.h>
358c2ecf20Sopenharmony_ci#include <linux/irq.h>
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci#include <asm/fixmap.h>
388c2ecf20Sopenharmony_ci#include <asm/apb_timer.h>
398c2ecf20Sopenharmony_ci#include <asm/intel-mid.h>
408c2ecf20Sopenharmony_ci#include <asm/time.h>
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci#define APBT_CLOCKEVENT_RATING		110
438c2ecf20Sopenharmony_ci#define APBT_CLOCKSOURCE_RATING		250
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci#define APBT_CLOCKEVENT0_NUM   (0)
468c2ecf20Sopenharmony_ci#define APBT_CLOCKSOURCE_NUM   (2)
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_cistatic phys_addr_t apbt_address;
498c2ecf20Sopenharmony_cistatic int apb_timer_block_enabled;
508c2ecf20Sopenharmony_cistatic void __iomem *apbt_virt_address;
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci/*
538c2ecf20Sopenharmony_ci * Common DW APB timer info
548c2ecf20Sopenharmony_ci */
558c2ecf20Sopenharmony_cistatic unsigned long apbt_freq;
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistruct apbt_dev {
588c2ecf20Sopenharmony_ci	struct dw_apb_clock_event_device	*timer;
598c2ecf20Sopenharmony_ci	unsigned int				num;
608c2ecf20Sopenharmony_ci	int					cpu;
618c2ecf20Sopenharmony_ci	unsigned int				irq;
628c2ecf20Sopenharmony_ci	char					name[10];
638c2ecf20Sopenharmony_ci};
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_cistatic struct dw_apb_clocksource *clocksource_apbt;
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_cistatic inline void __iomem *adev_virt_addr(struct apbt_dev *adev)
688c2ecf20Sopenharmony_ci{
698c2ecf20Sopenharmony_ci	return apbt_virt_address + adev->num * APBTMRS_REG_SIZE;
708c2ecf20Sopenharmony_ci}
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(struct apbt_dev, cpu_apbt_dev);
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP
758c2ecf20Sopenharmony_cistatic unsigned int apbt_num_timers_used;
768c2ecf20Sopenharmony_ci#endif
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_cistatic inline void apbt_set_mapping(void)
798c2ecf20Sopenharmony_ci{
808c2ecf20Sopenharmony_ci	struct sfi_timer_table_entry *mtmr;
818c2ecf20Sopenharmony_ci	int phy_cs_timer_id = 0;
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	if (apbt_virt_address) {
848c2ecf20Sopenharmony_ci		pr_debug("APBT base already mapped\n");
858c2ecf20Sopenharmony_ci		return;
868c2ecf20Sopenharmony_ci	}
878c2ecf20Sopenharmony_ci	mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
888c2ecf20Sopenharmony_ci	if (mtmr == NULL) {
898c2ecf20Sopenharmony_ci		printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
908c2ecf20Sopenharmony_ci		       APBT_CLOCKEVENT0_NUM);
918c2ecf20Sopenharmony_ci		return;
928c2ecf20Sopenharmony_ci	}
938c2ecf20Sopenharmony_ci	apbt_address = (phys_addr_t)mtmr->phys_addr;
948c2ecf20Sopenharmony_ci	if (!apbt_address) {
958c2ecf20Sopenharmony_ci		printk(KERN_WARNING "No timer base from SFI, use default\n");
968c2ecf20Sopenharmony_ci		apbt_address = APBT_DEFAULT_BASE;
978c2ecf20Sopenharmony_ci	}
988c2ecf20Sopenharmony_ci	apbt_virt_address = ioremap(apbt_address, APBT_MMAP_SIZE);
998c2ecf20Sopenharmony_ci	if (!apbt_virt_address) {
1008c2ecf20Sopenharmony_ci		pr_debug("Failed mapping APBT phy address at %lu\n",\
1018c2ecf20Sopenharmony_ci			 (unsigned long)apbt_address);
1028c2ecf20Sopenharmony_ci		goto panic_noapbt;
1038c2ecf20Sopenharmony_ci	}
1048c2ecf20Sopenharmony_ci	apbt_freq = mtmr->freq_hz;
1058c2ecf20Sopenharmony_ci	sfi_free_mtmr(mtmr);
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci	/* Now figure out the physical timer id for clocksource device */
1088c2ecf20Sopenharmony_ci	mtmr = sfi_get_mtmr(APBT_CLOCKSOURCE_NUM);
1098c2ecf20Sopenharmony_ci	if (mtmr == NULL)
1108c2ecf20Sopenharmony_ci		goto panic_noapbt;
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci	/* Now figure out the physical timer id */
1138c2ecf20Sopenharmony_ci	pr_debug("Use timer %d for clocksource\n",
1148c2ecf20Sopenharmony_ci		 (int)(mtmr->phys_addr & 0xff) / APBTMRS_REG_SIZE);
1158c2ecf20Sopenharmony_ci	phy_cs_timer_id = (unsigned int)(mtmr->phys_addr & 0xff) /
1168c2ecf20Sopenharmony_ci		APBTMRS_REG_SIZE;
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci	clocksource_apbt = dw_apb_clocksource_init(APBT_CLOCKSOURCE_RATING,
1198c2ecf20Sopenharmony_ci		"apbt0", apbt_virt_address + phy_cs_timer_id *
1208c2ecf20Sopenharmony_ci		APBTMRS_REG_SIZE, apbt_freq);
1218c2ecf20Sopenharmony_ci	return;
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_cipanic_noapbt:
1248c2ecf20Sopenharmony_ci	panic("Failed to setup APB system timer\n");
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci}
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_cistatic inline void apbt_clear_mapping(void)
1298c2ecf20Sopenharmony_ci{
1308c2ecf20Sopenharmony_ci	iounmap(apbt_virt_address);
1318c2ecf20Sopenharmony_ci	apbt_virt_address = NULL;
1328c2ecf20Sopenharmony_ci}
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_cistatic int __init apbt_clockevent_register(void)
1358c2ecf20Sopenharmony_ci{
1368c2ecf20Sopenharmony_ci	struct sfi_timer_table_entry *mtmr;
1378c2ecf20Sopenharmony_ci	struct apbt_dev *adev = this_cpu_ptr(&cpu_apbt_dev);
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
1408c2ecf20Sopenharmony_ci	if (mtmr == NULL) {
1418c2ecf20Sopenharmony_ci		printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
1428c2ecf20Sopenharmony_ci		       APBT_CLOCKEVENT0_NUM);
1438c2ecf20Sopenharmony_ci		return -ENODEV;
1448c2ecf20Sopenharmony_ci	}
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	adev->num = smp_processor_id();
1478c2ecf20Sopenharmony_ci	adev->timer = dw_apb_clockevent_init(smp_processor_id(), "apbt0",
1488c2ecf20Sopenharmony_ci		intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT ?
1498c2ecf20Sopenharmony_ci		APBT_CLOCKEVENT_RATING - 100 : APBT_CLOCKEVENT_RATING,
1508c2ecf20Sopenharmony_ci		adev_virt_addr(adev), 0, apbt_freq);
1518c2ecf20Sopenharmony_ci	/* Firmware does EOI handling for us. */
1528c2ecf20Sopenharmony_ci	adev->timer->eoi = NULL;
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci	if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT) {
1558c2ecf20Sopenharmony_ci		global_clock_event = &adev->timer->ced;
1568c2ecf20Sopenharmony_ci		printk(KERN_DEBUG "%s clockevent registered as global\n",
1578c2ecf20Sopenharmony_ci		       global_clock_event->name);
1588c2ecf20Sopenharmony_ci	}
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci	dw_apb_clockevent_register(adev->timer);
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	sfi_free_mtmr(mtmr);
1638c2ecf20Sopenharmony_ci	return 0;
1648c2ecf20Sopenharmony_ci}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_cistatic void apbt_setup_irq(struct apbt_dev *adev)
1698c2ecf20Sopenharmony_ci{
1708c2ecf20Sopenharmony_ci	irq_modify_status(adev->irq, 0, IRQ_MOVE_PCNTXT);
1718c2ecf20Sopenharmony_ci	irq_set_affinity(adev->irq, cpumask_of(adev->cpu));
1728c2ecf20Sopenharmony_ci}
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci/* Should be called with per cpu */
1758c2ecf20Sopenharmony_civoid apbt_setup_secondary_clock(void)
1768c2ecf20Sopenharmony_ci{
1778c2ecf20Sopenharmony_ci	struct apbt_dev *adev;
1788c2ecf20Sopenharmony_ci	int cpu;
1798c2ecf20Sopenharmony_ci
1808c2ecf20Sopenharmony_ci	/* Don't register boot CPU clockevent */
1818c2ecf20Sopenharmony_ci	cpu = smp_processor_id();
1828c2ecf20Sopenharmony_ci	if (!cpu)
1838c2ecf20Sopenharmony_ci		return;
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci	adev = this_cpu_ptr(&cpu_apbt_dev);
1868c2ecf20Sopenharmony_ci	if (!adev->timer) {
1878c2ecf20Sopenharmony_ci		adev->timer = dw_apb_clockevent_init(cpu, adev->name,
1888c2ecf20Sopenharmony_ci			APBT_CLOCKEVENT_RATING, adev_virt_addr(adev),
1898c2ecf20Sopenharmony_ci			adev->irq, apbt_freq);
1908c2ecf20Sopenharmony_ci		adev->timer->eoi = NULL;
1918c2ecf20Sopenharmony_ci	} else {
1928c2ecf20Sopenharmony_ci		dw_apb_clockevent_resume(adev->timer);
1938c2ecf20Sopenharmony_ci	}
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci	printk(KERN_INFO "Registering CPU %d clockevent device %s, cpu %08x\n",
1968c2ecf20Sopenharmony_ci	       cpu, adev->name, adev->cpu);
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	apbt_setup_irq(adev);
1998c2ecf20Sopenharmony_ci	dw_apb_clockevent_register(adev->timer);
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci	return;
2028c2ecf20Sopenharmony_ci}
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci/*
2058c2ecf20Sopenharmony_ci * this notify handler process CPU hotplug events. in case of S0i3, nonboot
2068c2ecf20Sopenharmony_ci * cpus are disabled/enabled frequently, for performance reasons, we keep the
2078c2ecf20Sopenharmony_ci * per cpu timer irq registered so that we do need to do free_irq/request_irq.
2088c2ecf20Sopenharmony_ci *
2098c2ecf20Sopenharmony_ci * TODO: it might be more reliable to directly disable percpu clockevent device
2108c2ecf20Sopenharmony_ci * without the notifier chain. currently, cpu 0 may get interrupts from other
2118c2ecf20Sopenharmony_ci * cpu timers during the offline process due to the ordering of notification.
2128c2ecf20Sopenharmony_ci * the extra interrupt is harmless.
2138c2ecf20Sopenharmony_ci */
2148c2ecf20Sopenharmony_cistatic int apbt_cpu_dead(unsigned int cpu)
2158c2ecf20Sopenharmony_ci{
2168c2ecf20Sopenharmony_ci	struct apbt_dev *adev = &per_cpu(cpu_apbt_dev, cpu);
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci	dw_apb_clockevent_pause(adev->timer);
2198c2ecf20Sopenharmony_ci	if (system_state == SYSTEM_RUNNING) {
2208c2ecf20Sopenharmony_ci		pr_debug("skipping APBT CPU %u offline\n", cpu);
2218c2ecf20Sopenharmony_ci	} else {
2228c2ecf20Sopenharmony_ci		pr_debug("APBT clockevent for cpu %u offline\n", cpu);
2238c2ecf20Sopenharmony_ci		dw_apb_clockevent_stop(adev->timer);
2248c2ecf20Sopenharmony_ci	}
2258c2ecf20Sopenharmony_ci	return 0;
2268c2ecf20Sopenharmony_ci}
2278c2ecf20Sopenharmony_ci
2288c2ecf20Sopenharmony_cistatic __init int apbt_late_init(void)
2298c2ecf20Sopenharmony_ci{
2308c2ecf20Sopenharmony_ci	if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT ||
2318c2ecf20Sopenharmony_ci		!apb_timer_block_enabled)
2328c2ecf20Sopenharmony_ci		return 0;
2338c2ecf20Sopenharmony_ci	return cpuhp_setup_state(CPUHP_X86_APB_DEAD, "x86/apb:dead", NULL,
2348c2ecf20Sopenharmony_ci				 apbt_cpu_dead);
2358c2ecf20Sopenharmony_ci}
2368c2ecf20Sopenharmony_cifs_initcall(apbt_late_init);
2378c2ecf20Sopenharmony_ci#else
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_civoid apbt_setup_secondary_clock(void) {}
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci#endif /* CONFIG_SMP */
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_cistatic int apbt_clocksource_register(void)
2448c2ecf20Sopenharmony_ci{
2458c2ecf20Sopenharmony_ci	u64 start, now;
2468c2ecf20Sopenharmony_ci	u64 t1;
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci	/* Start the counter, use timer 2 as source, timer 0/1 for event */
2498c2ecf20Sopenharmony_ci	dw_apb_clocksource_start(clocksource_apbt);
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_ci	/* Verify whether apbt counter works */
2528c2ecf20Sopenharmony_ci	t1 = dw_apb_clocksource_read(clocksource_apbt);
2538c2ecf20Sopenharmony_ci	start = rdtsc();
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	/*
2568c2ecf20Sopenharmony_ci	 * We don't know the TSC frequency yet, but waiting for
2578c2ecf20Sopenharmony_ci	 * 200000 TSC cycles is safe:
2588c2ecf20Sopenharmony_ci	 * 4 GHz == 50us
2598c2ecf20Sopenharmony_ci	 * 1 GHz == 200us
2608c2ecf20Sopenharmony_ci	 */
2618c2ecf20Sopenharmony_ci	do {
2628c2ecf20Sopenharmony_ci		rep_nop();
2638c2ecf20Sopenharmony_ci		now = rdtsc();
2648c2ecf20Sopenharmony_ci	} while ((now - start) < 200000UL);
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_ci	/* APBT is the only always on clocksource, it has to work! */
2678c2ecf20Sopenharmony_ci	if (t1 == dw_apb_clocksource_read(clocksource_apbt))
2688c2ecf20Sopenharmony_ci		panic("APBT counter not counting. APBT disabled\n");
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_ci	dw_apb_clocksource_register(clocksource_apbt);
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	return 0;
2738c2ecf20Sopenharmony_ci}
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci/*
2768c2ecf20Sopenharmony_ci * Early setup the APBT timer, only use timer 0 for booting then switch to
2778c2ecf20Sopenharmony_ci * per CPU timer if possible.
2788c2ecf20Sopenharmony_ci * returns 1 if per cpu apbt is setup
2798c2ecf20Sopenharmony_ci * returns 0 if no per cpu apbt is chosen
2808c2ecf20Sopenharmony_ci * panic if set up failed, this is the only platform timer on Moorestown.
2818c2ecf20Sopenharmony_ci */
2828c2ecf20Sopenharmony_civoid __init apbt_time_init(void)
2838c2ecf20Sopenharmony_ci{
2848c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP
2858c2ecf20Sopenharmony_ci	int i;
2868c2ecf20Sopenharmony_ci	struct sfi_timer_table_entry *p_mtmr;
2878c2ecf20Sopenharmony_ci	struct apbt_dev *adev;
2888c2ecf20Sopenharmony_ci#endif
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_ci	if (apb_timer_block_enabled)
2918c2ecf20Sopenharmony_ci		return;
2928c2ecf20Sopenharmony_ci	apbt_set_mapping();
2938c2ecf20Sopenharmony_ci	if (!apbt_virt_address)
2948c2ecf20Sopenharmony_ci		goto out_noapbt;
2958c2ecf20Sopenharmony_ci	/*
2968c2ecf20Sopenharmony_ci	 * Read the frequency and check for a sane value, for ESL model
2978c2ecf20Sopenharmony_ci	 * we extend the possible clock range to allow time scaling.
2988c2ecf20Sopenharmony_ci	 */
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	if (apbt_freq < APBT_MIN_FREQ || apbt_freq > APBT_MAX_FREQ) {
3018c2ecf20Sopenharmony_ci		pr_debug("APBT has invalid freq 0x%lx\n", apbt_freq);
3028c2ecf20Sopenharmony_ci		goto out_noapbt;
3038c2ecf20Sopenharmony_ci	}
3048c2ecf20Sopenharmony_ci	if (apbt_clocksource_register()) {
3058c2ecf20Sopenharmony_ci		pr_debug("APBT has failed to register clocksource\n");
3068c2ecf20Sopenharmony_ci		goto out_noapbt;
3078c2ecf20Sopenharmony_ci	}
3088c2ecf20Sopenharmony_ci	if (!apbt_clockevent_register())
3098c2ecf20Sopenharmony_ci		apb_timer_block_enabled = 1;
3108c2ecf20Sopenharmony_ci	else {
3118c2ecf20Sopenharmony_ci		pr_debug("APBT has failed to register clockevent\n");
3128c2ecf20Sopenharmony_ci		goto out_noapbt;
3138c2ecf20Sopenharmony_ci	}
3148c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP
3158c2ecf20Sopenharmony_ci	/* kernel cmdline disable apb timer, so we will use lapic timers */
3168c2ecf20Sopenharmony_ci	if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT) {
3178c2ecf20Sopenharmony_ci		printk(KERN_INFO "apbt: disabled per cpu timer\n");
3188c2ecf20Sopenharmony_ci		return;
3198c2ecf20Sopenharmony_ci	}
3208c2ecf20Sopenharmony_ci	pr_debug("%s: %d CPUs online\n", __func__, num_online_cpus());
3218c2ecf20Sopenharmony_ci	if (num_possible_cpus() <= sfi_mtimer_num)
3228c2ecf20Sopenharmony_ci		apbt_num_timers_used = num_possible_cpus();
3238c2ecf20Sopenharmony_ci	else
3248c2ecf20Sopenharmony_ci		apbt_num_timers_used = 1;
3258c2ecf20Sopenharmony_ci	pr_debug("%s: %d APB timers used\n", __func__, apbt_num_timers_used);
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	/* here we set up per CPU timer data structure */
3288c2ecf20Sopenharmony_ci	for (i = 0; i < apbt_num_timers_used; i++) {
3298c2ecf20Sopenharmony_ci		adev = &per_cpu(cpu_apbt_dev, i);
3308c2ecf20Sopenharmony_ci		adev->num = i;
3318c2ecf20Sopenharmony_ci		adev->cpu = i;
3328c2ecf20Sopenharmony_ci		p_mtmr = sfi_get_mtmr(i);
3338c2ecf20Sopenharmony_ci		if (p_mtmr)
3348c2ecf20Sopenharmony_ci			adev->irq = p_mtmr->irq;
3358c2ecf20Sopenharmony_ci		else
3368c2ecf20Sopenharmony_ci			printk(KERN_ERR "Failed to get timer for cpu %d\n", i);
3378c2ecf20Sopenharmony_ci		snprintf(adev->name, sizeof(adev->name) - 1, "apbt%d", i);
3388c2ecf20Sopenharmony_ci	}
3398c2ecf20Sopenharmony_ci#endif
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_ci	return;
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_ciout_noapbt:
3448c2ecf20Sopenharmony_ci	apbt_clear_mapping();
3458c2ecf20Sopenharmony_ci	apb_timer_block_enabled = 0;
3468c2ecf20Sopenharmony_ci	panic("failed to enable APB timer\n");
3478c2ecf20Sopenharmony_ci}
348