1/* SPDX-License-Identifier: GPL-2.0 */ 2#ifndef _ASM_X86_MSR_INDEX_H 3#define _ASM_X86_MSR_INDEX_H 4 5#include <linux/bits.h> 6 7/* 8 * CPU model specific register (MSR) numbers. 9 * 10 * Do not add new entries to this file unless the definitions are shared 11 * between multiple compilation units. 12 */ 13 14/* x86-64 specific MSRs */ 15#define MSR_EFER 0xc0000080 /* extended feature register */ 16#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ 17#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ 18#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ 19#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ 20#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ 21#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ 22#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ 23#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ 24 25/* EFER bits: */ 26#define _EFER_SCE 0 /* SYSCALL/SYSRET */ 27#define _EFER_LME 8 /* Long mode enable */ 28#define _EFER_LMA 10 /* Long mode active (read-only) */ 29#define _EFER_NX 11 /* No execute enable */ 30#define _EFER_SVME 12 /* Enable virtualization */ 31#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ 32#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ 33#define _EFER_AUTOIBRS 21 /* Enable Automatic IBRS */ 34 35#define EFER_SCE (1<<_EFER_SCE) 36#define EFER_LME (1<<_EFER_LME) 37#define EFER_LMA (1<<_EFER_LMA) 38#define EFER_NX (1<<_EFER_NX) 39#define EFER_SVME (1<<_EFER_SVME) 40#define EFER_LMSLE (1<<_EFER_LMSLE) 41#define EFER_FFXSR (1<<_EFER_FFXSR) 42#define EFER_AUTOIBRS (1<<_EFER_AUTOIBRS) 43 44/* Intel MSRs. Some also available on other CPUs */ 45 46#define MSR_TEST_CTRL 0x00000033 47#define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT 29 48#define MSR_TEST_CTRL_SPLIT_LOCK_DETECT BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT) 49 50#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */ 51#define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */ 52#define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */ 53#define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */ 54#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */ 55#define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */ 56#define SPEC_CTRL_RRSBA_DIS_S_SHIFT 6 /* Disable RRSBA behavior */ 57#define SPEC_CTRL_RRSBA_DIS_S BIT(SPEC_CTRL_RRSBA_DIS_S_SHIFT) 58 59/* A mask for bits which the kernel toggles when controlling mitigations */ 60#define SPEC_CTRL_MITIGATIONS_MASK (SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD \ 61 | SPEC_CTRL_RRSBA_DIS_S) 62 63#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */ 64#define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */ 65#define PRED_CMD_SBPB BIT(7) /* Selective Branch Prediction Barrier */ 66 67#define MSR_PPIN_CTL 0x0000004e 68#define MSR_PPIN 0x0000004f 69 70#define MSR_IA32_PERFCTR0 0x000000c1 71#define MSR_IA32_PERFCTR1 0x000000c2 72#define MSR_FSB_FREQ 0x000000cd 73#define MSR_PLATFORM_INFO 0x000000ce 74#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31 75#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT) 76 77#define MSR_IA32_UMWAIT_CONTROL 0xe1 78#define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE BIT(0) 79#define MSR_IA32_UMWAIT_CONTROL_RESERVED BIT(1) 80/* 81 * The time field is bit[31:2], but representing a 32bit value with 82 * bit[1:0] zero. 83 */ 84#define MSR_IA32_UMWAIT_CONTROL_TIME_MASK (~0x03U) 85 86/* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */ 87#define MSR_IA32_CORE_CAPS 0x000000cf 88#define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT 5 89#define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT) 90 91#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2 92#define NHM_C3_AUTO_DEMOTE (1UL << 25) 93#define NHM_C1_AUTO_DEMOTE (1UL << 26) 94#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25) 95#define SNB_C3_AUTO_UNDEMOTE (1UL << 27) 96#define SNB_C1_AUTO_UNDEMOTE (1UL << 28) 97 98#define MSR_MTRRcap 0x000000fe 99 100#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a 101#define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */ 102#define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */ 103#define ARCH_CAP_RSBA BIT(2) /* RET may use alternative branch predictors */ 104#define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */ 105#define ARCH_CAP_SSB_NO BIT(4) /* 106 * Not susceptible to Speculative Store Bypass 107 * attack, so no Speculative Store Bypass 108 * control required. 109 */ 110#define ARCH_CAP_MDS_NO BIT(5) /* 111 * Not susceptible to 112 * Microarchitectural Data 113 * Sampling (MDS) vulnerabilities. 114 */ 115#define ARCH_CAP_PSCHANGE_MC_NO BIT(6) /* 116 * The processor is not susceptible to a 117 * machine check error due to modifying the 118 * code page size along with either the 119 * physical address or cache type 120 * without TLB invalidation. 121 */ 122#define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */ 123#define ARCH_CAP_TAA_NO BIT(8) /* 124 * Not susceptible to 125 * TSX Async Abort (TAA) vulnerabilities. 126 */ 127#define ARCH_CAP_SBDR_SSDP_NO BIT(13) /* 128 * Not susceptible to SBDR and SSDP 129 * variants of Processor MMIO stale data 130 * vulnerabilities. 131 */ 132#define ARCH_CAP_FBSDP_NO BIT(14) /* 133 * Not susceptible to FBSDP variant of 134 * Processor MMIO stale data 135 * vulnerabilities. 136 */ 137#define ARCH_CAP_PSDP_NO BIT(15) /* 138 * Not susceptible to PSDP variant of 139 * Processor MMIO stale data 140 * vulnerabilities. 141 */ 142#define ARCH_CAP_FB_CLEAR BIT(17) /* 143 * VERW clears CPU fill buffer 144 * even on MDS_NO CPUs. 145 */ 146#define ARCH_CAP_FB_CLEAR_CTRL BIT(18) /* 147 * MSR_IA32_MCU_OPT_CTRL[FB_CLEAR_DIS] 148 * bit available to control VERW 149 * behavior. 150 */ 151#define ARCH_CAP_RRSBA BIT(19) /* 152 * Indicates RET may use predictors 153 * other than the RSB. With eIBRS 154 * enabled predictions in kernel mode 155 * are restricted to targets in 156 * kernel. 157 */ 158#define ARCH_CAP_PBRSB_NO BIT(24) /* 159 * Not susceptible to Post-Barrier 160 * Return Stack Buffer Predictions. 161 */ 162#define ARCH_CAP_GDS_CTRL BIT(25) /* 163 * CPU is vulnerable to Gather 164 * Data Sampling (GDS) and 165 * has controls for mitigation. 166 */ 167#define ARCH_CAP_GDS_NO BIT(26) /* 168 * CPU is not vulnerable to Gather 169 * Data Sampling (GDS). 170 */ 171#define ARCH_CAP_RFDS_NO BIT(27) /* 172 * Not susceptible to Register 173 * File Data Sampling. 174 */ 175#define ARCH_CAP_RFDS_CLEAR BIT(28) /* 176 * VERW clears CPU Register 177 * File. 178 */ 179 180#define MSR_IA32_FLUSH_CMD 0x0000010b 181#define L1D_FLUSH BIT(0) /* 182 * Writeback and invalidate the 183 * L1 data cache. 184 */ 185 186#define MSR_IA32_BBL_CR_CTL 0x00000119 187#define MSR_IA32_BBL_CR_CTL3 0x0000011e 188 189#define MSR_IA32_TSX_CTRL 0x00000122 190#define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */ 191#define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */ 192 193/* SRBDS support */ 194#define MSR_IA32_MCU_OPT_CTRL 0x00000123 195#define RNGDS_MITG_DIS BIT(0) 196#define FB_CLEAR_DIS BIT(3) /* CPU Fill buffer clear disable */ 197#define GDS_MITG_DIS BIT(4) /* Disable GDS mitigation */ 198#define GDS_MITG_LOCKED BIT(5) /* GDS mitigation locked */ 199 200#define MSR_IA32_SYSENTER_CS 0x00000174 201#define MSR_IA32_SYSENTER_ESP 0x00000175 202#define MSR_IA32_SYSENTER_EIP 0x00000176 203 204#define MSR_IA32_MCG_CAP 0x00000179 205#define MSR_IA32_MCG_STATUS 0x0000017a 206#define MSR_IA32_MCG_CTL 0x0000017b 207#define MSR_IA32_MCG_EXT_CTL 0x000004d0 208 209#define MSR_OFFCORE_RSP_0 0x000001a6 210#define MSR_OFFCORE_RSP_1 0x000001a7 211#define MSR_TURBO_RATIO_LIMIT 0x000001ad 212#define MSR_TURBO_RATIO_LIMIT1 0x000001ae 213#define MSR_TURBO_RATIO_LIMIT2 0x000001af 214 215#define MSR_LBR_SELECT 0x000001c8 216#define MSR_LBR_TOS 0x000001c9 217 218#define MSR_IA32_POWER_CTL 0x000001fc 219#define MSR_IA32_POWER_CTL_BIT_EE 19 220 221#define MSR_LBR_NHM_FROM 0x00000680 222#define MSR_LBR_NHM_TO 0x000006c0 223#define MSR_LBR_CORE_FROM 0x00000040 224#define MSR_LBR_CORE_TO 0x00000060 225 226#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */ 227#define LBR_INFO_MISPRED BIT_ULL(63) 228#define LBR_INFO_IN_TX BIT_ULL(62) 229#define LBR_INFO_ABORT BIT_ULL(61) 230#define LBR_INFO_CYC_CNT_VALID BIT_ULL(60) 231#define LBR_INFO_CYCLES 0xffff 232#define LBR_INFO_BR_TYPE_OFFSET 56 233#define LBR_INFO_BR_TYPE (0xfull << LBR_INFO_BR_TYPE_OFFSET) 234 235#define MSR_ARCH_LBR_CTL 0x000014ce 236#define ARCH_LBR_CTL_LBREN BIT(0) 237#define ARCH_LBR_CTL_CPL_OFFSET 1 238#define ARCH_LBR_CTL_CPL (0x3ull << ARCH_LBR_CTL_CPL_OFFSET) 239#define ARCH_LBR_CTL_STACK_OFFSET 3 240#define ARCH_LBR_CTL_STACK (0x1ull << ARCH_LBR_CTL_STACK_OFFSET) 241#define ARCH_LBR_CTL_FILTER_OFFSET 16 242#define ARCH_LBR_CTL_FILTER (0x7full << ARCH_LBR_CTL_FILTER_OFFSET) 243#define MSR_ARCH_LBR_DEPTH 0x000014cf 244#define MSR_ARCH_LBR_FROM_0 0x00001500 245#define MSR_ARCH_LBR_TO_0 0x00001600 246#define MSR_ARCH_LBR_INFO_0 0x00001200 247 248#define MSR_IA32_PEBS_ENABLE 0x000003f1 249#define MSR_PEBS_DATA_CFG 0x000003f2 250#define MSR_IA32_DS_AREA 0x00000600 251#define MSR_IA32_PERF_CAPABILITIES 0x00000345 252#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6 253 254#define MSR_IA32_RTIT_CTL 0x00000570 255#define RTIT_CTL_TRACEEN BIT(0) 256#define RTIT_CTL_CYCLEACC BIT(1) 257#define RTIT_CTL_OS BIT(2) 258#define RTIT_CTL_USR BIT(3) 259#define RTIT_CTL_PWR_EVT_EN BIT(4) 260#define RTIT_CTL_FUP_ON_PTW BIT(5) 261#define RTIT_CTL_FABRIC_EN BIT(6) 262#define RTIT_CTL_CR3EN BIT(7) 263#define RTIT_CTL_TOPA BIT(8) 264#define RTIT_CTL_MTC_EN BIT(9) 265#define RTIT_CTL_TSC_EN BIT(10) 266#define RTIT_CTL_DISRETC BIT(11) 267#define RTIT_CTL_PTW_EN BIT(12) 268#define RTIT_CTL_BRANCH_EN BIT(13) 269#define RTIT_CTL_MTC_RANGE_OFFSET 14 270#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET) 271#define RTIT_CTL_CYC_THRESH_OFFSET 19 272#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET) 273#define RTIT_CTL_PSB_FREQ_OFFSET 24 274#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET) 275#define RTIT_CTL_ADDR0_OFFSET 32 276#define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET) 277#define RTIT_CTL_ADDR1_OFFSET 36 278#define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET) 279#define RTIT_CTL_ADDR2_OFFSET 40 280#define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET) 281#define RTIT_CTL_ADDR3_OFFSET 44 282#define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET) 283#define MSR_IA32_RTIT_STATUS 0x00000571 284#define RTIT_STATUS_FILTEREN BIT(0) 285#define RTIT_STATUS_CONTEXTEN BIT(1) 286#define RTIT_STATUS_TRIGGEREN BIT(2) 287#define RTIT_STATUS_BUFFOVF BIT(3) 288#define RTIT_STATUS_ERROR BIT(4) 289#define RTIT_STATUS_STOPPED BIT(5) 290#define RTIT_STATUS_BYTECNT_OFFSET 32 291#define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET) 292#define MSR_IA32_RTIT_ADDR0_A 0x00000580 293#define MSR_IA32_RTIT_ADDR0_B 0x00000581 294#define MSR_IA32_RTIT_ADDR1_A 0x00000582 295#define MSR_IA32_RTIT_ADDR1_B 0x00000583 296#define MSR_IA32_RTIT_ADDR2_A 0x00000584 297#define MSR_IA32_RTIT_ADDR2_B 0x00000585 298#define MSR_IA32_RTIT_ADDR3_A 0x00000586 299#define MSR_IA32_RTIT_ADDR3_B 0x00000587 300#define MSR_IA32_RTIT_CR3_MATCH 0x00000572 301#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560 302#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561 303 304#define MSR_MTRRfix64K_00000 0x00000250 305#define MSR_MTRRfix16K_80000 0x00000258 306#define MSR_MTRRfix16K_A0000 0x00000259 307#define MSR_MTRRfix4K_C0000 0x00000268 308#define MSR_MTRRfix4K_C8000 0x00000269 309#define MSR_MTRRfix4K_D0000 0x0000026a 310#define MSR_MTRRfix4K_D8000 0x0000026b 311#define MSR_MTRRfix4K_E0000 0x0000026c 312#define MSR_MTRRfix4K_E8000 0x0000026d 313#define MSR_MTRRfix4K_F0000 0x0000026e 314#define MSR_MTRRfix4K_F8000 0x0000026f 315#define MSR_MTRRdefType 0x000002ff 316 317#define MSR_IA32_CR_PAT 0x00000277 318 319#define MSR_IA32_DEBUGCTLMSR 0x000001d9 320#define MSR_IA32_LASTBRANCHFROMIP 0x000001db 321#define MSR_IA32_LASTBRANCHTOIP 0x000001dc 322#define MSR_IA32_LASTINTFROMIP 0x000001dd 323#define MSR_IA32_LASTINTTOIP 0x000001de 324 325#define MSR_IA32_PASID 0x00000d93 326#define MSR_IA32_PASID_VALID BIT_ULL(31) 327 328/* DEBUGCTLMSR bits (others vary by model): */ 329#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ 330#define DEBUGCTLMSR_BTF_SHIFT 1 331#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ 332#define DEBUGCTLMSR_TR (1UL << 6) 333#define DEBUGCTLMSR_BTS (1UL << 7) 334#define DEBUGCTLMSR_BTINT (1UL << 8) 335#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) 336#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) 337#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) 338#define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12) 339#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14 340#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT) 341 342#define MSR_PEBS_FRONTEND 0x000003f7 343 344#define MSR_IA32_MC0_CTL 0x00000400 345#define MSR_IA32_MC0_STATUS 0x00000401 346#define MSR_IA32_MC0_ADDR 0x00000402 347#define MSR_IA32_MC0_MISC 0x00000403 348 349/* C-state Residency Counters */ 350#define MSR_PKG_C3_RESIDENCY 0x000003f8 351#define MSR_PKG_C6_RESIDENCY 0x000003f9 352#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa 353#define MSR_PKG_C7_RESIDENCY 0x000003fa 354#define MSR_CORE_C3_RESIDENCY 0x000003fc 355#define MSR_CORE_C6_RESIDENCY 0x000003fd 356#define MSR_CORE_C7_RESIDENCY 0x000003fe 357#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff 358#define MSR_PKG_C2_RESIDENCY 0x0000060d 359#define MSR_PKG_C8_RESIDENCY 0x00000630 360#define MSR_PKG_C9_RESIDENCY 0x00000631 361#define MSR_PKG_C10_RESIDENCY 0x00000632 362 363/* Interrupt Response Limit */ 364#define MSR_PKGC3_IRTL 0x0000060a 365#define MSR_PKGC6_IRTL 0x0000060b 366#define MSR_PKGC7_IRTL 0x0000060c 367#define MSR_PKGC8_IRTL 0x00000633 368#define MSR_PKGC9_IRTL 0x00000634 369#define MSR_PKGC10_IRTL 0x00000635 370 371/* Run Time Average Power Limiting (RAPL) Interface */ 372 373#define MSR_RAPL_POWER_UNIT 0x00000606 374 375#define MSR_PKG_POWER_LIMIT 0x00000610 376#define MSR_PKG_ENERGY_STATUS 0x00000611 377#define MSR_PKG_PERF_STATUS 0x00000613 378#define MSR_PKG_POWER_INFO 0x00000614 379 380#define MSR_DRAM_POWER_LIMIT 0x00000618 381#define MSR_DRAM_ENERGY_STATUS 0x00000619 382#define MSR_DRAM_PERF_STATUS 0x0000061b 383#define MSR_DRAM_POWER_INFO 0x0000061c 384 385#define MSR_PP0_POWER_LIMIT 0x00000638 386#define MSR_PP0_ENERGY_STATUS 0x00000639 387#define MSR_PP0_POLICY 0x0000063a 388#define MSR_PP0_PERF_STATUS 0x0000063b 389 390#define MSR_PP1_POWER_LIMIT 0x00000640 391#define MSR_PP1_ENERGY_STATUS 0x00000641 392#define MSR_PP1_POLICY 0x00000642 393 394#define MSR_AMD_PKG_ENERGY_STATUS 0xc001029b 395#define MSR_AMD_RAPL_POWER_UNIT 0xc0010299 396 397/* Config TDP MSRs */ 398#define MSR_CONFIG_TDP_NOMINAL 0x00000648 399#define MSR_CONFIG_TDP_LEVEL_1 0x00000649 400#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A 401#define MSR_CONFIG_TDP_CONTROL 0x0000064B 402#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C 403 404#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D 405 406#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658 407#define MSR_PKG_ANY_CORE_C0_RES 0x00000659 408#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A 409#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B 410 411#define MSR_CORE_C1_RES 0x00000660 412#define MSR_MODULE_C6_RES_MS 0x00000664 413 414#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668 415#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669 416 417#define MSR_ATOM_CORE_RATIOS 0x0000066a 418#define MSR_ATOM_CORE_VIDS 0x0000066b 419#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c 420#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d 421 422 423#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690 424#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0 425#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1 426 427/* Hardware P state interface */ 428#define MSR_PPERF 0x0000064e 429#define MSR_PERF_LIMIT_REASONS 0x0000064f 430#define MSR_PM_ENABLE 0x00000770 431#define MSR_HWP_CAPABILITIES 0x00000771 432#define MSR_HWP_REQUEST_PKG 0x00000772 433#define MSR_HWP_INTERRUPT 0x00000773 434#define MSR_HWP_REQUEST 0x00000774 435#define MSR_HWP_STATUS 0x00000777 436 437/* CPUID.6.EAX */ 438#define HWP_BASE_BIT (1<<7) 439#define HWP_NOTIFICATIONS_BIT (1<<8) 440#define HWP_ACTIVITY_WINDOW_BIT (1<<9) 441#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10) 442#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11) 443 444/* IA32_HWP_CAPABILITIES */ 445#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff) 446#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff) 447#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff) 448#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff) 449 450/* IA32_HWP_REQUEST */ 451#define HWP_MIN_PERF(x) (x & 0xff) 452#define HWP_MAX_PERF(x) ((x & 0xff) << 8) 453#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16) 454#define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24) 455#define HWP_EPP_PERFORMANCE 0x00 456#define HWP_EPP_BALANCE_PERFORMANCE 0x80 457#define HWP_EPP_BALANCE_POWERSAVE 0xC0 458#define HWP_EPP_POWERSAVE 0xFF 459#define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32) 460#define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42) 461 462/* IA32_HWP_STATUS */ 463#define HWP_GUARANTEED_CHANGE(x) (x & 0x1) 464#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4) 465 466/* IA32_HWP_INTERRUPT */ 467#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1) 468#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2) 469 470#define MSR_AMD64_MC0_MASK 0xc0010044 471 472#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) 473#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) 474#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) 475#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) 476 477#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x)) 478 479/* These are consecutive and not in the normal 4er MCE bank block */ 480#define MSR_IA32_MC0_CTL2 0x00000280 481#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) 482 483#define MSR_P6_PERFCTR0 0x000000c1 484#define MSR_P6_PERFCTR1 0x000000c2 485#define MSR_P6_EVNTSEL0 0x00000186 486#define MSR_P6_EVNTSEL1 0x00000187 487 488#define MSR_KNC_PERFCTR0 0x00000020 489#define MSR_KNC_PERFCTR1 0x00000021 490#define MSR_KNC_EVNTSEL0 0x00000028 491#define MSR_KNC_EVNTSEL1 0x00000029 492 493/* Alternative perfctr range with full access. */ 494#define MSR_IA32_PMC0 0x000004c1 495 496/* Auto-reload via MSR instead of DS area */ 497#define MSR_RELOAD_PMC0 0x000014c1 498#define MSR_RELOAD_FIXED_CTR0 0x00001309 499 500/* 501 * AMD64 MSRs. Not complete. See the architecture manual for a more 502 * complete list. 503 */ 504#define MSR_AMD64_PATCH_LEVEL 0x0000008b 505#define MSR_AMD64_TSC_RATIO 0xc0000104 506#define MSR_AMD64_NB_CFG 0xc001001f 507#define MSR_AMD64_PATCH_LOADER 0xc0010020 508#define MSR_AMD_PERF_CTL 0xc0010062 509#define MSR_AMD_PERF_STATUS 0xc0010063 510#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064 511#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 512#define MSR_AMD64_OSVW_STATUS 0xc0010141 513#define MSR_AMD_PPIN_CTL 0xc00102f0 514#define MSR_AMD_PPIN 0xc00102f1 515#define MSR_AMD64_CPUID_FN_1 0xc0011004 516#define MSR_AMD64_LS_CFG 0xc0011020 517#define MSR_AMD64_DC_CFG 0xc0011022 518#define MSR_AMD64_TW_CFG 0xc0011023 519 520#define MSR_AMD64_DE_CFG 0xc0011029 521#define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT 1 522#define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE BIT_ULL(MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT) 523#define MSR_AMD64_DE_CFG_ZEN2_FP_BACKUP_FIX_BIT 9 524 525#define MSR_AMD64_BU_CFG2 0xc001102a 526#define MSR_AMD64_IBSFETCHCTL 0xc0011030 527#define MSR_AMD64_IBSFETCHLINAD 0xc0011031 528#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 529#define MSR_AMD64_IBSFETCH_REG_COUNT 3 530#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1) 531#define MSR_AMD64_IBSOPCTL 0xc0011033 532#define MSR_AMD64_IBSOPRIP 0xc0011034 533#define MSR_AMD64_IBSOPDATA 0xc0011035 534#define MSR_AMD64_IBSOPDATA2 0xc0011036 535#define MSR_AMD64_IBSOPDATA3 0xc0011037 536#define MSR_AMD64_IBSDCLINAD 0xc0011038 537#define MSR_AMD64_IBSDCPHYSAD 0xc0011039 538#define MSR_AMD64_IBSOP_REG_COUNT 7 539#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1) 540#define MSR_AMD64_IBSCTL 0xc001103a 541#define MSR_AMD64_IBSBRTARGET 0xc001103b 542#define MSR_AMD64_ICIBSEXTDCTL 0xc001103c 543#define MSR_AMD64_IBSOPDATA4 0xc001103d 544#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */ 545#define MSR_AMD64_VM_PAGE_FLUSH 0xc001011e 546#define MSR_AMD64_SEV_ES_GHCB 0xc0010130 547#define MSR_AMD64_SEV 0xc0010131 548#define MSR_AMD64_SEV_ENABLED_BIT 0 549#define MSR_AMD64_SEV_ES_ENABLED_BIT 1 550#define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT) 551#define MSR_AMD64_SEV_ES_ENABLED BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT) 552 553#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f 554 555/* Zen4 */ 556#define MSR_ZEN4_BP_CFG 0xc001102e 557#define MSR_ZEN4_BP_CFG_SHARED_BTB_FIX_BIT 5 558 559/* Zen 2 */ 560#define MSR_ZEN2_SPECTRAL_CHICKEN 0xc00110e3 561#define MSR_ZEN2_SPECTRAL_CHICKEN_BIT BIT_ULL(1) 562 563/* Fam 17h MSRs */ 564#define MSR_F17H_IRPERF 0xc00000e9 565 566/* Fam 16h MSRs */ 567#define MSR_F16H_L2I_PERF_CTL 0xc0010230 568#define MSR_F16H_L2I_PERF_CTR 0xc0010231 569#define MSR_F16H_DR1_ADDR_MASK 0xc0011019 570#define MSR_F16H_DR2_ADDR_MASK 0xc001101a 571#define MSR_F16H_DR3_ADDR_MASK 0xc001101b 572#define MSR_F16H_DR0_ADDR_MASK 0xc0011027 573 574/* Fam 15h MSRs */ 575#define MSR_F15H_CU_PWR_ACCUMULATOR 0xc001007a 576#define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b 577#define MSR_F15H_PERF_CTL 0xc0010200 578#define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL 579#define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2) 580#define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4) 581#define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6) 582#define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8) 583#define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10) 584 585#define MSR_F15H_PERF_CTR 0xc0010201 586#define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR 587#define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2) 588#define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4) 589#define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6) 590#define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8) 591#define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10) 592 593#define MSR_F15H_NB_PERF_CTL 0xc0010240 594#define MSR_F15H_NB_PERF_CTR 0xc0010241 595#define MSR_F15H_PTSC 0xc0010280 596#define MSR_F15H_IC_CFG 0xc0011021 597#define MSR_F15H_EX_CFG 0xc001102c 598 599/* Fam 10h MSRs */ 600#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 601#define FAM10H_MMIO_CONF_ENABLE (1<<0) 602#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf 603#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 604#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL 605#define FAM10H_MMIO_CONF_BASE_SHIFT 20 606#define MSR_FAM10H_NODE_ID 0xc001100c 607 608/* K8 MSRs */ 609#define MSR_K8_TOP_MEM1 0xc001001a 610#define MSR_K8_TOP_MEM2 0xc001001d 611#define MSR_K8_SYSCFG 0xc0010010 612#define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT 23 613#define MSR_K8_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT) 614#define MSR_K8_INT_PENDING_MSG 0xc0010055 615/* C1E active bits in int pending message */ 616#define K8_INTP_C1E_ACTIVE_MASK 0x18000000 617#define MSR_K8_TSEG_ADDR 0xc0010112 618#define MSR_K8_TSEG_MASK 0xc0010113 619#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ 620#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ 621#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ 622 623/* K7 MSRs */ 624#define MSR_K7_EVNTSEL0 0xc0010000 625#define MSR_K7_PERFCTR0 0xc0010004 626#define MSR_K7_EVNTSEL1 0xc0010001 627#define MSR_K7_PERFCTR1 0xc0010005 628#define MSR_K7_EVNTSEL2 0xc0010002 629#define MSR_K7_PERFCTR2 0xc0010006 630#define MSR_K7_EVNTSEL3 0xc0010003 631#define MSR_K7_PERFCTR3 0xc0010007 632#define MSR_K7_CLK_CTL 0xc001001b 633#define MSR_K7_HWCR 0xc0010015 634#define MSR_K7_HWCR_SMMLOCK_BIT 0 635#define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT) 636#define MSR_K7_HWCR_IRPERF_EN_BIT 30 637#define MSR_K7_HWCR_IRPERF_EN BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT) 638#define MSR_K7_FID_VID_CTL 0xc0010041 639#define MSR_K7_FID_VID_STATUS 0xc0010042 640 641/* K6 MSRs */ 642#define MSR_K6_WHCR 0xc0000082 643#define MSR_K6_UWCCR 0xc0000085 644#define MSR_K6_EPMR 0xc0000086 645#define MSR_K6_PSOR 0xc0000087 646#define MSR_K6_PFIR 0xc0000088 647 648/* Centaur-Hauls/IDT defined MSRs. */ 649#define MSR_IDT_FCR1 0x00000107 650#define MSR_IDT_FCR2 0x00000108 651#define MSR_IDT_FCR3 0x00000109 652#define MSR_IDT_FCR4 0x0000010a 653 654#define MSR_IDT_MCR0 0x00000110 655#define MSR_IDT_MCR1 0x00000111 656#define MSR_IDT_MCR2 0x00000112 657#define MSR_IDT_MCR3 0x00000113 658#define MSR_IDT_MCR4 0x00000114 659#define MSR_IDT_MCR5 0x00000115 660#define MSR_IDT_MCR6 0x00000116 661#define MSR_IDT_MCR7 0x00000117 662#define MSR_IDT_MCR_CTRL 0x00000120 663 664/* VIA Cyrix defined MSRs*/ 665#define MSR_VIA_FCR 0x00001107 666#define MSR_VIA_LONGHAUL 0x0000110a 667#define MSR_VIA_RNG 0x0000110b 668#define MSR_VIA_BCR2 0x00001147 669 670/* Transmeta defined MSRs */ 671#define MSR_TMTA_LONGRUN_CTRL 0x80868010 672#define MSR_TMTA_LONGRUN_FLAGS 0x80868011 673#define MSR_TMTA_LRTI_READOUT 0x80868018 674#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a 675 676/* Intel defined MSRs. */ 677#define MSR_IA32_P5_MC_ADDR 0x00000000 678#define MSR_IA32_P5_MC_TYPE 0x00000001 679#define MSR_IA32_TSC 0x00000010 680#define MSR_IA32_PLATFORM_ID 0x00000017 681#define MSR_IA32_EBL_CR_POWERON 0x0000002a 682#define MSR_EBC_FREQUENCY_ID 0x0000002c 683#define MSR_SMI_COUNT 0x00000034 684 685/* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */ 686#define MSR_IA32_FEAT_CTL 0x0000003a 687#define FEAT_CTL_LOCKED BIT(0) 688#define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1) 689#define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2) 690#define FEAT_CTL_LMCE_ENABLED BIT(20) 691 692#define MSR_IA32_TSC_ADJUST 0x0000003b 693#define MSR_IA32_BNDCFGS 0x00000d90 694 695#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc 696 697#define MSR_IA32_XSS 0x00000da0 698 699#define MSR_IA32_APICBASE 0x0000001b 700#define MSR_IA32_APICBASE_BSP (1<<8) 701#define MSR_IA32_APICBASE_ENABLE (1<<11) 702#define MSR_IA32_APICBASE_BASE (0xfffff<<12) 703 704#define MSR_IA32_TSCDEADLINE 0x000006e0 705 706#define MSR_IA32_UCODE_WRITE 0x00000079 707#define MSR_IA32_UCODE_REV 0x0000008b 708 709#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b 710#define MSR_IA32_SMBASE 0x0000009e 711 712#define MSR_IA32_PERF_STATUS 0x00000198 713#define MSR_IA32_PERF_CTL 0x00000199 714#define INTEL_PERF_CTL_MASK 0xffff 715 716#define MSR_IA32_MPERF 0x000000e7 717#define MSR_IA32_APERF 0x000000e8 718 719#define MSR_IA32_THERM_CONTROL 0x0000019a 720#define MSR_IA32_THERM_INTERRUPT 0x0000019b 721 722#define THERM_INT_HIGH_ENABLE (1 << 0) 723#define THERM_INT_LOW_ENABLE (1 << 1) 724#define THERM_INT_PLN_ENABLE (1 << 24) 725 726#define MSR_IA32_THERM_STATUS 0x0000019c 727 728#define THERM_STATUS_PROCHOT (1 << 0) 729#define THERM_STATUS_POWER_LIMIT (1 << 10) 730 731#define MSR_THERM2_CTL 0x0000019d 732 733#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) 734 735#define MSR_IA32_MISC_ENABLE 0x000001a0 736 737#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 738 739#define MSR_MISC_FEATURE_CONTROL 0x000001a4 740#define MSR_MISC_PWR_MGMT 0x000001aa 741 742#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0 743#define ENERGY_PERF_BIAS_PERFORMANCE 0 744#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4 745#define ENERGY_PERF_BIAS_NORMAL 6 746#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8 747#define ENERGY_PERF_BIAS_POWERSAVE 15 748 749#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1 750 751#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0) 752#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10) 753 754#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2 755 756#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0) 757#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) 758#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) 759 760/* Thermal Thresholds Support */ 761#define THERM_INT_THRESHOLD0_ENABLE (1 << 15) 762#define THERM_SHIFT_THRESHOLD0 8 763#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0) 764#define THERM_INT_THRESHOLD1_ENABLE (1 << 23) 765#define THERM_SHIFT_THRESHOLD1 16 766#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1) 767#define THERM_STATUS_THRESHOLD0 (1 << 6) 768#define THERM_LOG_THRESHOLD0 (1 << 7) 769#define THERM_STATUS_THRESHOLD1 (1 << 8) 770#define THERM_LOG_THRESHOLD1 (1 << 9) 771 772/* MISC_ENABLE bits: architectural */ 773#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0 774#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) 775#define MSR_IA32_MISC_ENABLE_TCC_BIT 1 776#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT) 777#define MSR_IA32_MISC_ENABLE_EMON_BIT 7 778#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT) 779#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11 780#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT) 781#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12 782#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT) 783#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16 784#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT) 785#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18 786#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT) 787#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22 788#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) 789#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23 790#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT) 791#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34 792#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT) 793 794/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ 795#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2 796#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT) 797#define MSR_IA32_MISC_ENABLE_TM1_BIT 3 798#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT) 799#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4 800#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT) 801#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6 802#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT) 803#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8 804#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT) 805#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9 806#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) 807#define MSR_IA32_MISC_ENABLE_FERR_BIT 10 808#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT) 809#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10 810#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT) 811#define MSR_IA32_MISC_ENABLE_TM2_BIT 13 812#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT) 813#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19 814#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT) 815#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20 816#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT) 817#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24 818#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT) 819#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37 820#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT) 821#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38 822#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT) 823#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39 824#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT) 825 826/* MISC_FEATURES_ENABLES non-architectural features */ 827#define MSR_MISC_FEATURES_ENABLES 0x00000140 828 829#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0 830#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT) 831#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1 832 833#define MSR_IA32_TSC_DEADLINE 0x000006E0 834 835 836#define MSR_TSX_FORCE_ABORT 0x0000010F 837 838#define MSR_TFA_RTM_FORCE_ABORT_BIT 0 839#define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT) 840 841/* P4/Xeon+ specific */ 842#define MSR_IA32_MCG_EAX 0x00000180 843#define MSR_IA32_MCG_EBX 0x00000181 844#define MSR_IA32_MCG_ECX 0x00000182 845#define MSR_IA32_MCG_EDX 0x00000183 846#define MSR_IA32_MCG_ESI 0x00000184 847#define MSR_IA32_MCG_EDI 0x00000185 848#define MSR_IA32_MCG_EBP 0x00000186 849#define MSR_IA32_MCG_ESP 0x00000187 850#define MSR_IA32_MCG_EFLAGS 0x00000188 851#define MSR_IA32_MCG_EIP 0x00000189 852#define MSR_IA32_MCG_RESERVED 0x0000018a 853 854/* Pentium IV performance counter MSRs */ 855#define MSR_P4_BPU_PERFCTR0 0x00000300 856#define MSR_P4_BPU_PERFCTR1 0x00000301 857#define MSR_P4_BPU_PERFCTR2 0x00000302 858#define MSR_P4_BPU_PERFCTR3 0x00000303 859#define MSR_P4_MS_PERFCTR0 0x00000304 860#define MSR_P4_MS_PERFCTR1 0x00000305 861#define MSR_P4_MS_PERFCTR2 0x00000306 862#define MSR_P4_MS_PERFCTR3 0x00000307 863#define MSR_P4_FLAME_PERFCTR0 0x00000308 864#define MSR_P4_FLAME_PERFCTR1 0x00000309 865#define MSR_P4_FLAME_PERFCTR2 0x0000030a 866#define MSR_P4_FLAME_PERFCTR3 0x0000030b 867#define MSR_P4_IQ_PERFCTR0 0x0000030c 868#define MSR_P4_IQ_PERFCTR1 0x0000030d 869#define MSR_P4_IQ_PERFCTR2 0x0000030e 870#define MSR_P4_IQ_PERFCTR3 0x0000030f 871#define MSR_P4_IQ_PERFCTR4 0x00000310 872#define MSR_P4_IQ_PERFCTR5 0x00000311 873#define MSR_P4_BPU_CCCR0 0x00000360 874#define MSR_P4_BPU_CCCR1 0x00000361 875#define MSR_P4_BPU_CCCR2 0x00000362 876#define MSR_P4_BPU_CCCR3 0x00000363 877#define MSR_P4_MS_CCCR0 0x00000364 878#define MSR_P4_MS_CCCR1 0x00000365 879#define MSR_P4_MS_CCCR2 0x00000366 880#define MSR_P4_MS_CCCR3 0x00000367 881#define MSR_P4_FLAME_CCCR0 0x00000368 882#define MSR_P4_FLAME_CCCR1 0x00000369 883#define MSR_P4_FLAME_CCCR2 0x0000036a 884#define MSR_P4_FLAME_CCCR3 0x0000036b 885#define MSR_P4_IQ_CCCR0 0x0000036c 886#define MSR_P4_IQ_CCCR1 0x0000036d 887#define MSR_P4_IQ_CCCR2 0x0000036e 888#define MSR_P4_IQ_CCCR3 0x0000036f 889#define MSR_P4_IQ_CCCR4 0x00000370 890#define MSR_P4_IQ_CCCR5 0x00000371 891#define MSR_P4_ALF_ESCR0 0x000003ca 892#define MSR_P4_ALF_ESCR1 0x000003cb 893#define MSR_P4_BPU_ESCR0 0x000003b2 894#define MSR_P4_BPU_ESCR1 0x000003b3 895#define MSR_P4_BSU_ESCR0 0x000003a0 896#define MSR_P4_BSU_ESCR1 0x000003a1 897#define MSR_P4_CRU_ESCR0 0x000003b8 898#define MSR_P4_CRU_ESCR1 0x000003b9 899#define MSR_P4_CRU_ESCR2 0x000003cc 900#define MSR_P4_CRU_ESCR3 0x000003cd 901#define MSR_P4_CRU_ESCR4 0x000003e0 902#define MSR_P4_CRU_ESCR5 0x000003e1 903#define MSR_P4_DAC_ESCR0 0x000003a8 904#define MSR_P4_DAC_ESCR1 0x000003a9 905#define MSR_P4_FIRM_ESCR0 0x000003a4 906#define MSR_P4_FIRM_ESCR1 0x000003a5 907#define MSR_P4_FLAME_ESCR0 0x000003a6 908#define MSR_P4_FLAME_ESCR1 0x000003a7 909#define MSR_P4_FSB_ESCR0 0x000003a2 910#define MSR_P4_FSB_ESCR1 0x000003a3 911#define MSR_P4_IQ_ESCR0 0x000003ba 912#define MSR_P4_IQ_ESCR1 0x000003bb 913#define MSR_P4_IS_ESCR0 0x000003b4 914#define MSR_P4_IS_ESCR1 0x000003b5 915#define MSR_P4_ITLB_ESCR0 0x000003b6 916#define MSR_P4_ITLB_ESCR1 0x000003b7 917#define MSR_P4_IX_ESCR0 0x000003c8 918#define MSR_P4_IX_ESCR1 0x000003c9 919#define MSR_P4_MOB_ESCR0 0x000003aa 920#define MSR_P4_MOB_ESCR1 0x000003ab 921#define MSR_P4_MS_ESCR0 0x000003c0 922#define MSR_P4_MS_ESCR1 0x000003c1 923#define MSR_P4_PMH_ESCR0 0x000003ac 924#define MSR_P4_PMH_ESCR1 0x000003ad 925#define MSR_P4_RAT_ESCR0 0x000003bc 926#define MSR_P4_RAT_ESCR1 0x000003bd 927#define MSR_P4_SAAT_ESCR0 0x000003ae 928#define MSR_P4_SAAT_ESCR1 0x000003af 929#define MSR_P4_SSU_ESCR0 0x000003be 930#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ 931 932#define MSR_P4_TBPU_ESCR0 0x000003c2 933#define MSR_P4_TBPU_ESCR1 0x000003c3 934#define MSR_P4_TC_ESCR0 0x000003c4 935#define MSR_P4_TC_ESCR1 0x000003c5 936#define MSR_P4_U2L_ESCR0 0x000003b0 937#define MSR_P4_U2L_ESCR1 0x000003b1 938 939#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 940 941/* Intel Core-based CPU performance counters */ 942#define MSR_CORE_PERF_FIXED_CTR0 0x00000309 943#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a 944#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b 945#define MSR_CORE_PERF_FIXED_CTR3 0x0000030c 946#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d 947#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e 948#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f 949#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 950 951#define MSR_PERF_METRICS 0x00000329 952 953/* PERF_GLOBAL_OVF_CTL bits */ 954#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 55 955#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT) 956#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 62 957#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT) 958#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 63 959#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT) 960 961/* Geode defined MSRs */ 962#define MSR_GEODE_BUSCONT_CONF0 0x00001900 963 964/* Intel VT MSRs */ 965#define MSR_IA32_VMX_BASIC 0x00000480 966#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 967#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 968#define MSR_IA32_VMX_EXIT_CTLS 0x00000483 969#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 970#define MSR_IA32_VMX_MISC 0x00000485 971#define MSR_IA32_VMX_CR0_FIXED0 0x00000486 972#define MSR_IA32_VMX_CR0_FIXED1 0x00000487 973#define MSR_IA32_VMX_CR4_FIXED0 0x00000488 974#define MSR_IA32_VMX_CR4_FIXED1 0x00000489 975#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 976#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 977#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 978#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 979#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 980#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 981#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 982#define MSR_IA32_VMX_VMFUNC 0x00000491 983 984/* VMX_BASIC bits and bitmasks */ 985#define VMX_BASIC_VMCS_SIZE_SHIFT 32 986#define VMX_BASIC_TRUE_CTLS (1ULL << 55) 987#define VMX_BASIC_64 0x0001000000000000LLU 988#define VMX_BASIC_MEM_TYPE_SHIFT 50 989#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU 990#define VMX_BASIC_MEM_TYPE_WB 6LLU 991#define VMX_BASIC_INOUT 0x0040000000000000LLU 992 993/* MSR_IA32_VMX_MISC bits */ 994#define MSR_IA32_VMX_MISC_INTEL_PT (1ULL << 14) 995#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) 996#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F 997/* AMD-V MSRs */ 998 999#define MSR_VM_CR 0xc0010114 1000#define MSR_VM_IGNNE 0xc0010115 1001#define MSR_VM_HSAVE_PA 0xc0010117 1002 1003#endif /* _ASM_X86_MSR_INDEX_H */ 1004