18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * bbc.h: Defines for BootBus Controller found on UltraSPARC-III 48c2ecf20Sopenharmony_ci * systems. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Copyright (C) 2000 David S. Miller (davem@redhat.com) 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#ifndef _SPARC64_BBC_H 108c2ecf20Sopenharmony_ci#define _SPARC64_BBC_H 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci/* Register sizes are indicated by "B" (Byte, 1-byte), 138c2ecf20Sopenharmony_ci * "H" (Half-word, 2 bytes), "W" (Word, 4 bytes) or 148c2ecf20Sopenharmony_ci * "Q" (Quad, 8 bytes) inside brackets. 158c2ecf20Sopenharmony_ci */ 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#define BBC_AID 0x00 /* [B] Agent ID */ 188c2ecf20Sopenharmony_ci#define BBC_DEVP 0x01 /* [B] Device Present */ 198c2ecf20Sopenharmony_ci#define BBC_ARB 0x02 /* [B] Arbitration */ 208c2ecf20Sopenharmony_ci#define BBC_QUIESCE 0x03 /* [B] Quiesce */ 218c2ecf20Sopenharmony_ci#define BBC_WDACTION 0x04 /* [B] Watchdog Action */ 228c2ecf20Sopenharmony_ci#define BBC_SPG 0x06 /* [B] Soft POR Gen */ 238c2ecf20Sopenharmony_ci#define BBC_SXG 0x07 /* [B] Soft XIR Gen */ 248c2ecf20Sopenharmony_ci#define BBC_PSRC 0x08 /* [W] POR Source */ 258c2ecf20Sopenharmony_ci#define BBC_XSRC 0x0c /* [B] XIR Source */ 268c2ecf20Sopenharmony_ci#define BBC_CSC 0x0d /* [B] Clock Synthesizers Control*/ 278c2ecf20Sopenharmony_ci#define BBC_ES_CTRL 0x0e /* [H] Energy Star Control */ 288c2ecf20Sopenharmony_ci#define BBC_ES_ACT 0x10 /* [W] E* Assert Change Time */ 298c2ecf20Sopenharmony_ci#define BBC_ES_DACT 0x14 /* [B] E* De-Assert Change Time */ 308c2ecf20Sopenharmony_ci#define BBC_ES_DABT 0x15 /* [B] E* De-Assert Bypass Time */ 318c2ecf20Sopenharmony_ci#define BBC_ES_ABT 0x16 /* [H] E* Assert Bypass Time */ 328c2ecf20Sopenharmony_ci#define BBC_ES_PST 0x18 /* [W] E* PLL Settle Time */ 338c2ecf20Sopenharmony_ci#define BBC_ES_FSL 0x1c /* [W] E* Frequency Switch Latency*/ 348c2ecf20Sopenharmony_ci#define BBC_EBUST 0x20 /* [Q] EBUS Timing */ 358c2ecf20Sopenharmony_ci#define BBC_JTAG_CMD 0x28 /* [W] JTAG+ Command */ 368c2ecf20Sopenharmony_ci#define BBC_JTAG_CTRL 0x2c /* [B] JTAG+ Control */ 378c2ecf20Sopenharmony_ci#define BBC_I2C_SEL 0x2d /* [B] I2C Selection */ 388c2ecf20Sopenharmony_ci#define BBC_I2C_0_S1 0x2e /* [B] I2C ctrlr-0 reg S1 */ 398c2ecf20Sopenharmony_ci#define BBC_I2C_0_S0 0x2f /* [B] I2C ctrlr-0 regs S0,S0',S2,S3*/ 408c2ecf20Sopenharmony_ci#define BBC_I2C_1_S1 0x30 /* [B] I2C ctrlr-1 reg S1 */ 418c2ecf20Sopenharmony_ci#define BBC_I2C_1_S0 0x31 /* [B] I2C ctrlr-1 regs S0,S0',S2,S3*/ 428c2ecf20Sopenharmony_ci#define BBC_KBD_BEEP 0x32 /* [B] Keyboard Beep */ 438c2ecf20Sopenharmony_ci#define BBC_KBD_BCNT 0x34 /* [W] Keyboard Beep Counter */ 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci#define BBC_REGS_SIZE 0x40 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci/* There is a 2K scratch ram area at offset 0x80000 but I doubt 488c2ecf20Sopenharmony_ci * we will use it for anything. 498c2ecf20Sopenharmony_ci */ 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ci/* Agent ID register. This register shows the Safari Agent ID 528c2ecf20Sopenharmony_ci * for the processors. The value returned depends upon which 538c2ecf20Sopenharmony_ci * cpu is reading the register. 548c2ecf20Sopenharmony_ci */ 558c2ecf20Sopenharmony_ci#define BBC_AID_ID 0x07 /* Safari ID */ 568c2ecf20Sopenharmony_ci#define BBC_AID_RESV 0xf8 /* Reserved */ 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci/* Device Present register. One can determine which cpus are actually 598c2ecf20Sopenharmony_ci * present in the machine by interrogating this register. 608c2ecf20Sopenharmony_ci */ 618c2ecf20Sopenharmony_ci#define BBC_DEVP_CPU0 0x01 /* Processor 0 present */ 628c2ecf20Sopenharmony_ci#define BBC_DEVP_CPU1 0x02 /* Processor 1 present */ 638c2ecf20Sopenharmony_ci#define BBC_DEVP_CPU2 0x04 /* Processor 2 present */ 648c2ecf20Sopenharmony_ci#define BBC_DEVP_CPU3 0x08 /* Processor 3 present */ 658c2ecf20Sopenharmony_ci#define BBC_DEVP_RESV 0xf0 /* Reserved */ 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci/* Arbitration register. This register is used to block access to 688c2ecf20Sopenharmony_ci * the BBC from a particular cpu. 698c2ecf20Sopenharmony_ci */ 708c2ecf20Sopenharmony_ci#define BBC_ARB_CPU0 0x01 /* Enable cpu 0 BBC arbitratrion */ 718c2ecf20Sopenharmony_ci#define BBC_ARB_CPU1 0x02 /* Enable cpu 1 BBC arbitratrion */ 728c2ecf20Sopenharmony_ci#define BBC_ARB_CPU2 0x04 /* Enable cpu 2 BBC arbitratrion */ 738c2ecf20Sopenharmony_ci#define BBC_ARB_CPU3 0x08 /* Enable cpu 3 BBC arbitratrion */ 748c2ecf20Sopenharmony_ci#define BBC_ARB_RESV 0xf0 /* Reserved */ 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci/* Quiesce register. Bus and BBC segments for cpus can be disabled 778c2ecf20Sopenharmony_ci * with this register, ie. for hot plugging. 788c2ecf20Sopenharmony_ci */ 798c2ecf20Sopenharmony_ci#define BBC_QUIESCE_S02 0x01 /* Quiesce Safari segment for cpu 0 and 2 */ 808c2ecf20Sopenharmony_ci#define BBC_QUIESCE_S13 0x02 /* Quiesce Safari segment for cpu 1 and 3 */ 818c2ecf20Sopenharmony_ci#define BBC_QUIESCE_B02 0x04 /* Quiesce BBC segment for cpu 0 and 2 */ 828c2ecf20Sopenharmony_ci#define BBC_QUIESCE_B13 0x08 /* Quiesce BBC segment for cpu 1 and 3 */ 838c2ecf20Sopenharmony_ci#define BBC_QUIESCE_FD0 0x10 /* Disable Fatal_Error[0] reporting */ 848c2ecf20Sopenharmony_ci#define BBC_QUIESCE_FD1 0x20 /* Disable Fatal_Error[1] reporting */ 858c2ecf20Sopenharmony_ci#define BBC_QUIESCE_FD2 0x40 /* Disable Fatal_Error[2] reporting */ 868c2ecf20Sopenharmony_ci#define BBC_QUIESCE_FD3 0x80 /* Disable Fatal_Error[3] reporting */ 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci/* Watchdog Action register. When the watchdog device timer expires 898c2ecf20Sopenharmony_ci * a line is enabled to the BBC. The action BBC takes when this line 908c2ecf20Sopenharmony_ci * is asserted can be controlled by this regiser. 918c2ecf20Sopenharmony_ci */ 928c2ecf20Sopenharmony_ci#define BBC_WDACTION_RST 0x01 /* When set, watchdog causes system reset. 938c2ecf20Sopenharmony_ci * When clear, BBC ignores watchdog signal. 948c2ecf20Sopenharmony_ci */ 958c2ecf20Sopenharmony_ci#define BBC_WDACTION_RESV 0xfe /* Reserved */ 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci/* Soft_POR_GEN register. The POR (Power On Reset) signal may be asserted 988c2ecf20Sopenharmony_ci * for specific processors or all processors via this register. 998c2ecf20Sopenharmony_ci */ 1008c2ecf20Sopenharmony_ci#define BBC_SPG_CPU0 0x01 /* Assert POR for processor 0 */ 1018c2ecf20Sopenharmony_ci#define BBC_SPG_CPU1 0x02 /* Assert POR for processor 1 */ 1028c2ecf20Sopenharmony_ci#define BBC_SPG_CPU2 0x04 /* Assert POR for processor 2 */ 1038c2ecf20Sopenharmony_ci#define BBC_SPG_CPU3 0x08 /* Assert POR for processor 3 */ 1048c2ecf20Sopenharmony_ci#define BBC_SPG_CPUALL 0x10 /* Reset all processors and reset 1058c2ecf20Sopenharmony_ci * the entire system. 1068c2ecf20Sopenharmony_ci */ 1078c2ecf20Sopenharmony_ci#define BBC_SPG_RESV 0xe0 /* Reserved */ 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci/* Soft_XIR_GEN register. The XIR (eXternally Initiated Reset) signal 1108c2ecf20Sopenharmony_ci * may be asserted to specific processors via this register. 1118c2ecf20Sopenharmony_ci */ 1128c2ecf20Sopenharmony_ci#define BBC_SXG_CPU0 0x01 /* Assert XIR for processor 0 */ 1138c2ecf20Sopenharmony_ci#define BBC_SXG_CPU1 0x02 /* Assert XIR for processor 1 */ 1148c2ecf20Sopenharmony_ci#define BBC_SXG_CPU2 0x04 /* Assert XIR for processor 2 */ 1158c2ecf20Sopenharmony_ci#define BBC_SXG_CPU3 0x08 /* Assert XIR for processor 3 */ 1168c2ecf20Sopenharmony_ci#define BBC_SXG_RESV 0xf0 /* Reserved */ 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci/* POR Source register. One may identify the cause of the most recent 1198c2ecf20Sopenharmony_ci * reset by reading this register. 1208c2ecf20Sopenharmony_ci */ 1218c2ecf20Sopenharmony_ci#define BBC_PSRC_SPG0 0x0001 /* CPU 0 reset via BBC_SPG register */ 1228c2ecf20Sopenharmony_ci#define BBC_PSRC_SPG1 0x0002 /* CPU 1 reset via BBC_SPG register */ 1238c2ecf20Sopenharmony_ci#define BBC_PSRC_SPG2 0x0004 /* CPU 2 reset via BBC_SPG register */ 1248c2ecf20Sopenharmony_ci#define BBC_PSRC_SPG3 0x0008 /* CPU 3 reset via BBC_SPG register */ 1258c2ecf20Sopenharmony_ci#define BBC_PSRC_SPGSYS 0x0010 /* System reset via BBC_SPG register */ 1268c2ecf20Sopenharmony_ci#define BBC_PSRC_JTAG 0x0020 /* System reset via JTAG+ */ 1278c2ecf20Sopenharmony_ci#define BBC_PSRC_BUTTON 0x0040 /* System reset via push-button dongle */ 1288c2ecf20Sopenharmony_ci#define BBC_PSRC_PWRUP 0x0080 /* System reset via power-up */ 1298c2ecf20Sopenharmony_ci#define BBC_PSRC_FE0 0x0100 /* CPU 0 reported Fatal_Error */ 1308c2ecf20Sopenharmony_ci#define BBC_PSRC_FE1 0x0200 /* CPU 1 reported Fatal_Error */ 1318c2ecf20Sopenharmony_ci#define BBC_PSRC_FE2 0x0400 /* CPU 2 reported Fatal_Error */ 1328c2ecf20Sopenharmony_ci#define BBC_PSRC_FE3 0x0800 /* CPU 3 reported Fatal_Error */ 1338c2ecf20Sopenharmony_ci#define BBC_PSRC_FE4 0x1000 /* Schizo reported Fatal_Error */ 1348c2ecf20Sopenharmony_ci#define BBC_PSRC_FE5 0x2000 /* Safari device 5 reported Fatal_Error */ 1358c2ecf20Sopenharmony_ci#define BBC_PSRC_FE6 0x4000 /* CPMS reported Fatal_Error */ 1368c2ecf20Sopenharmony_ci#define BBC_PSRC_SYNTH 0x8000 /* System reset when on-board clock synthesizers 1378c2ecf20Sopenharmony_ci * were updated. 1388c2ecf20Sopenharmony_ci */ 1398c2ecf20Sopenharmony_ci#define BBC_PSRC_WDT 0x10000 /* System reset via Super I/O watchdog */ 1408c2ecf20Sopenharmony_ci#define BBC_PSRC_RSC 0x20000 /* System reset via RSC remote monitoring 1418c2ecf20Sopenharmony_ci * device 1428c2ecf20Sopenharmony_ci */ 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci/* XIR Source register. The source of an XIR event sent to a processor may 1458c2ecf20Sopenharmony_ci * be determined via this register. 1468c2ecf20Sopenharmony_ci */ 1478c2ecf20Sopenharmony_ci#define BBC_XSRC_SXG0 0x01 /* CPU 0 received XIR via Soft_XIR_GEN reg */ 1488c2ecf20Sopenharmony_ci#define BBC_XSRC_SXG1 0x02 /* CPU 1 received XIR via Soft_XIR_GEN reg */ 1498c2ecf20Sopenharmony_ci#define BBC_XSRC_SXG2 0x04 /* CPU 2 received XIR via Soft_XIR_GEN reg */ 1508c2ecf20Sopenharmony_ci#define BBC_XSRC_SXG3 0x08 /* CPU 3 received XIR via Soft_XIR_GEN reg */ 1518c2ecf20Sopenharmony_ci#define BBC_XSRC_JTAG 0x10 /* All CPUs received XIR via JTAG+ */ 1528c2ecf20Sopenharmony_ci#define BBC_XSRC_W_OR_B 0x20 /* All CPUs received XIR either because: 1538c2ecf20Sopenharmony_ci * a) Super I/O watchdog fired, or 1548c2ecf20Sopenharmony_ci * b) XIR push button was activated 1558c2ecf20Sopenharmony_ci */ 1568c2ecf20Sopenharmony_ci#define BBC_XSRC_RESV 0xc0 /* Reserved */ 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci/* Clock Synthesizers Control register. This register provides the big-bang 1598c2ecf20Sopenharmony_ci * programming interface to the two clock synthesizers of the machine. 1608c2ecf20Sopenharmony_ci */ 1618c2ecf20Sopenharmony_ci#define BBC_CSC_SLOAD 0x01 /* Directly connected to S_LOAD pins */ 1628c2ecf20Sopenharmony_ci#define BBC_CSC_SDATA 0x02 /* Directly connected to S_DATA pins */ 1638c2ecf20Sopenharmony_ci#define BBC_CSC_SCLOCK 0x04 /* Directly connected to S_CLOCK pins */ 1648c2ecf20Sopenharmony_ci#define BBC_CSC_RESV 0x78 /* Reserved */ 1658c2ecf20Sopenharmony_ci#define BBC_CSC_RST 0x80 /* Generate system reset when S_LOAD==1 */ 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci/* Energy Star Control register. This register is used to generate the 1688c2ecf20Sopenharmony_ci * clock frequency change trigger to the main system devices (Schizo and 1698c2ecf20Sopenharmony_ci * the processors). The transition occurs when bits in this register 1708c2ecf20Sopenharmony_ci * go from 0 to 1, only one bit must be set at once else no action 1718c2ecf20Sopenharmony_ci * occurs. Basically the sequence of events is: 1728c2ecf20Sopenharmony_ci * a) Choose new frequency: full, 1/2 or 1/32 1738c2ecf20Sopenharmony_ci * b) Program this desired frequency into the cpus and Schizo. 1748c2ecf20Sopenharmony_ci * c) Set the same value in this register. 1758c2ecf20Sopenharmony_ci * d) 16 system clocks later, clear this register. 1768c2ecf20Sopenharmony_ci */ 1778c2ecf20Sopenharmony_ci#define BBC_ES_CTRL_1_1 0x01 /* Full frequency */ 1788c2ecf20Sopenharmony_ci#define BBC_ES_CTRL_1_2 0x02 /* 1/2 frequency */ 1798c2ecf20Sopenharmony_ci#define BBC_ES_CTRL_1_32 0x20 /* 1/32 frequency */ 1808c2ecf20Sopenharmony_ci#define BBC_ES_RESV 0xdc /* Reserved */ 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci/* Energy Star Assert Change Time register. This determines the number 1838c2ecf20Sopenharmony_ci * of BBC clock cycles (which is half the system frequency) between 1848c2ecf20Sopenharmony_ci * the detection of FREEZE_ACK being asserted and the assertion of 1858c2ecf20Sopenharmony_ci * the CLK_CHANGE_L[2:0] signals. 1868c2ecf20Sopenharmony_ci */ 1878c2ecf20Sopenharmony_ci#define BBC_ES_ACT_VAL 0xff 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci/* Energy Star Assert Bypass Time register. This determines the number 1908c2ecf20Sopenharmony_ci * of BBC clock cycles (which is half the system frequency) between 1918c2ecf20Sopenharmony_ci * the assertion of the CLK_CHANGE_L[2:0] signals and the assertion of 1928c2ecf20Sopenharmony_ci * the ESTAR_PLL_BYPASS signal. 1938c2ecf20Sopenharmony_ci */ 1948c2ecf20Sopenharmony_ci#define BBC_ES_ABT_VAL 0xffff 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci/* Energy Star PLL Settle Time register. This determines the number of 1978c2ecf20Sopenharmony_ci * BBC clock cycles (which is half the system frequency) between the 1988c2ecf20Sopenharmony_ci * de-assertion of CLK_CHANGE_L[2:0] and the de-assertion of the FREEZE_L 1998c2ecf20Sopenharmony_ci * signal. 2008c2ecf20Sopenharmony_ci */ 2018c2ecf20Sopenharmony_ci#define BBC_ES_PST_VAL 0xffffffff 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci/* Energy Star Frequency Switch Latency register. This is the number of 2048c2ecf20Sopenharmony_ci * BBC clocks between the de-assertion of CLK_CHANGE_L[2:0] and the first 2058c2ecf20Sopenharmony_ci * edge of the Safari clock at the new frequency. 2068c2ecf20Sopenharmony_ci */ 2078c2ecf20Sopenharmony_ci#define BBC_ES_FSL_VAL 0xffffffff 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci/* Keyboard Beep control register. This is a simple enabler for the audio 2108c2ecf20Sopenharmony_ci * beep sound. 2118c2ecf20Sopenharmony_ci */ 2128c2ecf20Sopenharmony_ci#define BBC_KBD_BEEP_ENABLE 0x01 /* Enable beep */ 2138c2ecf20Sopenharmony_ci#define BBC_KBD_BEEP_RESV 0xfe /* Reserved */ 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci/* Keyboard Beep Counter register. There is a free-running counter inside 2168c2ecf20Sopenharmony_ci * the BBC which runs at half the system clock. The bit set in this register 2178c2ecf20Sopenharmony_ci * determines when the audio sound is generated. So for example if bit 2188c2ecf20Sopenharmony_ci * 10 is set, the audio beep will oscillate at 1/(2**12). The keyboard beep 2198c2ecf20Sopenharmony_ci * generator automatically selects a different bit to use if the system clock 2208c2ecf20Sopenharmony_ci * is changed via Energy Star. 2218c2ecf20Sopenharmony_ci */ 2228c2ecf20Sopenharmony_ci#define BBC_KBD_BCNT_BITS 0x0007fc00 2238c2ecf20Sopenharmony_ci#define BBC_KBC_BCNT_RESV 0xfff803ff 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci#endif /* _SPARC64_BBC_H */ 2268c2ecf20Sopenharmony_ci 227