18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * linux/arch/sh/boards/se/7724/irq.c
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2009 Renesas Solutions Corp.
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Kuninori Morimoto <morimoto.kuninori@renesas.com>
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * Based on  linux/arch/sh/boards/se/7722/irq.c
108c2ecf20Sopenharmony_ci * Copyright (C) 2007  Nobuhiro Iwamatsu
118c2ecf20Sopenharmony_ci *
128c2ecf20Sopenharmony_ci * Hitachi UL SolutionEngine 7724 Support.
138c2ecf20Sopenharmony_ci */
148c2ecf20Sopenharmony_ci#include <linux/init.h>
158c2ecf20Sopenharmony_ci#include <linux/irq.h>
168c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
178c2ecf20Sopenharmony_ci#include <linux/export.h>
188c2ecf20Sopenharmony_ci#include <linux/topology.h>
198c2ecf20Sopenharmony_ci#include <linux/io.h>
208c2ecf20Sopenharmony_ci#include <linux/err.h>
218c2ecf20Sopenharmony_ci#include <mach-se/mach/se7724.h>
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_cistruct fpga_irq {
248c2ecf20Sopenharmony_ci	unsigned long  sraddr;
258c2ecf20Sopenharmony_ci	unsigned long  mraddr;
268c2ecf20Sopenharmony_ci	unsigned short mask;
278c2ecf20Sopenharmony_ci	unsigned int   base;
288c2ecf20Sopenharmony_ci};
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_cistatic unsigned int fpga2irq(unsigned int irq)
318c2ecf20Sopenharmony_ci{
328c2ecf20Sopenharmony_ci	if (irq >= IRQ0_BASE &&
338c2ecf20Sopenharmony_ci	    irq <= IRQ0_END)
348c2ecf20Sopenharmony_ci		return IRQ0_IRQ;
358c2ecf20Sopenharmony_ci	else if (irq >= IRQ1_BASE &&
368c2ecf20Sopenharmony_ci		 irq <= IRQ1_END)
378c2ecf20Sopenharmony_ci		return IRQ1_IRQ;
388c2ecf20Sopenharmony_ci	else
398c2ecf20Sopenharmony_ci		return IRQ2_IRQ;
408c2ecf20Sopenharmony_ci}
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_cistatic struct fpga_irq get_fpga_irq(unsigned int irq)
438c2ecf20Sopenharmony_ci{
448c2ecf20Sopenharmony_ci	struct fpga_irq set;
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci	switch (irq) {
478c2ecf20Sopenharmony_ci	case IRQ0_IRQ:
488c2ecf20Sopenharmony_ci		set.sraddr = IRQ0_SR;
498c2ecf20Sopenharmony_ci		set.mraddr = IRQ0_MR;
508c2ecf20Sopenharmony_ci		set.mask   = IRQ0_MASK;
518c2ecf20Sopenharmony_ci		set.base   = IRQ0_BASE;
528c2ecf20Sopenharmony_ci		break;
538c2ecf20Sopenharmony_ci	case IRQ1_IRQ:
548c2ecf20Sopenharmony_ci		set.sraddr = IRQ1_SR;
558c2ecf20Sopenharmony_ci		set.mraddr = IRQ1_MR;
568c2ecf20Sopenharmony_ci		set.mask   = IRQ1_MASK;
578c2ecf20Sopenharmony_ci		set.base   = IRQ1_BASE;
588c2ecf20Sopenharmony_ci		break;
598c2ecf20Sopenharmony_ci	default:
608c2ecf20Sopenharmony_ci		set.sraddr = IRQ2_SR;
618c2ecf20Sopenharmony_ci		set.mraddr = IRQ2_MR;
628c2ecf20Sopenharmony_ci		set.mask   = IRQ2_MASK;
638c2ecf20Sopenharmony_ci		set.base   = IRQ2_BASE;
648c2ecf20Sopenharmony_ci		break;
658c2ecf20Sopenharmony_ci	}
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci	return set;
688c2ecf20Sopenharmony_ci}
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_cistatic void disable_se7724_irq(struct irq_data *data)
718c2ecf20Sopenharmony_ci{
728c2ecf20Sopenharmony_ci	unsigned int irq = data->irq;
738c2ecf20Sopenharmony_ci	struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
748c2ecf20Sopenharmony_ci	unsigned int bit = irq - set.base;
758c2ecf20Sopenharmony_ci	__raw_writew(__raw_readw(set.mraddr) | 0x0001 << bit, set.mraddr);
768c2ecf20Sopenharmony_ci}
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_cistatic void enable_se7724_irq(struct irq_data *data)
798c2ecf20Sopenharmony_ci{
808c2ecf20Sopenharmony_ci	unsigned int irq = data->irq;
818c2ecf20Sopenharmony_ci	struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
828c2ecf20Sopenharmony_ci	unsigned int bit = irq - set.base;
838c2ecf20Sopenharmony_ci	__raw_writew(__raw_readw(set.mraddr) & ~(0x0001 << bit), set.mraddr);
848c2ecf20Sopenharmony_ci}
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_cistatic struct irq_chip se7724_irq_chip __read_mostly = {
878c2ecf20Sopenharmony_ci	.name		= "SE7724-FPGA",
888c2ecf20Sopenharmony_ci	.irq_mask	= disable_se7724_irq,
898c2ecf20Sopenharmony_ci	.irq_unmask	= enable_se7724_irq,
908c2ecf20Sopenharmony_ci};
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_cistatic void se7724_irq_demux(struct irq_desc *desc)
938c2ecf20Sopenharmony_ci{
948c2ecf20Sopenharmony_ci	unsigned int irq = irq_desc_get_irq(desc);
958c2ecf20Sopenharmony_ci	struct fpga_irq set = get_fpga_irq(irq);
968c2ecf20Sopenharmony_ci	unsigned short intv = __raw_readw(set.sraddr);
978c2ecf20Sopenharmony_ci	unsigned int ext_irq = set.base;
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	intv &= set.mask;
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	for (; intv; intv >>= 1, ext_irq++) {
1028c2ecf20Sopenharmony_ci		if (!(intv & 1))
1038c2ecf20Sopenharmony_ci			continue;
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci		generic_handle_irq(ext_irq);
1068c2ecf20Sopenharmony_ci	}
1078c2ecf20Sopenharmony_ci}
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci/*
1108c2ecf20Sopenharmony_ci * Initialize IRQ setting
1118c2ecf20Sopenharmony_ci */
1128c2ecf20Sopenharmony_civoid __init init_se7724_IRQ(void)
1138c2ecf20Sopenharmony_ci{
1148c2ecf20Sopenharmony_ci	int irq_base, i;
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci	__raw_writew(0xffff, IRQ0_MR);  /* mask all */
1178c2ecf20Sopenharmony_ci	__raw_writew(0xffff, IRQ1_MR);  /* mask all */
1188c2ecf20Sopenharmony_ci	__raw_writew(0xffff, IRQ2_MR);  /* mask all */
1198c2ecf20Sopenharmony_ci	__raw_writew(0x0000, IRQ0_SR);  /* clear irq */
1208c2ecf20Sopenharmony_ci	__raw_writew(0x0000, IRQ1_SR);  /* clear irq */
1218c2ecf20Sopenharmony_ci	__raw_writew(0x0000, IRQ2_SR);  /* clear irq */
1228c2ecf20Sopenharmony_ci	__raw_writew(0x002a, IRQ_MODE); /* set irq type */
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	irq_base = irq_alloc_descs(SE7724_FPGA_IRQ_BASE, SE7724_FPGA_IRQ_BASE,
1258c2ecf20Sopenharmony_ci				   SE7724_FPGA_IRQ_NR, numa_node_id());
1268c2ecf20Sopenharmony_ci	if (IS_ERR_VALUE(irq_base)) {
1278c2ecf20Sopenharmony_ci		pr_err("%s: failed hooking irqs for FPGA\n", __func__);
1288c2ecf20Sopenharmony_ci		return;
1298c2ecf20Sopenharmony_ci	}
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci	for (i = 0; i < SE7724_FPGA_IRQ_NR; i++)
1328c2ecf20Sopenharmony_ci		irq_set_chip_and_handler_name(irq_base + i, &se7724_irq_chip,
1338c2ecf20Sopenharmony_ci					      handle_level_irq, "level");
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	irq_set_chained_handler(IRQ0_IRQ, se7724_irq_demux);
1368c2ecf20Sopenharmony_ci	irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	irq_set_chained_handler(IRQ1_IRQ, se7724_irq_demux);
1398c2ecf20Sopenharmony_ci	irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW);
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci	irq_set_chained_handler(IRQ2_IRQ, se7724_irq_demux);
1428c2ecf20Sopenharmony_ci	irq_set_irq_type(IRQ2_IRQ, IRQ_TYPE_LEVEL_LOW);
1438c2ecf20Sopenharmony_ci}
144