18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Hitachi UL SolutionEngine 7343 FPGA IRQ Support. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2008 Yoshihiro Shimoda 68c2ecf20Sopenharmony_ci * Copyright (C) 2012 Paul Mundt 78c2ecf20Sopenharmony_ci * 88c2ecf20Sopenharmony_ci * Based on linux/arch/sh/boards/se/7343/irq.c 98c2ecf20Sopenharmony_ci * Copyright (C) 2007 Nobuhiro Iwamatsu 108c2ecf20Sopenharmony_ci */ 118c2ecf20Sopenharmony_ci#define DRV_NAME "SE7343-FPGA" 128c2ecf20Sopenharmony_ci#define pr_fmt(fmt) DRV_NAME ": " fmt 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#include <linux/init.h> 158c2ecf20Sopenharmony_ci#include <linux/irq.h> 168c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 178c2ecf20Sopenharmony_ci#include <linux/irqdomain.h> 188c2ecf20Sopenharmony_ci#include <linux/io.h> 198c2ecf20Sopenharmony_ci#include <linux/sizes.h> 208c2ecf20Sopenharmony_ci#include <mach-se/mach/se7343.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#define PA_CPLD_BASE_ADDR 0x11400000 238c2ecf20Sopenharmony_ci#define PA_CPLD_ST_REG 0x08 /* CPLD Interrupt status register */ 248c2ecf20Sopenharmony_ci#define PA_CPLD_IMSK_REG 0x0a /* CPLD Interrupt mask register */ 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_cistatic void __iomem *se7343_irq_regs; 278c2ecf20Sopenharmony_cistruct irq_domain *se7343_irq_domain; 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_cistatic void se7343_irq_demux(struct irq_desc *desc) 308c2ecf20Sopenharmony_ci{ 318c2ecf20Sopenharmony_ci struct irq_data *data = irq_desc_get_irq_data(desc); 328c2ecf20Sopenharmony_ci struct irq_chip *chip = irq_data_get_irq_chip(data); 338c2ecf20Sopenharmony_ci unsigned long mask; 348c2ecf20Sopenharmony_ci int bit; 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci chip->irq_mask_ack(data); 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci mask = ioread16(se7343_irq_regs + PA_CPLD_ST_REG); 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci for_each_set_bit(bit, &mask, SE7343_FPGA_IRQ_NR) 418c2ecf20Sopenharmony_ci generic_handle_irq(irq_linear_revmap(se7343_irq_domain, bit)); 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci chip->irq_unmask(data); 448c2ecf20Sopenharmony_ci} 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic void __init se7343_domain_init(void) 478c2ecf20Sopenharmony_ci{ 488c2ecf20Sopenharmony_ci int i; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci se7343_irq_domain = irq_domain_add_linear(NULL, SE7343_FPGA_IRQ_NR, 518c2ecf20Sopenharmony_ci &irq_domain_simple_ops, NULL); 528c2ecf20Sopenharmony_ci if (unlikely(!se7343_irq_domain)) { 538c2ecf20Sopenharmony_ci printk("Failed to get IRQ domain\n"); 548c2ecf20Sopenharmony_ci return; 558c2ecf20Sopenharmony_ci } 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci for (i = 0; i < SE7343_FPGA_IRQ_NR; i++) { 588c2ecf20Sopenharmony_ci int irq = irq_create_mapping(se7343_irq_domain, i); 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci if (unlikely(irq == 0)) { 618c2ecf20Sopenharmony_ci printk("Failed to allocate IRQ %d\n", i); 628c2ecf20Sopenharmony_ci return; 638c2ecf20Sopenharmony_ci } 648c2ecf20Sopenharmony_ci } 658c2ecf20Sopenharmony_ci} 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_cistatic void __init se7343_gc_init(void) 688c2ecf20Sopenharmony_ci{ 698c2ecf20Sopenharmony_ci struct irq_chip_generic *gc; 708c2ecf20Sopenharmony_ci struct irq_chip_type *ct; 718c2ecf20Sopenharmony_ci unsigned int irq_base; 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci irq_base = irq_linear_revmap(se7343_irq_domain, 0); 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci gc = irq_alloc_generic_chip(DRV_NAME, 1, irq_base, se7343_irq_regs, 768c2ecf20Sopenharmony_ci handle_level_irq); 778c2ecf20Sopenharmony_ci if (unlikely(!gc)) 788c2ecf20Sopenharmony_ci return; 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ci ct = gc->chip_types; 818c2ecf20Sopenharmony_ci ct->chip.irq_mask = irq_gc_mask_set_bit; 828c2ecf20Sopenharmony_ci ct->chip.irq_unmask = irq_gc_mask_clr_bit; 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci ct->regs.mask = PA_CPLD_IMSK_REG; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci irq_setup_generic_chip(gc, IRQ_MSK(SE7343_FPGA_IRQ_NR), 878c2ecf20Sopenharmony_ci IRQ_GC_INIT_MASK_CACHE, 888c2ecf20Sopenharmony_ci IRQ_NOREQUEST | IRQ_NOPROBE, 0); 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci irq_set_chained_handler(IRQ0_IRQ, se7343_irq_demux); 918c2ecf20Sopenharmony_ci irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW); 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci irq_set_chained_handler(IRQ1_IRQ, se7343_irq_demux); 948c2ecf20Sopenharmony_ci irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW); 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci irq_set_chained_handler(IRQ4_IRQ, se7343_irq_demux); 978c2ecf20Sopenharmony_ci irq_set_irq_type(IRQ4_IRQ, IRQ_TYPE_LEVEL_LOW); 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci irq_set_chained_handler(IRQ5_IRQ, se7343_irq_demux); 1008c2ecf20Sopenharmony_ci irq_set_irq_type(IRQ5_IRQ, IRQ_TYPE_LEVEL_LOW); 1018c2ecf20Sopenharmony_ci} 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci/* 1048c2ecf20Sopenharmony_ci * Initialize IRQ setting 1058c2ecf20Sopenharmony_ci */ 1068c2ecf20Sopenharmony_civoid __init init_7343se_IRQ(void) 1078c2ecf20Sopenharmony_ci{ 1088c2ecf20Sopenharmony_ci se7343_irq_regs = ioremap(PA_CPLD_BASE_ADDR, SZ_16); 1098c2ecf20Sopenharmony_ci if (unlikely(!se7343_irq_regs)) { 1108c2ecf20Sopenharmony_ci pr_err("Failed to remap CPLD\n"); 1118c2ecf20Sopenharmony_ci return; 1128c2ecf20Sopenharmony_ci } 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci /* 1158c2ecf20Sopenharmony_ci * All FPGA IRQs disabled by default 1168c2ecf20Sopenharmony_ci */ 1178c2ecf20Sopenharmony_ci iowrite16(0, se7343_irq_regs + PA_CPLD_IMSK_REG); 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci __raw_writew(0x2000, 0xb03fffec); /* mrshpc irq enable */ 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci se7343_domain_init(); 1228c2ecf20Sopenharmony_ci se7343_gc_init(); 1238c2ecf20Sopenharmony_ci} 124