18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * linux/arch/sh/boards/se/7206/irq.c 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2005,2006 Yoshinori Sato 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Hitachi SolutionEngine Support. 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci#include <linux/init.h> 118c2ecf20Sopenharmony_ci#include <linux/irq.h> 128c2ecf20Sopenharmony_ci#include <linux/io.h> 138c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 148c2ecf20Sopenharmony_ci#include <mach-se/mach/se7206.h> 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ci#define INTSTS0 0x31800000 178c2ecf20Sopenharmony_ci#define INTSTS1 0x31800002 188c2ecf20Sopenharmony_ci#define INTMSK0 0x31800004 198c2ecf20Sopenharmony_ci#define INTMSK1 0x31800006 208c2ecf20Sopenharmony_ci#define INTSEL 0x31800008 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#define IRQ0_IRQ 64 238c2ecf20Sopenharmony_ci#define IRQ1_IRQ 65 248c2ecf20Sopenharmony_ci#define IRQ3_IRQ 67 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define INTC_IPR01 0xfffe0818 278c2ecf20Sopenharmony_ci#define INTC_ICR1 0xfffe0802 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_cistatic void disable_se7206_irq(struct irq_data *data) 308c2ecf20Sopenharmony_ci{ 318c2ecf20Sopenharmony_ci unsigned int irq = data->irq; 328c2ecf20Sopenharmony_ci unsigned short val; 338c2ecf20Sopenharmony_ci unsigned short mask = 0xffff ^ (0x0f << 4 * (3 - (IRQ0_IRQ - irq))); 348c2ecf20Sopenharmony_ci unsigned short msk0,msk1; 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci /* Set the priority in IPR to 0 */ 378c2ecf20Sopenharmony_ci val = __raw_readw(INTC_IPR01); 388c2ecf20Sopenharmony_ci val &= mask; 398c2ecf20Sopenharmony_ci __raw_writew(val, INTC_IPR01); 408c2ecf20Sopenharmony_ci /* FPGA mask set */ 418c2ecf20Sopenharmony_ci msk0 = __raw_readw(INTMSK0); 428c2ecf20Sopenharmony_ci msk1 = __raw_readw(INTMSK1); 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci switch (irq) { 458c2ecf20Sopenharmony_ci case IRQ0_IRQ: 468c2ecf20Sopenharmony_ci msk0 |= 0x0010; 478c2ecf20Sopenharmony_ci break; 488c2ecf20Sopenharmony_ci case IRQ1_IRQ: 498c2ecf20Sopenharmony_ci msk0 |= 0x000f; 508c2ecf20Sopenharmony_ci break; 518c2ecf20Sopenharmony_ci case IRQ3_IRQ: 528c2ecf20Sopenharmony_ci msk0 |= 0x0f00; 538c2ecf20Sopenharmony_ci msk1 |= 0x00ff; 548c2ecf20Sopenharmony_ci break; 558c2ecf20Sopenharmony_ci } 568c2ecf20Sopenharmony_ci __raw_writew(msk0, INTMSK0); 578c2ecf20Sopenharmony_ci __raw_writew(msk1, INTMSK1); 588c2ecf20Sopenharmony_ci} 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistatic void enable_se7206_irq(struct irq_data *data) 618c2ecf20Sopenharmony_ci{ 628c2ecf20Sopenharmony_ci unsigned int irq = data->irq; 638c2ecf20Sopenharmony_ci unsigned short val; 648c2ecf20Sopenharmony_ci unsigned short value = (0x0001 << 4 * (3 - (IRQ0_IRQ - irq))); 658c2ecf20Sopenharmony_ci unsigned short msk0,msk1; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci /* Set priority in IPR back to original value */ 688c2ecf20Sopenharmony_ci val = __raw_readw(INTC_IPR01); 698c2ecf20Sopenharmony_ci val |= value; 708c2ecf20Sopenharmony_ci __raw_writew(val, INTC_IPR01); 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci /* FPGA mask reset */ 738c2ecf20Sopenharmony_ci msk0 = __raw_readw(INTMSK0); 748c2ecf20Sopenharmony_ci msk1 = __raw_readw(INTMSK1); 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci switch (irq) { 778c2ecf20Sopenharmony_ci case IRQ0_IRQ: 788c2ecf20Sopenharmony_ci msk0 &= ~0x0010; 798c2ecf20Sopenharmony_ci break; 808c2ecf20Sopenharmony_ci case IRQ1_IRQ: 818c2ecf20Sopenharmony_ci msk0 &= ~0x000f; 828c2ecf20Sopenharmony_ci break; 838c2ecf20Sopenharmony_ci case IRQ3_IRQ: 848c2ecf20Sopenharmony_ci msk0 &= ~0x0f00; 858c2ecf20Sopenharmony_ci msk1 &= ~0x00ff; 868c2ecf20Sopenharmony_ci break; 878c2ecf20Sopenharmony_ci } 888c2ecf20Sopenharmony_ci __raw_writew(msk0, INTMSK0); 898c2ecf20Sopenharmony_ci __raw_writew(msk1, INTMSK1); 908c2ecf20Sopenharmony_ci} 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_cistatic void eoi_se7206_irq(struct irq_data *data) 938c2ecf20Sopenharmony_ci{ 948c2ecf20Sopenharmony_ci unsigned short sts0,sts1; 958c2ecf20Sopenharmony_ci unsigned int irq = data->irq; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci if (!irqd_irq_disabled(data) && !irqd_irq_inprogress(data)) 988c2ecf20Sopenharmony_ci enable_se7206_irq(data); 998c2ecf20Sopenharmony_ci /* FPGA isr clear */ 1008c2ecf20Sopenharmony_ci sts0 = __raw_readw(INTSTS0); 1018c2ecf20Sopenharmony_ci sts1 = __raw_readw(INTSTS1); 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci switch (irq) { 1048c2ecf20Sopenharmony_ci case IRQ0_IRQ: 1058c2ecf20Sopenharmony_ci sts0 &= ~0x0010; 1068c2ecf20Sopenharmony_ci break; 1078c2ecf20Sopenharmony_ci case IRQ1_IRQ: 1088c2ecf20Sopenharmony_ci sts0 &= ~0x000f; 1098c2ecf20Sopenharmony_ci break; 1108c2ecf20Sopenharmony_ci case IRQ3_IRQ: 1118c2ecf20Sopenharmony_ci sts0 &= ~0x0f00; 1128c2ecf20Sopenharmony_ci sts1 &= ~0x00ff; 1138c2ecf20Sopenharmony_ci break; 1148c2ecf20Sopenharmony_ci } 1158c2ecf20Sopenharmony_ci __raw_writew(sts0, INTSTS0); 1168c2ecf20Sopenharmony_ci __raw_writew(sts1, INTSTS1); 1178c2ecf20Sopenharmony_ci} 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_cistatic struct irq_chip se7206_irq_chip __read_mostly = { 1208c2ecf20Sopenharmony_ci .name = "SE7206-FPGA", 1218c2ecf20Sopenharmony_ci .irq_mask = disable_se7206_irq, 1228c2ecf20Sopenharmony_ci .irq_unmask = enable_se7206_irq, 1238c2ecf20Sopenharmony_ci .irq_eoi = eoi_se7206_irq, 1248c2ecf20Sopenharmony_ci}; 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_cistatic void make_se7206_irq(unsigned int irq) 1278c2ecf20Sopenharmony_ci{ 1288c2ecf20Sopenharmony_ci disable_irq_nosync(irq); 1298c2ecf20Sopenharmony_ci irq_set_chip_and_handler_name(irq, &se7206_irq_chip, 1308c2ecf20Sopenharmony_ci handle_level_irq, "level"); 1318c2ecf20Sopenharmony_ci disable_se7206_irq(irq_get_irq_data(irq)); 1328c2ecf20Sopenharmony_ci} 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci/* 1358c2ecf20Sopenharmony_ci * Initialize IRQ setting 1368c2ecf20Sopenharmony_ci */ 1378c2ecf20Sopenharmony_civoid __init init_se7206_IRQ(void) 1388c2ecf20Sopenharmony_ci{ 1398c2ecf20Sopenharmony_ci make_se7206_irq(IRQ0_IRQ); /* SMC91C111 */ 1408c2ecf20Sopenharmony_ci make_se7206_irq(IRQ1_IRQ); /* ATA */ 1418c2ecf20Sopenharmony_ci make_se7206_irq(IRQ3_IRQ); /* SLOT / PCM */ 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci __raw_writew(__raw_readw(INTC_ICR1) | 0x000b, INTC_ICR1); /* ICR1 */ 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci /* FPGA System register setup*/ 1468c2ecf20Sopenharmony_ci __raw_writew(0x0000,INTSTS0); /* Clear INTSTS0 */ 1478c2ecf20Sopenharmony_ci __raw_writew(0x0000,INTSTS1); /* Clear INTSTS1 */ 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci /* IRQ0=LAN, IRQ1=ATA, IRQ3=SLT,PCM */ 1508c2ecf20Sopenharmony_ci __raw_writew(0x0001,INTSEL); 1518c2ecf20Sopenharmony_ci} 152