18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 2016,2017 IBM Corporation. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#define pr_fmt(fmt) "xive: " fmt 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/types.h> 98c2ecf20Sopenharmony_ci#include <linux/irq.h> 108c2ecf20Sopenharmony_ci#include <linux/smp.h> 118c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 128c2ecf20Sopenharmony_ci#include <linux/init.h> 138c2ecf20Sopenharmony_ci#include <linux/of.h> 148c2ecf20Sopenharmony_ci#include <linux/slab.h> 158c2ecf20Sopenharmony_ci#include <linux/spinlock.h> 168c2ecf20Sopenharmony_ci#include <linux/cpumask.h> 178c2ecf20Sopenharmony_ci#include <linux/mm.h> 188c2ecf20Sopenharmony_ci#include <linux/delay.h> 198c2ecf20Sopenharmony_ci#include <linux/libfdt.h> 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#include <asm/machdep.h> 228c2ecf20Sopenharmony_ci#include <asm/prom.h> 238c2ecf20Sopenharmony_ci#include <asm/io.h> 248c2ecf20Sopenharmony_ci#include <asm/smp.h> 258c2ecf20Sopenharmony_ci#include <asm/irq.h> 268c2ecf20Sopenharmony_ci#include <asm/errno.h> 278c2ecf20Sopenharmony_ci#include <asm/xive.h> 288c2ecf20Sopenharmony_ci#include <asm/xive-regs.h> 298c2ecf20Sopenharmony_ci#include <asm/hvcall.h> 308c2ecf20Sopenharmony_ci#include <asm/svm.h> 318c2ecf20Sopenharmony_ci#include <asm/ultravisor.h> 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci#include "xive-internal.h" 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_cistatic u32 xive_queue_shift; 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_cistruct xive_irq_bitmap { 388c2ecf20Sopenharmony_ci unsigned long *bitmap; 398c2ecf20Sopenharmony_ci unsigned int base; 408c2ecf20Sopenharmony_ci unsigned int count; 418c2ecf20Sopenharmony_ci spinlock_t lock; 428c2ecf20Sopenharmony_ci struct list_head list; 438c2ecf20Sopenharmony_ci}; 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_cistatic LIST_HEAD(xive_irq_bitmaps); 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistatic int xive_irq_bitmap_add(int base, int count) 488c2ecf20Sopenharmony_ci{ 498c2ecf20Sopenharmony_ci struct xive_irq_bitmap *xibm; 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ci xibm = kzalloc(sizeof(*xibm), GFP_KERNEL); 528c2ecf20Sopenharmony_ci if (!xibm) 538c2ecf20Sopenharmony_ci return -ENOMEM; 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci spin_lock_init(&xibm->lock); 568c2ecf20Sopenharmony_ci xibm->base = base; 578c2ecf20Sopenharmony_ci xibm->count = count; 588c2ecf20Sopenharmony_ci xibm->bitmap = kzalloc(xibm->count, GFP_KERNEL); 598c2ecf20Sopenharmony_ci if (!xibm->bitmap) { 608c2ecf20Sopenharmony_ci kfree(xibm); 618c2ecf20Sopenharmony_ci return -ENOMEM; 628c2ecf20Sopenharmony_ci } 638c2ecf20Sopenharmony_ci list_add(&xibm->list, &xive_irq_bitmaps); 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci pr_info("Using IRQ range [%x-%x]", xibm->base, 668c2ecf20Sopenharmony_ci xibm->base + xibm->count - 1); 678c2ecf20Sopenharmony_ci return 0; 688c2ecf20Sopenharmony_ci} 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_cistatic int __xive_irq_bitmap_alloc(struct xive_irq_bitmap *xibm) 718c2ecf20Sopenharmony_ci{ 728c2ecf20Sopenharmony_ci int irq; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci irq = find_first_zero_bit(xibm->bitmap, xibm->count); 758c2ecf20Sopenharmony_ci if (irq != xibm->count) { 768c2ecf20Sopenharmony_ci set_bit(irq, xibm->bitmap); 778c2ecf20Sopenharmony_ci irq += xibm->base; 788c2ecf20Sopenharmony_ci } else { 798c2ecf20Sopenharmony_ci irq = -ENOMEM; 808c2ecf20Sopenharmony_ci } 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci return irq; 838c2ecf20Sopenharmony_ci} 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_cistatic int xive_irq_bitmap_alloc(void) 868c2ecf20Sopenharmony_ci{ 878c2ecf20Sopenharmony_ci struct xive_irq_bitmap *xibm; 888c2ecf20Sopenharmony_ci unsigned long flags; 898c2ecf20Sopenharmony_ci int irq = -ENOENT; 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci list_for_each_entry(xibm, &xive_irq_bitmaps, list) { 928c2ecf20Sopenharmony_ci spin_lock_irqsave(&xibm->lock, flags); 938c2ecf20Sopenharmony_ci irq = __xive_irq_bitmap_alloc(xibm); 948c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&xibm->lock, flags); 958c2ecf20Sopenharmony_ci if (irq >= 0) 968c2ecf20Sopenharmony_ci break; 978c2ecf20Sopenharmony_ci } 988c2ecf20Sopenharmony_ci return irq; 998c2ecf20Sopenharmony_ci} 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_cistatic void xive_irq_bitmap_free(int irq) 1028c2ecf20Sopenharmony_ci{ 1038c2ecf20Sopenharmony_ci unsigned long flags; 1048c2ecf20Sopenharmony_ci struct xive_irq_bitmap *xibm; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci list_for_each_entry(xibm, &xive_irq_bitmaps, list) { 1078c2ecf20Sopenharmony_ci if ((irq >= xibm->base) && (irq < xibm->base + xibm->count)) { 1088c2ecf20Sopenharmony_ci spin_lock_irqsave(&xibm->lock, flags); 1098c2ecf20Sopenharmony_ci clear_bit(irq - xibm->base, xibm->bitmap); 1108c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&xibm->lock, flags); 1118c2ecf20Sopenharmony_ci break; 1128c2ecf20Sopenharmony_ci } 1138c2ecf20Sopenharmony_ci } 1148c2ecf20Sopenharmony_ci} 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci/* Based on the similar routines in RTAS */ 1188c2ecf20Sopenharmony_cistatic unsigned int plpar_busy_delay_time(long rc) 1198c2ecf20Sopenharmony_ci{ 1208c2ecf20Sopenharmony_ci unsigned int ms = 0; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci if (H_IS_LONG_BUSY(rc)) { 1238c2ecf20Sopenharmony_ci ms = get_longbusy_msecs(rc); 1248c2ecf20Sopenharmony_ci } else if (rc == H_BUSY) { 1258c2ecf20Sopenharmony_ci ms = 10; /* seems appropriate for XIVE hcalls */ 1268c2ecf20Sopenharmony_ci } 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci return ms; 1298c2ecf20Sopenharmony_ci} 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_cistatic unsigned int plpar_busy_delay(int rc) 1328c2ecf20Sopenharmony_ci{ 1338c2ecf20Sopenharmony_ci unsigned int ms; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci ms = plpar_busy_delay_time(rc); 1368c2ecf20Sopenharmony_ci if (ms) 1378c2ecf20Sopenharmony_ci mdelay(ms); 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci return ms; 1408c2ecf20Sopenharmony_ci} 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci/* 1438c2ecf20Sopenharmony_ci * Note: this call has a partition wide scope and can take a while to 1448c2ecf20Sopenharmony_ci * complete. If it returns H_LONG_BUSY_* it should be retried 1458c2ecf20Sopenharmony_ci * periodically. 1468c2ecf20Sopenharmony_ci */ 1478c2ecf20Sopenharmony_cistatic long plpar_int_reset(unsigned long flags) 1488c2ecf20Sopenharmony_ci{ 1498c2ecf20Sopenharmony_ci long rc; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci do { 1528c2ecf20Sopenharmony_ci rc = plpar_hcall_norets(H_INT_RESET, flags); 1538c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci if (rc) 1568c2ecf20Sopenharmony_ci pr_err("H_INT_RESET failed %ld\n", rc); 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci return rc; 1598c2ecf20Sopenharmony_ci} 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_cistatic long plpar_int_get_source_info(unsigned long flags, 1628c2ecf20Sopenharmony_ci unsigned long lisn, 1638c2ecf20Sopenharmony_ci unsigned long *src_flags, 1648c2ecf20Sopenharmony_ci unsigned long *eoi_page, 1658c2ecf20Sopenharmony_ci unsigned long *trig_page, 1668c2ecf20Sopenharmony_ci unsigned long *esb_shift) 1678c2ecf20Sopenharmony_ci{ 1688c2ecf20Sopenharmony_ci unsigned long retbuf[PLPAR_HCALL_BUFSIZE]; 1698c2ecf20Sopenharmony_ci long rc; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci do { 1728c2ecf20Sopenharmony_ci rc = plpar_hcall(H_INT_GET_SOURCE_INFO, retbuf, flags, lisn); 1738c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci if (rc) { 1768c2ecf20Sopenharmony_ci pr_err("H_INT_GET_SOURCE_INFO lisn=%ld failed %ld\n", lisn, rc); 1778c2ecf20Sopenharmony_ci return rc; 1788c2ecf20Sopenharmony_ci } 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci *src_flags = retbuf[0]; 1818c2ecf20Sopenharmony_ci *eoi_page = retbuf[1]; 1828c2ecf20Sopenharmony_ci *trig_page = retbuf[2]; 1838c2ecf20Sopenharmony_ci *esb_shift = retbuf[3]; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci pr_devel("H_INT_GET_SOURCE_INFO flags=%lx eoi=%lx trig=%lx shift=%lx\n", 1868c2ecf20Sopenharmony_ci retbuf[0], retbuf[1], retbuf[2], retbuf[3]); 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci return 0; 1898c2ecf20Sopenharmony_ci} 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci#define XIVE_SRC_SET_EISN (1ull << (63 - 62)) 1928c2ecf20Sopenharmony_ci#define XIVE_SRC_MASK (1ull << (63 - 63)) /* unused */ 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_cistatic long plpar_int_set_source_config(unsigned long flags, 1958c2ecf20Sopenharmony_ci unsigned long lisn, 1968c2ecf20Sopenharmony_ci unsigned long target, 1978c2ecf20Sopenharmony_ci unsigned long prio, 1988c2ecf20Sopenharmony_ci unsigned long sw_irq) 1998c2ecf20Sopenharmony_ci{ 2008c2ecf20Sopenharmony_ci long rc; 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci pr_devel("H_INT_SET_SOURCE_CONFIG flags=%lx lisn=%lx target=%lx prio=%lx sw_irq=%lx\n", 2048c2ecf20Sopenharmony_ci flags, lisn, target, prio, sw_irq); 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci do { 2088c2ecf20Sopenharmony_ci rc = plpar_hcall_norets(H_INT_SET_SOURCE_CONFIG, flags, lisn, 2098c2ecf20Sopenharmony_ci target, prio, sw_irq); 2108c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ci if (rc) { 2138c2ecf20Sopenharmony_ci pr_err("H_INT_SET_SOURCE_CONFIG lisn=%ld target=%lx prio=%lx failed %ld\n", 2148c2ecf20Sopenharmony_ci lisn, target, prio, rc); 2158c2ecf20Sopenharmony_ci return rc; 2168c2ecf20Sopenharmony_ci } 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci return 0; 2198c2ecf20Sopenharmony_ci} 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_cistatic long plpar_int_get_source_config(unsigned long flags, 2228c2ecf20Sopenharmony_ci unsigned long lisn, 2238c2ecf20Sopenharmony_ci unsigned long *target, 2248c2ecf20Sopenharmony_ci unsigned long *prio, 2258c2ecf20Sopenharmony_ci unsigned long *sw_irq) 2268c2ecf20Sopenharmony_ci{ 2278c2ecf20Sopenharmony_ci unsigned long retbuf[PLPAR_HCALL_BUFSIZE]; 2288c2ecf20Sopenharmony_ci long rc; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci pr_devel("H_INT_GET_SOURCE_CONFIG flags=%lx lisn=%lx\n", flags, lisn); 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci do { 2338c2ecf20Sopenharmony_ci rc = plpar_hcall(H_INT_GET_SOURCE_CONFIG, retbuf, flags, lisn, 2348c2ecf20Sopenharmony_ci target, prio, sw_irq); 2358c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci if (rc) { 2388c2ecf20Sopenharmony_ci pr_err("H_INT_GET_SOURCE_CONFIG lisn=%ld failed %ld\n", 2398c2ecf20Sopenharmony_ci lisn, rc); 2408c2ecf20Sopenharmony_ci return rc; 2418c2ecf20Sopenharmony_ci } 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci *target = retbuf[0]; 2448c2ecf20Sopenharmony_ci *prio = retbuf[1]; 2458c2ecf20Sopenharmony_ci *sw_irq = retbuf[2]; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci pr_devel("H_INT_GET_SOURCE_CONFIG target=%lx prio=%lx sw_irq=%lx\n", 2488c2ecf20Sopenharmony_ci retbuf[0], retbuf[1], retbuf[2]); 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci return 0; 2518c2ecf20Sopenharmony_ci} 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_cistatic long plpar_int_get_queue_info(unsigned long flags, 2548c2ecf20Sopenharmony_ci unsigned long target, 2558c2ecf20Sopenharmony_ci unsigned long priority, 2568c2ecf20Sopenharmony_ci unsigned long *esn_page, 2578c2ecf20Sopenharmony_ci unsigned long *esn_size) 2588c2ecf20Sopenharmony_ci{ 2598c2ecf20Sopenharmony_ci unsigned long retbuf[PLPAR_HCALL_BUFSIZE]; 2608c2ecf20Sopenharmony_ci long rc; 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci do { 2638c2ecf20Sopenharmony_ci rc = plpar_hcall(H_INT_GET_QUEUE_INFO, retbuf, flags, target, 2648c2ecf20Sopenharmony_ci priority); 2658c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci if (rc) { 2688c2ecf20Sopenharmony_ci pr_err("H_INT_GET_QUEUE_INFO cpu=%ld prio=%ld failed %ld\n", 2698c2ecf20Sopenharmony_ci target, priority, rc); 2708c2ecf20Sopenharmony_ci return rc; 2718c2ecf20Sopenharmony_ci } 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_ci *esn_page = retbuf[0]; 2748c2ecf20Sopenharmony_ci *esn_size = retbuf[1]; 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci pr_devel("H_INT_GET_QUEUE_INFO page=%lx size=%lx\n", 2778c2ecf20Sopenharmony_ci retbuf[0], retbuf[1]); 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci return 0; 2808c2ecf20Sopenharmony_ci} 2818c2ecf20Sopenharmony_ci 2828c2ecf20Sopenharmony_ci#define XIVE_EQ_ALWAYS_NOTIFY (1ull << (63 - 63)) 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_cistatic long plpar_int_set_queue_config(unsigned long flags, 2858c2ecf20Sopenharmony_ci unsigned long target, 2868c2ecf20Sopenharmony_ci unsigned long priority, 2878c2ecf20Sopenharmony_ci unsigned long qpage, 2888c2ecf20Sopenharmony_ci unsigned long qsize) 2898c2ecf20Sopenharmony_ci{ 2908c2ecf20Sopenharmony_ci long rc; 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_ci pr_devel("H_INT_SET_QUEUE_CONFIG flags=%lx target=%lx priority=%lx qpage=%lx qsize=%lx\n", 2938c2ecf20Sopenharmony_ci flags, target, priority, qpage, qsize); 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci do { 2968c2ecf20Sopenharmony_ci rc = plpar_hcall_norets(H_INT_SET_QUEUE_CONFIG, flags, target, 2978c2ecf20Sopenharmony_ci priority, qpage, qsize); 2988c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci if (rc) { 3018c2ecf20Sopenharmony_ci pr_err("H_INT_SET_QUEUE_CONFIG cpu=%ld prio=%ld qpage=%lx returned %ld\n", 3028c2ecf20Sopenharmony_ci target, priority, qpage, rc); 3038c2ecf20Sopenharmony_ci return rc; 3048c2ecf20Sopenharmony_ci } 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci return 0; 3078c2ecf20Sopenharmony_ci} 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_cistatic long plpar_int_sync(unsigned long flags, unsigned long lisn) 3108c2ecf20Sopenharmony_ci{ 3118c2ecf20Sopenharmony_ci long rc; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci do { 3148c2ecf20Sopenharmony_ci rc = plpar_hcall_norets(H_INT_SYNC, flags, lisn); 3158c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci if (rc) { 3188c2ecf20Sopenharmony_ci pr_err("H_INT_SYNC lisn=%ld returned %ld\n", lisn, rc); 3198c2ecf20Sopenharmony_ci return rc; 3208c2ecf20Sopenharmony_ci } 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci return 0; 3238c2ecf20Sopenharmony_ci} 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci#define XIVE_ESB_FLAG_STORE (1ull << (63 - 63)) 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_cistatic long plpar_int_esb(unsigned long flags, 3288c2ecf20Sopenharmony_ci unsigned long lisn, 3298c2ecf20Sopenharmony_ci unsigned long offset, 3308c2ecf20Sopenharmony_ci unsigned long in_data, 3318c2ecf20Sopenharmony_ci unsigned long *out_data) 3328c2ecf20Sopenharmony_ci{ 3338c2ecf20Sopenharmony_ci unsigned long retbuf[PLPAR_HCALL_BUFSIZE]; 3348c2ecf20Sopenharmony_ci long rc; 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci pr_devel("H_INT_ESB flags=%lx lisn=%lx offset=%lx in=%lx\n", 3378c2ecf20Sopenharmony_ci flags, lisn, offset, in_data); 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_ci do { 3408c2ecf20Sopenharmony_ci rc = plpar_hcall(H_INT_ESB, retbuf, flags, lisn, offset, 3418c2ecf20Sopenharmony_ci in_data); 3428c2ecf20Sopenharmony_ci } while (plpar_busy_delay(rc)); 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci if (rc) { 3458c2ecf20Sopenharmony_ci pr_err("H_INT_ESB lisn=%ld offset=%ld returned %ld\n", 3468c2ecf20Sopenharmony_ci lisn, offset, rc); 3478c2ecf20Sopenharmony_ci return rc; 3488c2ecf20Sopenharmony_ci } 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_ci *out_data = retbuf[0]; 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_ci return 0; 3538c2ecf20Sopenharmony_ci} 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_cistatic u64 xive_spapr_esb_rw(u32 lisn, u32 offset, u64 data, bool write) 3568c2ecf20Sopenharmony_ci{ 3578c2ecf20Sopenharmony_ci unsigned long read_data; 3588c2ecf20Sopenharmony_ci long rc; 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci rc = plpar_int_esb(write ? XIVE_ESB_FLAG_STORE : 0, 3618c2ecf20Sopenharmony_ci lisn, offset, data, &read_data); 3628c2ecf20Sopenharmony_ci if (rc) 3638c2ecf20Sopenharmony_ci return -1; 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci return write ? 0 : read_data; 3668c2ecf20Sopenharmony_ci} 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci#define XIVE_SRC_H_INT_ESB (1ull << (63 - 60)) 3698c2ecf20Sopenharmony_ci#define XIVE_SRC_LSI (1ull << (63 - 61)) 3708c2ecf20Sopenharmony_ci#define XIVE_SRC_TRIGGER (1ull << (63 - 62)) 3718c2ecf20Sopenharmony_ci#define XIVE_SRC_STORE_EOI (1ull << (63 - 63)) 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_cistatic int xive_spapr_populate_irq_data(u32 hw_irq, struct xive_irq_data *data) 3748c2ecf20Sopenharmony_ci{ 3758c2ecf20Sopenharmony_ci long rc; 3768c2ecf20Sopenharmony_ci unsigned long flags; 3778c2ecf20Sopenharmony_ci unsigned long eoi_page; 3788c2ecf20Sopenharmony_ci unsigned long trig_page; 3798c2ecf20Sopenharmony_ci unsigned long esb_shift; 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci memset(data, 0, sizeof(*data)); 3828c2ecf20Sopenharmony_ci 3838c2ecf20Sopenharmony_ci rc = plpar_int_get_source_info(0, hw_irq, &flags, &eoi_page, &trig_page, 3848c2ecf20Sopenharmony_ci &esb_shift); 3858c2ecf20Sopenharmony_ci if (rc) 3868c2ecf20Sopenharmony_ci return -EINVAL; 3878c2ecf20Sopenharmony_ci 3888c2ecf20Sopenharmony_ci if (flags & XIVE_SRC_H_INT_ESB) 3898c2ecf20Sopenharmony_ci data->flags |= XIVE_IRQ_FLAG_H_INT_ESB; 3908c2ecf20Sopenharmony_ci if (flags & XIVE_SRC_STORE_EOI) 3918c2ecf20Sopenharmony_ci data->flags |= XIVE_IRQ_FLAG_STORE_EOI; 3928c2ecf20Sopenharmony_ci if (flags & XIVE_SRC_LSI) 3938c2ecf20Sopenharmony_ci data->flags |= XIVE_IRQ_FLAG_LSI; 3948c2ecf20Sopenharmony_ci data->eoi_page = eoi_page; 3958c2ecf20Sopenharmony_ci data->esb_shift = esb_shift; 3968c2ecf20Sopenharmony_ci data->trig_page = trig_page; 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_ci data->hw_irq = hw_irq; 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci /* 4018c2ecf20Sopenharmony_ci * No chip-id for the sPAPR backend. This has an impact how we 4028c2ecf20Sopenharmony_ci * pick a target. See xive_pick_irq_target(). 4038c2ecf20Sopenharmony_ci */ 4048c2ecf20Sopenharmony_ci data->src_chip = XIVE_INVALID_CHIP_ID; 4058c2ecf20Sopenharmony_ci 4068c2ecf20Sopenharmony_ci /* 4078c2ecf20Sopenharmony_ci * When the H_INT_ESB flag is set, the H_INT_ESB hcall should 4088c2ecf20Sopenharmony_ci * be used for interrupt management. Skip the remapping of the 4098c2ecf20Sopenharmony_ci * ESB pages which are not available. 4108c2ecf20Sopenharmony_ci */ 4118c2ecf20Sopenharmony_ci if (data->flags & XIVE_IRQ_FLAG_H_INT_ESB) 4128c2ecf20Sopenharmony_ci return 0; 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci data->eoi_mmio = ioremap(data->eoi_page, 1u << data->esb_shift); 4158c2ecf20Sopenharmony_ci if (!data->eoi_mmio) { 4168c2ecf20Sopenharmony_ci pr_err("Failed to map EOI page for irq 0x%x\n", hw_irq); 4178c2ecf20Sopenharmony_ci return -ENOMEM; 4188c2ecf20Sopenharmony_ci } 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci /* Full function page supports trigger */ 4218c2ecf20Sopenharmony_ci if (flags & XIVE_SRC_TRIGGER) { 4228c2ecf20Sopenharmony_ci data->trig_mmio = data->eoi_mmio; 4238c2ecf20Sopenharmony_ci return 0; 4248c2ecf20Sopenharmony_ci } 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci data->trig_mmio = ioremap(data->trig_page, 1u << data->esb_shift); 4278c2ecf20Sopenharmony_ci if (!data->trig_mmio) { 4288c2ecf20Sopenharmony_ci iounmap(data->eoi_mmio); 4298c2ecf20Sopenharmony_ci pr_err("Failed to map trigger page for irq 0x%x\n", hw_irq); 4308c2ecf20Sopenharmony_ci return -ENOMEM; 4318c2ecf20Sopenharmony_ci } 4328c2ecf20Sopenharmony_ci return 0; 4338c2ecf20Sopenharmony_ci} 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_cistatic int xive_spapr_configure_irq(u32 hw_irq, u32 target, u8 prio, u32 sw_irq) 4368c2ecf20Sopenharmony_ci{ 4378c2ecf20Sopenharmony_ci long rc; 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ci rc = plpar_int_set_source_config(XIVE_SRC_SET_EISN, hw_irq, target, 4408c2ecf20Sopenharmony_ci prio, sw_irq); 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_ci return rc == 0 ? 0 : -ENXIO; 4438c2ecf20Sopenharmony_ci} 4448c2ecf20Sopenharmony_ci 4458c2ecf20Sopenharmony_cistatic int xive_spapr_get_irq_config(u32 hw_irq, u32 *target, u8 *prio, 4468c2ecf20Sopenharmony_ci u32 *sw_irq) 4478c2ecf20Sopenharmony_ci{ 4488c2ecf20Sopenharmony_ci long rc; 4498c2ecf20Sopenharmony_ci unsigned long h_target; 4508c2ecf20Sopenharmony_ci unsigned long h_prio; 4518c2ecf20Sopenharmony_ci unsigned long h_sw_irq; 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci rc = plpar_int_get_source_config(0, hw_irq, &h_target, &h_prio, 4548c2ecf20Sopenharmony_ci &h_sw_irq); 4558c2ecf20Sopenharmony_ci 4568c2ecf20Sopenharmony_ci *target = h_target; 4578c2ecf20Sopenharmony_ci *prio = h_prio; 4588c2ecf20Sopenharmony_ci *sw_irq = h_sw_irq; 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci return rc == 0 ? 0 : -ENXIO; 4618c2ecf20Sopenharmony_ci} 4628c2ecf20Sopenharmony_ci 4638c2ecf20Sopenharmony_ci/* This can be called multiple time to change a queue configuration */ 4648c2ecf20Sopenharmony_cistatic int xive_spapr_configure_queue(u32 target, struct xive_q *q, u8 prio, 4658c2ecf20Sopenharmony_ci __be32 *qpage, u32 order) 4668c2ecf20Sopenharmony_ci{ 4678c2ecf20Sopenharmony_ci s64 rc = 0; 4688c2ecf20Sopenharmony_ci unsigned long esn_page; 4698c2ecf20Sopenharmony_ci unsigned long esn_size; 4708c2ecf20Sopenharmony_ci u64 flags, qpage_phys; 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_ci /* If there's an actual queue page, clean it */ 4738c2ecf20Sopenharmony_ci if (order) { 4748c2ecf20Sopenharmony_ci if (WARN_ON(!qpage)) 4758c2ecf20Sopenharmony_ci return -EINVAL; 4768c2ecf20Sopenharmony_ci qpage_phys = __pa(qpage); 4778c2ecf20Sopenharmony_ci } else { 4788c2ecf20Sopenharmony_ci qpage_phys = 0; 4798c2ecf20Sopenharmony_ci } 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci /* Initialize the rest of the fields */ 4828c2ecf20Sopenharmony_ci q->msk = order ? ((1u << (order - 2)) - 1) : 0; 4838c2ecf20Sopenharmony_ci q->idx = 0; 4848c2ecf20Sopenharmony_ci q->toggle = 0; 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_ci rc = plpar_int_get_queue_info(0, target, prio, &esn_page, &esn_size); 4878c2ecf20Sopenharmony_ci if (rc) { 4888c2ecf20Sopenharmony_ci pr_err("Error %lld getting queue info CPU %d prio %d\n", rc, 4898c2ecf20Sopenharmony_ci target, prio); 4908c2ecf20Sopenharmony_ci rc = -EIO; 4918c2ecf20Sopenharmony_ci goto fail; 4928c2ecf20Sopenharmony_ci } 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_ci /* TODO: add support for the notification page */ 4958c2ecf20Sopenharmony_ci q->eoi_phys = esn_page; 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_ci /* Default is to always notify */ 4988c2ecf20Sopenharmony_ci flags = XIVE_EQ_ALWAYS_NOTIFY; 4998c2ecf20Sopenharmony_ci 5008c2ecf20Sopenharmony_ci /* Configure and enable the queue in HW */ 5018c2ecf20Sopenharmony_ci rc = plpar_int_set_queue_config(flags, target, prio, qpage_phys, order); 5028c2ecf20Sopenharmony_ci if (rc) { 5038c2ecf20Sopenharmony_ci pr_err("Error %lld setting queue for CPU %d prio %d\n", rc, 5048c2ecf20Sopenharmony_ci target, prio); 5058c2ecf20Sopenharmony_ci rc = -EIO; 5068c2ecf20Sopenharmony_ci } else { 5078c2ecf20Sopenharmony_ci q->qpage = qpage; 5088c2ecf20Sopenharmony_ci if (is_secure_guest()) 5098c2ecf20Sopenharmony_ci uv_share_page(PHYS_PFN(qpage_phys), 5108c2ecf20Sopenharmony_ci 1 << xive_alloc_order(order)); 5118c2ecf20Sopenharmony_ci } 5128c2ecf20Sopenharmony_cifail: 5138c2ecf20Sopenharmony_ci return rc; 5148c2ecf20Sopenharmony_ci} 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_cistatic int xive_spapr_setup_queue(unsigned int cpu, struct xive_cpu *xc, 5178c2ecf20Sopenharmony_ci u8 prio) 5188c2ecf20Sopenharmony_ci{ 5198c2ecf20Sopenharmony_ci struct xive_q *q = &xc->queue[prio]; 5208c2ecf20Sopenharmony_ci __be32 *qpage; 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci qpage = xive_queue_page_alloc(cpu, xive_queue_shift); 5238c2ecf20Sopenharmony_ci if (IS_ERR(qpage)) 5248c2ecf20Sopenharmony_ci return PTR_ERR(qpage); 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_ci return xive_spapr_configure_queue(get_hard_smp_processor_id(cpu), 5278c2ecf20Sopenharmony_ci q, prio, qpage, xive_queue_shift); 5288c2ecf20Sopenharmony_ci} 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_cistatic void xive_spapr_cleanup_queue(unsigned int cpu, struct xive_cpu *xc, 5318c2ecf20Sopenharmony_ci u8 prio) 5328c2ecf20Sopenharmony_ci{ 5338c2ecf20Sopenharmony_ci struct xive_q *q = &xc->queue[prio]; 5348c2ecf20Sopenharmony_ci unsigned int alloc_order; 5358c2ecf20Sopenharmony_ci long rc; 5368c2ecf20Sopenharmony_ci int hw_cpu = get_hard_smp_processor_id(cpu); 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci rc = plpar_int_set_queue_config(0, hw_cpu, prio, 0, 0); 5398c2ecf20Sopenharmony_ci if (rc) 5408c2ecf20Sopenharmony_ci pr_err("Error %ld setting queue for CPU %d prio %d\n", rc, 5418c2ecf20Sopenharmony_ci hw_cpu, prio); 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci alloc_order = xive_alloc_order(xive_queue_shift); 5448c2ecf20Sopenharmony_ci if (is_secure_guest()) 5458c2ecf20Sopenharmony_ci uv_unshare_page(PHYS_PFN(__pa(q->qpage)), 1 << alloc_order); 5468c2ecf20Sopenharmony_ci free_pages((unsigned long)q->qpage, alloc_order); 5478c2ecf20Sopenharmony_ci q->qpage = NULL; 5488c2ecf20Sopenharmony_ci} 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_cistatic bool xive_spapr_match(struct device_node *node) 5518c2ecf20Sopenharmony_ci{ 5528c2ecf20Sopenharmony_ci /* Ignore cascaded controllers for the moment */ 5538c2ecf20Sopenharmony_ci return 1; 5548c2ecf20Sopenharmony_ci} 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 5578c2ecf20Sopenharmony_cistatic int xive_spapr_get_ipi(unsigned int cpu, struct xive_cpu *xc) 5588c2ecf20Sopenharmony_ci{ 5598c2ecf20Sopenharmony_ci int irq = xive_irq_bitmap_alloc(); 5608c2ecf20Sopenharmony_ci 5618c2ecf20Sopenharmony_ci if (irq < 0) { 5628c2ecf20Sopenharmony_ci pr_err("Failed to allocate IPI on CPU %d\n", cpu); 5638c2ecf20Sopenharmony_ci return -ENXIO; 5648c2ecf20Sopenharmony_ci } 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_ci xc->hw_ipi = irq; 5678c2ecf20Sopenharmony_ci return 0; 5688c2ecf20Sopenharmony_ci} 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_cistatic void xive_spapr_put_ipi(unsigned int cpu, struct xive_cpu *xc) 5718c2ecf20Sopenharmony_ci{ 5728c2ecf20Sopenharmony_ci if (xc->hw_ipi == XIVE_BAD_IRQ) 5738c2ecf20Sopenharmony_ci return; 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci xive_irq_bitmap_free(xc->hw_ipi); 5768c2ecf20Sopenharmony_ci xc->hw_ipi = XIVE_BAD_IRQ; 5778c2ecf20Sopenharmony_ci} 5788c2ecf20Sopenharmony_ci#endif /* CONFIG_SMP */ 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_cistatic void xive_spapr_shutdown(void) 5818c2ecf20Sopenharmony_ci{ 5828c2ecf20Sopenharmony_ci plpar_int_reset(0); 5838c2ecf20Sopenharmony_ci} 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_ci/* 5868c2ecf20Sopenharmony_ci * Perform an "ack" cycle on the current thread. Grab the pending 5878c2ecf20Sopenharmony_ci * active priorities and update the CPPR to the most favored one. 5888c2ecf20Sopenharmony_ci */ 5898c2ecf20Sopenharmony_cistatic void xive_spapr_update_pending(struct xive_cpu *xc) 5908c2ecf20Sopenharmony_ci{ 5918c2ecf20Sopenharmony_ci u8 nsr, cppr; 5928c2ecf20Sopenharmony_ci u16 ack; 5938c2ecf20Sopenharmony_ci 5948c2ecf20Sopenharmony_ci /* 5958c2ecf20Sopenharmony_ci * Perform the "Acknowledge O/S to Register" cycle. 5968c2ecf20Sopenharmony_ci * 5978c2ecf20Sopenharmony_ci * Let's speedup the access to the TIMA using the raw I/O 5988c2ecf20Sopenharmony_ci * accessor as we don't need the synchronisation routine of 5998c2ecf20Sopenharmony_ci * the higher level ones 6008c2ecf20Sopenharmony_ci */ 6018c2ecf20Sopenharmony_ci ack = be16_to_cpu(__raw_readw(xive_tima + TM_SPC_ACK_OS_REG)); 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_ci /* Synchronize subsequent queue accesses */ 6048c2ecf20Sopenharmony_ci mb(); 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ci /* 6078c2ecf20Sopenharmony_ci * Grab the CPPR and the "NSR" field which indicates the source 6088c2ecf20Sopenharmony_ci * of the interrupt (if any) 6098c2ecf20Sopenharmony_ci */ 6108c2ecf20Sopenharmony_ci cppr = ack & 0xff; 6118c2ecf20Sopenharmony_ci nsr = ack >> 8; 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_ci if (nsr & TM_QW1_NSR_EO) { 6148c2ecf20Sopenharmony_ci if (cppr == 0xff) 6158c2ecf20Sopenharmony_ci return; 6168c2ecf20Sopenharmony_ci /* Mark the priority pending */ 6178c2ecf20Sopenharmony_ci xc->pending_prio |= 1 << cppr; 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci /* 6208c2ecf20Sopenharmony_ci * A new interrupt should never have a CPPR less favored 6218c2ecf20Sopenharmony_ci * than our current one. 6228c2ecf20Sopenharmony_ci */ 6238c2ecf20Sopenharmony_ci if (cppr >= xc->cppr) 6248c2ecf20Sopenharmony_ci pr_err("CPU %d odd ack CPPR, got %d at %d\n", 6258c2ecf20Sopenharmony_ci smp_processor_id(), cppr, xc->cppr); 6268c2ecf20Sopenharmony_ci 6278c2ecf20Sopenharmony_ci /* Update our idea of what the CPPR is */ 6288c2ecf20Sopenharmony_ci xc->cppr = cppr; 6298c2ecf20Sopenharmony_ci } 6308c2ecf20Sopenharmony_ci} 6318c2ecf20Sopenharmony_ci 6328c2ecf20Sopenharmony_cistatic void xive_spapr_eoi(u32 hw_irq) 6338c2ecf20Sopenharmony_ci{ 6348c2ecf20Sopenharmony_ci /* Not used */; 6358c2ecf20Sopenharmony_ci} 6368c2ecf20Sopenharmony_ci 6378c2ecf20Sopenharmony_cistatic void xive_spapr_setup_cpu(unsigned int cpu, struct xive_cpu *xc) 6388c2ecf20Sopenharmony_ci{ 6398c2ecf20Sopenharmony_ci /* Only some debug on the TIMA settings */ 6408c2ecf20Sopenharmony_ci pr_debug("(HW value: %08x %08x %08x)\n", 6418c2ecf20Sopenharmony_ci in_be32(xive_tima + TM_QW1_OS + TM_WORD0), 6428c2ecf20Sopenharmony_ci in_be32(xive_tima + TM_QW1_OS + TM_WORD1), 6438c2ecf20Sopenharmony_ci in_be32(xive_tima + TM_QW1_OS + TM_WORD2)); 6448c2ecf20Sopenharmony_ci} 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_cistatic void xive_spapr_teardown_cpu(unsigned int cpu, struct xive_cpu *xc) 6478c2ecf20Sopenharmony_ci{ 6488c2ecf20Sopenharmony_ci /* Nothing to do */; 6498c2ecf20Sopenharmony_ci} 6508c2ecf20Sopenharmony_ci 6518c2ecf20Sopenharmony_cistatic void xive_spapr_sync_source(u32 hw_irq) 6528c2ecf20Sopenharmony_ci{ 6538c2ecf20Sopenharmony_ci /* Specs are unclear on what this is doing */ 6548c2ecf20Sopenharmony_ci plpar_int_sync(0, hw_irq); 6558c2ecf20Sopenharmony_ci} 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_cistatic int xive_spapr_debug_show(struct seq_file *m, void *private) 6588c2ecf20Sopenharmony_ci{ 6598c2ecf20Sopenharmony_ci struct xive_irq_bitmap *xibm; 6608c2ecf20Sopenharmony_ci char *buf = kmalloc(PAGE_SIZE, GFP_KERNEL); 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_ci if (!buf) 6638c2ecf20Sopenharmony_ci return -ENOMEM; 6648c2ecf20Sopenharmony_ci 6658c2ecf20Sopenharmony_ci list_for_each_entry(xibm, &xive_irq_bitmaps, list) { 6668c2ecf20Sopenharmony_ci memset(buf, 0, PAGE_SIZE); 6678c2ecf20Sopenharmony_ci bitmap_print_to_pagebuf(true, buf, xibm->bitmap, xibm->count); 6688c2ecf20Sopenharmony_ci seq_printf(m, "bitmap #%d: %s", xibm->count, buf); 6698c2ecf20Sopenharmony_ci } 6708c2ecf20Sopenharmony_ci kfree(buf); 6718c2ecf20Sopenharmony_ci 6728c2ecf20Sopenharmony_ci return 0; 6738c2ecf20Sopenharmony_ci} 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_cistatic const struct xive_ops xive_spapr_ops = { 6768c2ecf20Sopenharmony_ci .populate_irq_data = xive_spapr_populate_irq_data, 6778c2ecf20Sopenharmony_ci .configure_irq = xive_spapr_configure_irq, 6788c2ecf20Sopenharmony_ci .get_irq_config = xive_spapr_get_irq_config, 6798c2ecf20Sopenharmony_ci .setup_queue = xive_spapr_setup_queue, 6808c2ecf20Sopenharmony_ci .cleanup_queue = xive_spapr_cleanup_queue, 6818c2ecf20Sopenharmony_ci .match = xive_spapr_match, 6828c2ecf20Sopenharmony_ci .shutdown = xive_spapr_shutdown, 6838c2ecf20Sopenharmony_ci .update_pending = xive_spapr_update_pending, 6848c2ecf20Sopenharmony_ci .eoi = xive_spapr_eoi, 6858c2ecf20Sopenharmony_ci .setup_cpu = xive_spapr_setup_cpu, 6868c2ecf20Sopenharmony_ci .teardown_cpu = xive_spapr_teardown_cpu, 6878c2ecf20Sopenharmony_ci .sync_source = xive_spapr_sync_source, 6888c2ecf20Sopenharmony_ci .esb_rw = xive_spapr_esb_rw, 6898c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 6908c2ecf20Sopenharmony_ci .get_ipi = xive_spapr_get_ipi, 6918c2ecf20Sopenharmony_ci .put_ipi = xive_spapr_put_ipi, 6928c2ecf20Sopenharmony_ci .debug_show = xive_spapr_debug_show, 6938c2ecf20Sopenharmony_ci#endif /* CONFIG_SMP */ 6948c2ecf20Sopenharmony_ci .name = "spapr", 6958c2ecf20Sopenharmony_ci}; 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_ci/* 6988c2ecf20Sopenharmony_ci * get max priority from "/ibm,plat-res-int-priorities" 6998c2ecf20Sopenharmony_ci */ 7008c2ecf20Sopenharmony_cistatic bool xive_get_max_prio(u8 *max_prio) 7018c2ecf20Sopenharmony_ci{ 7028c2ecf20Sopenharmony_ci struct device_node *rootdn; 7038c2ecf20Sopenharmony_ci const __be32 *reg; 7048c2ecf20Sopenharmony_ci u32 len; 7058c2ecf20Sopenharmony_ci int prio, found; 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_ci rootdn = of_find_node_by_path("/"); 7088c2ecf20Sopenharmony_ci if (!rootdn) { 7098c2ecf20Sopenharmony_ci pr_err("not root node found !\n"); 7108c2ecf20Sopenharmony_ci return false; 7118c2ecf20Sopenharmony_ci } 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci reg = of_get_property(rootdn, "ibm,plat-res-int-priorities", &len); 7148c2ecf20Sopenharmony_ci of_node_put(rootdn); 7158c2ecf20Sopenharmony_ci if (!reg) { 7168c2ecf20Sopenharmony_ci pr_err("Failed to read 'ibm,plat-res-int-priorities' property\n"); 7178c2ecf20Sopenharmony_ci return false; 7188c2ecf20Sopenharmony_ci } 7198c2ecf20Sopenharmony_ci 7208c2ecf20Sopenharmony_ci if (len % (2 * sizeof(u32)) != 0) { 7218c2ecf20Sopenharmony_ci pr_err("invalid 'ibm,plat-res-int-priorities' property\n"); 7228c2ecf20Sopenharmony_ci return false; 7238c2ecf20Sopenharmony_ci } 7248c2ecf20Sopenharmony_ci 7258c2ecf20Sopenharmony_ci /* HW supports priorities in the range [0-7] and 0xFF is a 7268c2ecf20Sopenharmony_ci * wildcard priority used to mask. We scan the ranges reserved 7278c2ecf20Sopenharmony_ci * by the hypervisor to find the lowest priority we can use. 7288c2ecf20Sopenharmony_ci */ 7298c2ecf20Sopenharmony_ci found = 0xFF; 7308c2ecf20Sopenharmony_ci for (prio = 0; prio < 8; prio++) { 7318c2ecf20Sopenharmony_ci int reserved = 0; 7328c2ecf20Sopenharmony_ci int i; 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_ci for (i = 0; i < len / (2 * sizeof(u32)); i++) { 7358c2ecf20Sopenharmony_ci int base = be32_to_cpu(reg[2 * i]); 7368c2ecf20Sopenharmony_ci int range = be32_to_cpu(reg[2 * i + 1]); 7378c2ecf20Sopenharmony_ci 7388c2ecf20Sopenharmony_ci if (prio >= base && prio < base + range) 7398c2ecf20Sopenharmony_ci reserved++; 7408c2ecf20Sopenharmony_ci } 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_ci if (!reserved) 7438c2ecf20Sopenharmony_ci found = prio; 7448c2ecf20Sopenharmony_ci } 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_ci if (found == 0xFF) { 7478c2ecf20Sopenharmony_ci pr_err("no valid priority found in 'ibm,plat-res-int-priorities'\n"); 7488c2ecf20Sopenharmony_ci return false; 7498c2ecf20Sopenharmony_ci } 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci *max_prio = found; 7528c2ecf20Sopenharmony_ci return true; 7538c2ecf20Sopenharmony_ci} 7548c2ecf20Sopenharmony_ci 7558c2ecf20Sopenharmony_cistatic const u8 *get_vec5_feature(unsigned int index) 7568c2ecf20Sopenharmony_ci{ 7578c2ecf20Sopenharmony_ci unsigned long root, chosen; 7588c2ecf20Sopenharmony_ci int size; 7598c2ecf20Sopenharmony_ci const u8 *vec5; 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci root = of_get_flat_dt_root(); 7628c2ecf20Sopenharmony_ci chosen = of_get_flat_dt_subnode_by_name(root, "chosen"); 7638c2ecf20Sopenharmony_ci if (chosen == -FDT_ERR_NOTFOUND) 7648c2ecf20Sopenharmony_ci return NULL; 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_ci vec5 = of_get_flat_dt_prop(chosen, "ibm,architecture-vec-5", &size); 7678c2ecf20Sopenharmony_ci if (!vec5) 7688c2ecf20Sopenharmony_ci return NULL; 7698c2ecf20Sopenharmony_ci 7708c2ecf20Sopenharmony_ci if (size <= index) 7718c2ecf20Sopenharmony_ci return NULL; 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci return vec5 + index; 7748c2ecf20Sopenharmony_ci} 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_cistatic bool __init xive_spapr_disabled(void) 7778c2ecf20Sopenharmony_ci{ 7788c2ecf20Sopenharmony_ci const u8 *vec5_xive; 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci vec5_xive = get_vec5_feature(OV5_INDX(OV5_XIVE_SUPPORT)); 7818c2ecf20Sopenharmony_ci if (vec5_xive) { 7828c2ecf20Sopenharmony_ci u8 val; 7838c2ecf20Sopenharmony_ci 7848c2ecf20Sopenharmony_ci val = *vec5_xive & OV5_FEAT(OV5_XIVE_SUPPORT); 7858c2ecf20Sopenharmony_ci switch (val) { 7868c2ecf20Sopenharmony_ci case OV5_FEAT(OV5_XIVE_EITHER): 7878c2ecf20Sopenharmony_ci case OV5_FEAT(OV5_XIVE_LEGACY): 7888c2ecf20Sopenharmony_ci break; 7898c2ecf20Sopenharmony_ci case OV5_FEAT(OV5_XIVE_EXPLOIT): 7908c2ecf20Sopenharmony_ci /* Hypervisor only supports XIVE */ 7918c2ecf20Sopenharmony_ci if (xive_cmdline_disabled) 7928c2ecf20Sopenharmony_ci pr_warn("WARNING: Ignoring cmdline option xive=off\n"); 7938c2ecf20Sopenharmony_ci return false; 7948c2ecf20Sopenharmony_ci default: 7958c2ecf20Sopenharmony_ci pr_warn("%s: Unknown xive support option: 0x%x\n", 7968c2ecf20Sopenharmony_ci __func__, val); 7978c2ecf20Sopenharmony_ci break; 7988c2ecf20Sopenharmony_ci } 7998c2ecf20Sopenharmony_ci } 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci return xive_cmdline_disabled; 8028c2ecf20Sopenharmony_ci} 8038c2ecf20Sopenharmony_ci 8048c2ecf20Sopenharmony_cibool __init xive_spapr_init(void) 8058c2ecf20Sopenharmony_ci{ 8068c2ecf20Sopenharmony_ci struct device_node *np; 8078c2ecf20Sopenharmony_ci struct resource r; 8088c2ecf20Sopenharmony_ci void __iomem *tima; 8098c2ecf20Sopenharmony_ci struct property *prop; 8108c2ecf20Sopenharmony_ci u8 max_prio; 8118c2ecf20Sopenharmony_ci u32 val; 8128c2ecf20Sopenharmony_ci u32 len; 8138c2ecf20Sopenharmony_ci const __be32 *reg; 8148c2ecf20Sopenharmony_ci int i; 8158c2ecf20Sopenharmony_ci 8168c2ecf20Sopenharmony_ci if (xive_spapr_disabled()) 8178c2ecf20Sopenharmony_ci return false; 8188c2ecf20Sopenharmony_ci 8198c2ecf20Sopenharmony_ci pr_devel("%s()\n", __func__); 8208c2ecf20Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "ibm,power-ivpe"); 8218c2ecf20Sopenharmony_ci if (!np) { 8228c2ecf20Sopenharmony_ci pr_devel("not found !\n"); 8238c2ecf20Sopenharmony_ci return false; 8248c2ecf20Sopenharmony_ci } 8258c2ecf20Sopenharmony_ci pr_devel("Found %s\n", np->full_name); 8268c2ecf20Sopenharmony_ci 8278c2ecf20Sopenharmony_ci /* Resource 1 is the OS ring TIMA */ 8288c2ecf20Sopenharmony_ci if (of_address_to_resource(np, 1, &r)) { 8298c2ecf20Sopenharmony_ci pr_err("Failed to get thread mgmnt area resource\n"); 8308c2ecf20Sopenharmony_ci return false; 8318c2ecf20Sopenharmony_ci } 8328c2ecf20Sopenharmony_ci tima = ioremap(r.start, resource_size(&r)); 8338c2ecf20Sopenharmony_ci if (!tima) { 8348c2ecf20Sopenharmony_ci pr_err("Failed to map thread mgmnt area\n"); 8358c2ecf20Sopenharmony_ci return false; 8368c2ecf20Sopenharmony_ci } 8378c2ecf20Sopenharmony_ci 8388c2ecf20Sopenharmony_ci if (!xive_get_max_prio(&max_prio)) 8398c2ecf20Sopenharmony_ci return false; 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_ci /* Feed the IRQ number allocator with the ranges given in the DT */ 8428c2ecf20Sopenharmony_ci reg = of_get_property(np, "ibm,xive-lisn-ranges", &len); 8438c2ecf20Sopenharmony_ci if (!reg) { 8448c2ecf20Sopenharmony_ci pr_err("Failed to read 'ibm,xive-lisn-ranges' property\n"); 8458c2ecf20Sopenharmony_ci return false; 8468c2ecf20Sopenharmony_ci } 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_ci if (len % (2 * sizeof(u32)) != 0) { 8498c2ecf20Sopenharmony_ci pr_err("invalid 'ibm,xive-lisn-ranges' property\n"); 8508c2ecf20Sopenharmony_ci return false; 8518c2ecf20Sopenharmony_ci } 8528c2ecf20Sopenharmony_ci 8538c2ecf20Sopenharmony_ci for (i = 0; i < len / (2 * sizeof(u32)); i++, reg += 2) 8548c2ecf20Sopenharmony_ci xive_irq_bitmap_add(be32_to_cpu(reg[0]), 8558c2ecf20Sopenharmony_ci be32_to_cpu(reg[1])); 8568c2ecf20Sopenharmony_ci 8578c2ecf20Sopenharmony_ci /* Iterate the EQ sizes and pick one */ 8588c2ecf20Sopenharmony_ci of_property_for_each_u32(np, "ibm,xive-eq-sizes", prop, reg, val) { 8598c2ecf20Sopenharmony_ci xive_queue_shift = val; 8608c2ecf20Sopenharmony_ci if (val == PAGE_SHIFT) 8618c2ecf20Sopenharmony_ci break; 8628c2ecf20Sopenharmony_ci } 8638c2ecf20Sopenharmony_ci 8648c2ecf20Sopenharmony_ci /* Initialize XIVE core with our backend */ 8658c2ecf20Sopenharmony_ci if (!xive_core_init(&xive_spapr_ops, tima, TM_QW1_OS, max_prio)) 8668c2ecf20Sopenharmony_ci return false; 8678c2ecf20Sopenharmony_ci 8688c2ecf20Sopenharmony_ci pr_info("Using %dkB queues\n", 1 << (xive_queue_shift - 10)); 8698c2ecf20Sopenharmony_ci return true; 8708c2ecf20Sopenharmony_ci} 8718c2ecf20Sopenharmony_ci 8728c2ecf20Sopenharmony_cimachine_arch_initcall(pseries, xive_core_debug_init); 873