18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright 2016,2017 IBM Corporation.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#define pr_fmt(fmt) "xive: " fmt
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/types.h>
98c2ecf20Sopenharmony_ci#include <linux/irq.h>
108c2ecf20Sopenharmony_ci#include <linux/debugfs.h>
118c2ecf20Sopenharmony_ci#include <linux/smp.h>
128c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
138c2ecf20Sopenharmony_ci#include <linux/seq_file.h>
148c2ecf20Sopenharmony_ci#include <linux/init.h>
158c2ecf20Sopenharmony_ci#include <linux/of.h>
168c2ecf20Sopenharmony_ci#include <linux/slab.h>
178c2ecf20Sopenharmony_ci#include <linux/spinlock.h>
188c2ecf20Sopenharmony_ci#include <linux/delay.h>
198c2ecf20Sopenharmony_ci#include <linux/cpumask.h>
208c2ecf20Sopenharmony_ci#include <linux/mm.h>
218c2ecf20Sopenharmony_ci#include <linux/kmemleak.h>
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#include <asm/machdep.h>
248c2ecf20Sopenharmony_ci#include <asm/prom.h>
258c2ecf20Sopenharmony_ci#include <asm/io.h>
268c2ecf20Sopenharmony_ci#include <asm/smp.h>
278c2ecf20Sopenharmony_ci#include <asm/irq.h>
288c2ecf20Sopenharmony_ci#include <asm/errno.h>
298c2ecf20Sopenharmony_ci#include <asm/xive.h>
308c2ecf20Sopenharmony_ci#include <asm/xive-regs.h>
318c2ecf20Sopenharmony_ci#include <asm/opal.h>
328c2ecf20Sopenharmony_ci#include <asm/kvm_ppc.h>
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#include "xive-internal.h"
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_cistatic u32 xive_provision_size;
388c2ecf20Sopenharmony_cistatic u32 *xive_provision_chips;
398c2ecf20Sopenharmony_cistatic u32 xive_provision_chip_count;
408c2ecf20Sopenharmony_cistatic u32 xive_queue_shift;
418c2ecf20Sopenharmony_cistatic u32 xive_pool_vps = XIVE_INVALID_VP;
428c2ecf20Sopenharmony_cistatic struct kmem_cache *xive_provision_cache;
438c2ecf20Sopenharmony_cistatic bool xive_has_single_esc;
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ciint xive_native_populate_irq_data(u32 hw_irq, struct xive_irq_data *data)
468c2ecf20Sopenharmony_ci{
478c2ecf20Sopenharmony_ci	__be64 flags, eoi_page, trig_page;
488c2ecf20Sopenharmony_ci	__be32 esb_shift, src_chip;
498c2ecf20Sopenharmony_ci	u64 opal_flags;
508c2ecf20Sopenharmony_ci	s64 rc;
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci	memset(data, 0, sizeof(*data));
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci	rc = opal_xive_get_irq_info(hw_irq, &flags, &eoi_page, &trig_page,
558c2ecf20Sopenharmony_ci				    &esb_shift, &src_chip);
568c2ecf20Sopenharmony_ci	if (rc) {
578c2ecf20Sopenharmony_ci		pr_err("opal_xive_get_irq_info(0x%x) returned %lld\n",
588c2ecf20Sopenharmony_ci		       hw_irq, rc);
598c2ecf20Sopenharmony_ci		return -EINVAL;
608c2ecf20Sopenharmony_ci	}
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci	opal_flags = be64_to_cpu(flags);
638c2ecf20Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_STORE_EOI)
648c2ecf20Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_STORE_EOI;
658c2ecf20Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_LSI)
668c2ecf20Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_LSI;
678c2ecf20Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_SHIFT_BUG)
688c2ecf20Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_SHIFT_BUG;
698c2ecf20Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_MASK_VIA_FW)
708c2ecf20Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_MASK_FW;
718c2ecf20Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_EOI_VIA_FW)
728c2ecf20Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_EOI_FW;
738c2ecf20Sopenharmony_ci	data->eoi_page = be64_to_cpu(eoi_page);
748c2ecf20Sopenharmony_ci	data->trig_page = be64_to_cpu(trig_page);
758c2ecf20Sopenharmony_ci	data->esb_shift = be32_to_cpu(esb_shift);
768c2ecf20Sopenharmony_ci	data->src_chip = be32_to_cpu(src_chip);
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci	data->eoi_mmio = ioremap(data->eoi_page, 1u << data->esb_shift);
798c2ecf20Sopenharmony_ci	if (!data->eoi_mmio) {
808c2ecf20Sopenharmony_ci		pr_err("Failed to map EOI page for irq 0x%x\n", hw_irq);
818c2ecf20Sopenharmony_ci		return -ENOMEM;
828c2ecf20Sopenharmony_ci	}
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci	data->hw_irq = hw_irq;
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	if (!data->trig_page)
878c2ecf20Sopenharmony_ci		return 0;
888c2ecf20Sopenharmony_ci	if (data->trig_page == data->eoi_page) {
898c2ecf20Sopenharmony_ci		data->trig_mmio = data->eoi_mmio;
908c2ecf20Sopenharmony_ci		return 0;
918c2ecf20Sopenharmony_ci	}
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	data->trig_mmio = ioremap(data->trig_page, 1u << data->esb_shift);
948c2ecf20Sopenharmony_ci	if (!data->trig_mmio) {
958c2ecf20Sopenharmony_ci		pr_err("Failed to map trigger page for irq 0x%x\n", hw_irq);
968c2ecf20Sopenharmony_ci		return -ENOMEM;
978c2ecf20Sopenharmony_ci	}
988c2ecf20Sopenharmony_ci	return 0;
998c2ecf20Sopenharmony_ci}
1008c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_populate_irq_data);
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ciint xive_native_configure_irq(u32 hw_irq, u32 target, u8 prio, u32 sw_irq)
1038c2ecf20Sopenharmony_ci{
1048c2ecf20Sopenharmony_ci	s64 rc;
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci	for (;;) {
1078c2ecf20Sopenharmony_ci		rc = opal_xive_set_irq_config(hw_irq, target, prio, sw_irq);
1088c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
1098c2ecf20Sopenharmony_ci			break;
1108c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
1118c2ecf20Sopenharmony_ci	}
1128c2ecf20Sopenharmony_ci	return rc == 0 ? 0 : -ENXIO;
1138c2ecf20Sopenharmony_ci}
1148c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_configure_irq);
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_cistatic int xive_native_get_irq_config(u32 hw_irq, u32 *target, u8 *prio,
1178c2ecf20Sopenharmony_ci				      u32 *sw_irq)
1188c2ecf20Sopenharmony_ci{
1198c2ecf20Sopenharmony_ci	s64 rc;
1208c2ecf20Sopenharmony_ci	__be64 vp;
1218c2ecf20Sopenharmony_ci	__be32 lirq;
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci	rc = opal_xive_get_irq_config(hw_irq, &vp, prio, &lirq);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	*target = be64_to_cpu(vp);
1268c2ecf20Sopenharmony_ci	*sw_irq = be32_to_cpu(lirq);
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci	return rc == 0 ? 0 : -ENXIO;
1298c2ecf20Sopenharmony_ci}
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci/* This can be called multiple time to change a queue configuration */
1328c2ecf20Sopenharmony_ciint xive_native_configure_queue(u32 vp_id, struct xive_q *q, u8 prio,
1338c2ecf20Sopenharmony_ci				__be32 *qpage, u32 order, bool can_escalate)
1348c2ecf20Sopenharmony_ci{
1358c2ecf20Sopenharmony_ci	s64 rc = 0;
1368c2ecf20Sopenharmony_ci	__be64 qeoi_page_be;
1378c2ecf20Sopenharmony_ci	__be32 esc_irq_be;
1388c2ecf20Sopenharmony_ci	u64 flags, qpage_phys;
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci	/* If there's an actual queue page, clean it */
1418c2ecf20Sopenharmony_ci	if (order) {
1428c2ecf20Sopenharmony_ci		if (WARN_ON(!qpage))
1438c2ecf20Sopenharmony_ci			return -EINVAL;
1448c2ecf20Sopenharmony_ci		qpage_phys = __pa(qpage);
1458c2ecf20Sopenharmony_ci	} else
1468c2ecf20Sopenharmony_ci		qpage_phys = 0;
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_ci	/* Initialize the rest of the fields */
1498c2ecf20Sopenharmony_ci	q->msk = order ? ((1u << (order - 2)) - 1) : 0;
1508c2ecf20Sopenharmony_ci	q->idx = 0;
1518c2ecf20Sopenharmony_ci	q->toggle = 0;
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	rc = opal_xive_get_queue_info(vp_id, prio, NULL, NULL,
1548c2ecf20Sopenharmony_ci				      &qeoi_page_be,
1558c2ecf20Sopenharmony_ci				      &esc_irq_be,
1568c2ecf20Sopenharmony_ci				      NULL);
1578c2ecf20Sopenharmony_ci	if (rc) {
1588c2ecf20Sopenharmony_ci		pr_err("Error %lld getting queue info prio %d\n", rc, prio);
1598c2ecf20Sopenharmony_ci		rc = -EIO;
1608c2ecf20Sopenharmony_ci		goto fail;
1618c2ecf20Sopenharmony_ci	}
1628c2ecf20Sopenharmony_ci	q->eoi_phys = be64_to_cpu(qeoi_page_be);
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	/* Default flags */
1658c2ecf20Sopenharmony_ci	flags = OPAL_XIVE_EQ_ALWAYS_NOTIFY | OPAL_XIVE_EQ_ENABLED;
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	/* Escalation needed ? */
1688c2ecf20Sopenharmony_ci	if (can_escalate) {
1698c2ecf20Sopenharmony_ci		q->esc_irq = be32_to_cpu(esc_irq_be);
1708c2ecf20Sopenharmony_ci		flags |= OPAL_XIVE_EQ_ESCALATE;
1718c2ecf20Sopenharmony_ci	}
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_ci	/* Configure and enable the queue in HW */
1748c2ecf20Sopenharmony_ci	for (;;) {
1758c2ecf20Sopenharmony_ci		rc = opal_xive_set_queue_info(vp_id, prio, qpage_phys, order, flags);
1768c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
1778c2ecf20Sopenharmony_ci			break;
1788c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
1798c2ecf20Sopenharmony_ci	}
1808c2ecf20Sopenharmony_ci	if (rc) {
1818c2ecf20Sopenharmony_ci		pr_err("Error %lld setting queue for prio %d\n", rc, prio);
1828c2ecf20Sopenharmony_ci		rc = -EIO;
1838c2ecf20Sopenharmony_ci	} else {
1848c2ecf20Sopenharmony_ci		/*
1858c2ecf20Sopenharmony_ci		 * KVM code requires all of the above to be visible before
1868c2ecf20Sopenharmony_ci		 * q->qpage is set due to how it manages IPI EOIs
1878c2ecf20Sopenharmony_ci		 */
1888c2ecf20Sopenharmony_ci		wmb();
1898c2ecf20Sopenharmony_ci		q->qpage = qpage;
1908c2ecf20Sopenharmony_ci	}
1918c2ecf20Sopenharmony_cifail:
1928c2ecf20Sopenharmony_ci	return rc;
1938c2ecf20Sopenharmony_ci}
1948c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_configure_queue);
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_cistatic void __xive_native_disable_queue(u32 vp_id, struct xive_q *q, u8 prio)
1978c2ecf20Sopenharmony_ci{
1988c2ecf20Sopenharmony_ci	s64 rc;
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci	/* Disable the queue in HW */
2018c2ecf20Sopenharmony_ci	for (;;) {
2028c2ecf20Sopenharmony_ci		rc = opal_xive_set_queue_info(vp_id, prio, 0, 0, 0);
2038c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
2048c2ecf20Sopenharmony_ci			break;
2058c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
2068c2ecf20Sopenharmony_ci	}
2078c2ecf20Sopenharmony_ci	if (rc)
2088c2ecf20Sopenharmony_ci		pr_err("Error %lld disabling queue for prio %d\n", rc, prio);
2098c2ecf20Sopenharmony_ci}
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_civoid xive_native_disable_queue(u32 vp_id, struct xive_q *q, u8 prio)
2128c2ecf20Sopenharmony_ci{
2138c2ecf20Sopenharmony_ci	__xive_native_disable_queue(vp_id, q, prio);
2148c2ecf20Sopenharmony_ci}
2158c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_disable_queue);
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_cistatic int xive_native_setup_queue(unsigned int cpu, struct xive_cpu *xc, u8 prio)
2188c2ecf20Sopenharmony_ci{
2198c2ecf20Sopenharmony_ci	struct xive_q *q = &xc->queue[prio];
2208c2ecf20Sopenharmony_ci	__be32 *qpage;
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	qpage = xive_queue_page_alloc(cpu, xive_queue_shift);
2238c2ecf20Sopenharmony_ci	if (IS_ERR(qpage))
2248c2ecf20Sopenharmony_ci		return PTR_ERR(qpage);
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	return xive_native_configure_queue(get_hard_smp_processor_id(cpu),
2278c2ecf20Sopenharmony_ci					   q, prio, qpage, xive_queue_shift, false);
2288c2ecf20Sopenharmony_ci}
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_cistatic void xive_native_cleanup_queue(unsigned int cpu, struct xive_cpu *xc, u8 prio)
2318c2ecf20Sopenharmony_ci{
2328c2ecf20Sopenharmony_ci	struct xive_q *q = &xc->queue[prio];
2338c2ecf20Sopenharmony_ci	unsigned int alloc_order;
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_ci	/*
2368c2ecf20Sopenharmony_ci	 * We use the variant with no iounmap as this is called on exec
2378c2ecf20Sopenharmony_ci	 * from an IPI and iounmap isn't safe
2388c2ecf20Sopenharmony_ci	 */
2398c2ecf20Sopenharmony_ci	__xive_native_disable_queue(get_hard_smp_processor_id(cpu), q, prio);
2408c2ecf20Sopenharmony_ci	alloc_order = xive_alloc_order(xive_queue_shift);
2418c2ecf20Sopenharmony_ci	free_pages((unsigned long)q->qpage, alloc_order);
2428c2ecf20Sopenharmony_ci	q->qpage = NULL;
2438c2ecf20Sopenharmony_ci}
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_cistatic bool xive_native_match(struct device_node *node)
2468c2ecf20Sopenharmony_ci{
2478c2ecf20Sopenharmony_ci	return of_device_is_compatible(node, "ibm,opal-xive-vc");
2488c2ecf20Sopenharmony_ci}
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_cistatic s64 opal_xive_allocate_irq(u32 chip_id)
2518c2ecf20Sopenharmony_ci{
2528c2ecf20Sopenharmony_ci	s64 irq = opal_xive_allocate_irq_raw(chip_id);
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	/*
2558c2ecf20Sopenharmony_ci	 * Old versions of skiboot can incorrectly return 0xffffffff to
2568c2ecf20Sopenharmony_ci	 * indicate no space, fix it up here.
2578c2ecf20Sopenharmony_ci	 */
2588c2ecf20Sopenharmony_ci	return irq == 0xffffffff ? OPAL_RESOURCE : irq;
2598c2ecf20Sopenharmony_ci}
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP
2628c2ecf20Sopenharmony_cistatic int xive_native_get_ipi(unsigned int cpu, struct xive_cpu *xc)
2638c2ecf20Sopenharmony_ci{
2648c2ecf20Sopenharmony_ci	s64 irq;
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_ci	/* Allocate an IPI and populate info about it */
2678c2ecf20Sopenharmony_ci	for (;;) {
2688c2ecf20Sopenharmony_ci		irq = opal_xive_allocate_irq(xc->chip_id);
2698c2ecf20Sopenharmony_ci		if (irq == OPAL_BUSY) {
2708c2ecf20Sopenharmony_ci			msleep(OPAL_BUSY_DELAY_MS);
2718c2ecf20Sopenharmony_ci			continue;
2728c2ecf20Sopenharmony_ci		}
2738c2ecf20Sopenharmony_ci		if (irq < 0) {
2748c2ecf20Sopenharmony_ci			pr_err("Failed to allocate IPI on CPU %d\n", cpu);
2758c2ecf20Sopenharmony_ci			return -ENXIO;
2768c2ecf20Sopenharmony_ci		}
2778c2ecf20Sopenharmony_ci		xc->hw_ipi = irq;
2788c2ecf20Sopenharmony_ci		break;
2798c2ecf20Sopenharmony_ci	}
2808c2ecf20Sopenharmony_ci	return 0;
2818c2ecf20Sopenharmony_ci}
2828c2ecf20Sopenharmony_ci#endif /* CONFIG_SMP */
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_ciu32 xive_native_alloc_irq_on_chip(u32 chip_id)
2858c2ecf20Sopenharmony_ci{
2868c2ecf20Sopenharmony_ci	s64 rc;
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci	for (;;) {
2898c2ecf20Sopenharmony_ci		rc = opal_xive_allocate_irq(chip_id);
2908c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
2918c2ecf20Sopenharmony_ci			break;
2928c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
2938c2ecf20Sopenharmony_ci	}
2948c2ecf20Sopenharmony_ci	if (rc < 0)
2958c2ecf20Sopenharmony_ci		return 0;
2968c2ecf20Sopenharmony_ci	return rc;
2978c2ecf20Sopenharmony_ci}
2988c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_alloc_irq_on_chip);
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_civoid xive_native_free_irq(u32 irq)
3018c2ecf20Sopenharmony_ci{
3028c2ecf20Sopenharmony_ci	for (;;) {
3038c2ecf20Sopenharmony_ci		s64 rc = opal_xive_free_irq(irq);
3048c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
3058c2ecf20Sopenharmony_ci			break;
3068c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
3078c2ecf20Sopenharmony_ci	}
3088c2ecf20Sopenharmony_ci}
3098c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_free_irq);
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP
3128c2ecf20Sopenharmony_cistatic void xive_native_put_ipi(unsigned int cpu, struct xive_cpu *xc)
3138c2ecf20Sopenharmony_ci{
3148c2ecf20Sopenharmony_ci	s64 rc;
3158c2ecf20Sopenharmony_ci
3168c2ecf20Sopenharmony_ci	/* Free the IPI */
3178c2ecf20Sopenharmony_ci	if (xc->hw_ipi == XIVE_BAD_IRQ)
3188c2ecf20Sopenharmony_ci		return;
3198c2ecf20Sopenharmony_ci	for (;;) {
3208c2ecf20Sopenharmony_ci		rc = opal_xive_free_irq(xc->hw_ipi);
3218c2ecf20Sopenharmony_ci		if (rc == OPAL_BUSY) {
3228c2ecf20Sopenharmony_ci			msleep(OPAL_BUSY_DELAY_MS);
3238c2ecf20Sopenharmony_ci			continue;
3248c2ecf20Sopenharmony_ci		}
3258c2ecf20Sopenharmony_ci		xc->hw_ipi = XIVE_BAD_IRQ;
3268c2ecf20Sopenharmony_ci		break;
3278c2ecf20Sopenharmony_ci	}
3288c2ecf20Sopenharmony_ci}
3298c2ecf20Sopenharmony_ci#endif /* CONFIG_SMP */
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_cistatic void xive_native_shutdown(void)
3328c2ecf20Sopenharmony_ci{
3338c2ecf20Sopenharmony_ci	/* Switch the XIVE to emulation mode */
3348c2ecf20Sopenharmony_ci	opal_xive_reset(OPAL_XIVE_MODE_EMU);
3358c2ecf20Sopenharmony_ci}
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_ci/*
3388c2ecf20Sopenharmony_ci * Perform an "ack" cycle on the current thread, thus
3398c2ecf20Sopenharmony_ci * grabbing the pending active priorities and updating
3408c2ecf20Sopenharmony_ci * the CPPR to the most favored one.
3418c2ecf20Sopenharmony_ci */
3428c2ecf20Sopenharmony_cistatic void xive_native_update_pending(struct xive_cpu *xc)
3438c2ecf20Sopenharmony_ci{
3448c2ecf20Sopenharmony_ci	u8 he, cppr;
3458c2ecf20Sopenharmony_ci	u16 ack;
3468c2ecf20Sopenharmony_ci
3478c2ecf20Sopenharmony_ci	/* Perform the acknowledge hypervisor to register cycle */
3488c2ecf20Sopenharmony_ci	ack = be16_to_cpu(__raw_readw(xive_tima + TM_SPC_ACK_HV_REG));
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci	/* Synchronize subsequent queue accesses */
3518c2ecf20Sopenharmony_ci	mb();
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci	/*
3548c2ecf20Sopenharmony_ci	 * Grab the CPPR and the "HE" field which indicates the source
3558c2ecf20Sopenharmony_ci	 * of the hypervisor interrupt (if any)
3568c2ecf20Sopenharmony_ci	 */
3578c2ecf20Sopenharmony_ci	cppr = ack & 0xff;
3588c2ecf20Sopenharmony_ci	he = (ack >> 8) >> 6;
3598c2ecf20Sopenharmony_ci	switch(he) {
3608c2ecf20Sopenharmony_ci	case TM_QW3_NSR_HE_NONE: /* Nothing to see here */
3618c2ecf20Sopenharmony_ci		break;
3628c2ecf20Sopenharmony_ci	case TM_QW3_NSR_HE_PHYS: /* Physical thread interrupt */
3638c2ecf20Sopenharmony_ci		if (cppr == 0xff)
3648c2ecf20Sopenharmony_ci			return;
3658c2ecf20Sopenharmony_ci		/* Mark the priority pending */
3668c2ecf20Sopenharmony_ci		xc->pending_prio |= 1 << cppr;
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci		/*
3698c2ecf20Sopenharmony_ci		 * A new interrupt should never have a CPPR less favored
3708c2ecf20Sopenharmony_ci		 * than our current one.
3718c2ecf20Sopenharmony_ci		 */
3728c2ecf20Sopenharmony_ci		if (cppr >= xc->cppr)
3738c2ecf20Sopenharmony_ci			pr_err("CPU %d odd ack CPPR, got %d at %d\n",
3748c2ecf20Sopenharmony_ci			       smp_processor_id(), cppr, xc->cppr);
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci		/* Update our idea of what the CPPR is */
3778c2ecf20Sopenharmony_ci		xc->cppr = cppr;
3788c2ecf20Sopenharmony_ci		break;
3798c2ecf20Sopenharmony_ci	case TM_QW3_NSR_HE_POOL: /* HV Pool interrupt (unused) */
3808c2ecf20Sopenharmony_ci	case TM_QW3_NSR_HE_LSI:  /* Legacy FW LSI (unused) */
3818c2ecf20Sopenharmony_ci		pr_err("CPU %d got unexpected interrupt type HE=%d\n",
3828c2ecf20Sopenharmony_ci		       smp_processor_id(), he);
3838c2ecf20Sopenharmony_ci		return;
3848c2ecf20Sopenharmony_ci	}
3858c2ecf20Sopenharmony_ci}
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_cistatic void xive_native_eoi(u32 hw_irq)
3888c2ecf20Sopenharmony_ci{
3898c2ecf20Sopenharmony_ci	/*
3908c2ecf20Sopenharmony_ci	 * Not normally used except if specific interrupts need
3918c2ecf20Sopenharmony_ci	 * a workaround on EOI.
3928c2ecf20Sopenharmony_ci	 */
3938c2ecf20Sopenharmony_ci	opal_int_eoi(hw_irq);
3948c2ecf20Sopenharmony_ci}
3958c2ecf20Sopenharmony_ci
3968c2ecf20Sopenharmony_cistatic void xive_native_setup_cpu(unsigned int cpu, struct xive_cpu *xc)
3978c2ecf20Sopenharmony_ci{
3988c2ecf20Sopenharmony_ci	s64 rc;
3998c2ecf20Sopenharmony_ci	u32 vp;
4008c2ecf20Sopenharmony_ci	__be64 vp_cam_be;
4018c2ecf20Sopenharmony_ci	u64 vp_cam;
4028c2ecf20Sopenharmony_ci
4038c2ecf20Sopenharmony_ci	if (xive_pool_vps == XIVE_INVALID_VP)
4048c2ecf20Sopenharmony_ci		return;
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci	/* Check if pool VP already active, if it is, pull it */
4078c2ecf20Sopenharmony_ci	if (in_be32(xive_tima + TM_QW2_HV_POOL + TM_WORD2) & TM_QW2W2_VP)
4088c2ecf20Sopenharmony_ci		in_be64(xive_tima + TM_SPC_PULL_POOL_CTX);
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	/* Enable the pool VP */
4118c2ecf20Sopenharmony_ci	vp = xive_pool_vps + cpu;
4128c2ecf20Sopenharmony_ci	for (;;) {
4138c2ecf20Sopenharmony_ci		rc = opal_xive_set_vp_info(vp, OPAL_XIVE_VP_ENABLED, 0);
4148c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
4158c2ecf20Sopenharmony_ci			break;
4168c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
4178c2ecf20Sopenharmony_ci	}
4188c2ecf20Sopenharmony_ci	if (rc) {
4198c2ecf20Sopenharmony_ci		pr_err("Failed to enable pool VP on CPU %d\n", cpu);
4208c2ecf20Sopenharmony_ci		return;
4218c2ecf20Sopenharmony_ci	}
4228c2ecf20Sopenharmony_ci
4238c2ecf20Sopenharmony_ci	/* Grab it's CAM value */
4248c2ecf20Sopenharmony_ci	rc = opal_xive_get_vp_info(vp, NULL, &vp_cam_be, NULL, NULL);
4258c2ecf20Sopenharmony_ci	if (rc) {
4268c2ecf20Sopenharmony_ci		pr_err("Failed to get pool VP info CPU %d\n", cpu);
4278c2ecf20Sopenharmony_ci		return;
4288c2ecf20Sopenharmony_ci	}
4298c2ecf20Sopenharmony_ci	vp_cam = be64_to_cpu(vp_cam_be);
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_ci	/* Push it on the CPU (set LSMFB to 0xff to skip backlog scan) */
4328c2ecf20Sopenharmony_ci	out_be32(xive_tima + TM_QW2_HV_POOL + TM_WORD0, 0xff);
4338c2ecf20Sopenharmony_ci	out_be32(xive_tima + TM_QW2_HV_POOL + TM_WORD2, TM_QW2W2_VP | vp_cam);
4348c2ecf20Sopenharmony_ci}
4358c2ecf20Sopenharmony_ci
4368c2ecf20Sopenharmony_cistatic void xive_native_teardown_cpu(unsigned int cpu, struct xive_cpu *xc)
4378c2ecf20Sopenharmony_ci{
4388c2ecf20Sopenharmony_ci	s64 rc;
4398c2ecf20Sopenharmony_ci	u32 vp;
4408c2ecf20Sopenharmony_ci
4418c2ecf20Sopenharmony_ci	if (xive_pool_vps == XIVE_INVALID_VP)
4428c2ecf20Sopenharmony_ci		return;
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci	/* Pull the pool VP from the CPU */
4458c2ecf20Sopenharmony_ci	in_be64(xive_tima + TM_SPC_PULL_POOL_CTX);
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci	/* Disable it */
4488c2ecf20Sopenharmony_ci	vp = xive_pool_vps + cpu;
4498c2ecf20Sopenharmony_ci	for (;;) {
4508c2ecf20Sopenharmony_ci		rc = opal_xive_set_vp_info(vp, 0, 0);
4518c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
4528c2ecf20Sopenharmony_ci			break;
4538c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
4548c2ecf20Sopenharmony_ci	}
4558c2ecf20Sopenharmony_ci}
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_civoid xive_native_sync_source(u32 hw_irq)
4588c2ecf20Sopenharmony_ci{
4598c2ecf20Sopenharmony_ci	opal_xive_sync(XIVE_SYNC_EAS, hw_irq);
4608c2ecf20Sopenharmony_ci}
4618c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_sync_source);
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_civoid xive_native_sync_queue(u32 hw_irq)
4648c2ecf20Sopenharmony_ci{
4658c2ecf20Sopenharmony_ci	opal_xive_sync(XIVE_SYNC_QUEUE, hw_irq);
4668c2ecf20Sopenharmony_ci}
4678c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_sync_queue);
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_cistatic const struct xive_ops xive_native_ops = {
4708c2ecf20Sopenharmony_ci	.populate_irq_data	= xive_native_populate_irq_data,
4718c2ecf20Sopenharmony_ci	.configure_irq		= xive_native_configure_irq,
4728c2ecf20Sopenharmony_ci	.get_irq_config		= xive_native_get_irq_config,
4738c2ecf20Sopenharmony_ci	.setup_queue		= xive_native_setup_queue,
4748c2ecf20Sopenharmony_ci	.cleanup_queue		= xive_native_cleanup_queue,
4758c2ecf20Sopenharmony_ci	.match			= xive_native_match,
4768c2ecf20Sopenharmony_ci	.shutdown		= xive_native_shutdown,
4778c2ecf20Sopenharmony_ci	.update_pending		= xive_native_update_pending,
4788c2ecf20Sopenharmony_ci	.eoi			= xive_native_eoi,
4798c2ecf20Sopenharmony_ci	.setup_cpu		= xive_native_setup_cpu,
4808c2ecf20Sopenharmony_ci	.teardown_cpu		= xive_native_teardown_cpu,
4818c2ecf20Sopenharmony_ci	.sync_source		= xive_native_sync_source,
4828c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP
4838c2ecf20Sopenharmony_ci	.get_ipi		= xive_native_get_ipi,
4848c2ecf20Sopenharmony_ci	.put_ipi		= xive_native_put_ipi,
4858c2ecf20Sopenharmony_ci#endif /* CONFIG_SMP */
4868c2ecf20Sopenharmony_ci	.name			= "native",
4878c2ecf20Sopenharmony_ci};
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_cistatic bool xive_parse_provisioning(struct device_node *np)
4908c2ecf20Sopenharmony_ci{
4918c2ecf20Sopenharmony_ci	int rc;
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_ci	if (of_property_read_u32(np, "ibm,xive-provision-page-size",
4948c2ecf20Sopenharmony_ci				 &xive_provision_size) < 0)
4958c2ecf20Sopenharmony_ci		return true;
4968c2ecf20Sopenharmony_ci	rc = of_property_count_elems_of_size(np, "ibm,xive-provision-chips", 4);
4978c2ecf20Sopenharmony_ci	if (rc < 0) {
4988c2ecf20Sopenharmony_ci		pr_err("Error %d getting provision chips array\n", rc);
4998c2ecf20Sopenharmony_ci		return false;
5008c2ecf20Sopenharmony_ci	}
5018c2ecf20Sopenharmony_ci	xive_provision_chip_count = rc;
5028c2ecf20Sopenharmony_ci	if (rc == 0)
5038c2ecf20Sopenharmony_ci		return true;
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci	xive_provision_chips = kcalloc(4, xive_provision_chip_count,
5068c2ecf20Sopenharmony_ci				       GFP_KERNEL);
5078c2ecf20Sopenharmony_ci	if (WARN_ON(!xive_provision_chips))
5088c2ecf20Sopenharmony_ci		return false;
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_ci	rc = of_property_read_u32_array(np, "ibm,xive-provision-chips",
5118c2ecf20Sopenharmony_ci					xive_provision_chips,
5128c2ecf20Sopenharmony_ci					xive_provision_chip_count);
5138c2ecf20Sopenharmony_ci	if (rc < 0) {
5148c2ecf20Sopenharmony_ci		pr_err("Error %d reading provision chips array\n", rc);
5158c2ecf20Sopenharmony_ci		return false;
5168c2ecf20Sopenharmony_ci	}
5178c2ecf20Sopenharmony_ci
5188c2ecf20Sopenharmony_ci	xive_provision_cache = kmem_cache_create("xive-provision",
5198c2ecf20Sopenharmony_ci						 xive_provision_size,
5208c2ecf20Sopenharmony_ci						 xive_provision_size,
5218c2ecf20Sopenharmony_ci						 0, NULL);
5228c2ecf20Sopenharmony_ci	if (!xive_provision_cache) {
5238c2ecf20Sopenharmony_ci		pr_err("Failed to allocate provision cache\n");
5248c2ecf20Sopenharmony_ci		return false;
5258c2ecf20Sopenharmony_ci	}
5268c2ecf20Sopenharmony_ci	return true;
5278c2ecf20Sopenharmony_ci}
5288c2ecf20Sopenharmony_ci
5298c2ecf20Sopenharmony_cistatic void xive_native_setup_pools(void)
5308c2ecf20Sopenharmony_ci{
5318c2ecf20Sopenharmony_ci	/* Allocate a pool big enough */
5328c2ecf20Sopenharmony_ci	pr_debug("XIVE: Allocating VP block for pool size %u\n", nr_cpu_ids);
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_ci	xive_pool_vps = xive_native_alloc_vp_block(nr_cpu_ids);
5358c2ecf20Sopenharmony_ci	if (WARN_ON(xive_pool_vps == XIVE_INVALID_VP))
5368c2ecf20Sopenharmony_ci		pr_err("XIVE: Failed to allocate pool VP, KVM might not function\n");
5378c2ecf20Sopenharmony_ci
5388c2ecf20Sopenharmony_ci	pr_debug("XIVE: Pool VPs allocated at 0x%x for %u max CPUs\n",
5398c2ecf20Sopenharmony_ci		 xive_pool_vps, nr_cpu_ids);
5408c2ecf20Sopenharmony_ci}
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_ciu32 xive_native_default_eq_shift(void)
5438c2ecf20Sopenharmony_ci{
5448c2ecf20Sopenharmony_ci	return xive_queue_shift;
5458c2ecf20Sopenharmony_ci}
5468c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_default_eq_shift);
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_ciunsigned long xive_tima_os;
5498c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_tima_os);
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_cibool __init xive_native_init(void)
5528c2ecf20Sopenharmony_ci{
5538c2ecf20Sopenharmony_ci	struct device_node *np;
5548c2ecf20Sopenharmony_ci	struct resource r;
5558c2ecf20Sopenharmony_ci	void __iomem *tima;
5568c2ecf20Sopenharmony_ci	struct property *prop;
5578c2ecf20Sopenharmony_ci	u8 max_prio = 7;
5588c2ecf20Sopenharmony_ci	const __be32 *p;
5598c2ecf20Sopenharmony_ci	u32 val, cpu;
5608c2ecf20Sopenharmony_ci	s64 rc;
5618c2ecf20Sopenharmony_ci
5628c2ecf20Sopenharmony_ci	if (xive_cmdline_disabled)
5638c2ecf20Sopenharmony_ci		return false;
5648c2ecf20Sopenharmony_ci
5658c2ecf20Sopenharmony_ci	pr_devel("xive_native_init()\n");
5668c2ecf20Sopenharmony_ci	np = of_find_compatible_node(NULL, NULL, "ibm,opal-xive-pe");
5678c2ecf20Sopenharmony_ci	if (!np) {
5688c2ecf20Sopenharmony_ci		pr_devel("not found !\n");
5698c2ecf20Sopenharmony_ci		return false;
5708c2ecf20Sopenharmony_ci	}
5718c2ecf20Sopenharmony_ci	pr_devel("Found %pOF\n", np);
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci	/* Resource 1 is HV window */
5748c2ecf20Sopenharmony_ci	if (of_address_to_resource(np, 1, &r)) {
5758c2ecf20Sopenharmony_ci		pr_err("Failed to get thread mgmnt area resource\n");
5768c2ecf20Sopenharmony_ci		return false;
5778c2ecf20Sopenharmony_ci	}
5788c2ecf20Sopenharmony_ci	tima = ioremap(r.start, resource_size(&r));
5798c2ecf20Sopenharmony_ci	if (!tima) {
5808c2ecf20Sopenharmony_ci		pr_err("Failed to map thread mgmnt area\n");
5818c2ecf20Sopenharmony_ci		return false;
5828c2ecf20Sopenharmony_ci	}
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_ci	/* Read number of priorities */
5858c2ecf20Sopenharmony_ci	if (of_property_read_u32(np, "ibm,xive-#priorities", &val) == 0)
5868c2ecf20Sopenharmony_ci		max_prio = val - 1;
5878c2ecf20Sopenharmony_ci
5888c2ecf20Sopenharmony_ci	/* Iterate the EQ sizes and pick one */
5898c2ecf20Sopenharmony_ci	of_property_for_each_u32(np, "ibm,xive-eq-sizes", prop, p, val) {
5908c2ecf20Sopenharmony_ci		xive_queue_shift = val;
5918c2ecf20Sopenharmony_ci		if (val == PAGE_SHIFT)
5928c2ecf20Sopenharmony_ci			break;
5938c2ecf20Sopenharmony_ci	}
5948c2ecf20Sopenharmony_ci
5958c2ecf20Sopenharmony_ci	/* Do we support single escalation */
5968c2ecf20Sopenharmony_ci	if (of_get_property(np, "single-escalation-support", NULL) != NULL)
5978c2ecf20Sopenharmony_ci		xive_has_single_esc = true;
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_ci	/* Configure Thread Management areas for KVM */
6008c2ecf20Sopenharmony_ci	for_each_possible_cpu(cpu)
6018c2ecf20Sopenharmony_ci		kvmppc_set_xive_tima(cpu, r.start, tima);
6028c2ecf20Sopenharmony_ci
6038c2ecf20Sopenharmony_ci	/* Resource 2 is OS window */
6048c2ecf20Sopenharmony_ci	if (of_address_to_resource(np, 2, &r)) {
6058c2ecf20Sopenharmony_ci		pr_err("Failed to get thread mgmnt area resource\n");
6068c2ecf20Sopenharmony_ci		return false;
6078c2ecf20Sopenharmony_ci	}
6088c2ecf20Sopenharmony_ci
6098c2ecf20Sopenharmony_ci	xive_tima_os = r.start;
6108c2ecf20Sopenharmony_ci
6118c2ecf20Sopenharmony_ci	/* Grab size of provisionning pages */
6128c2ecf20Sopenharmony_ci	xive_parse_provisioning(np);
6138c2ecf20Sopenharmony_ci
6148c2ecf20Sopenharmony_ci	/* Switch the XIVE to exploitation mode */
6158c2ecf20Sopenharmony_ci	rc = opal_xive_reset(OPAL_XIVE_MODE_EXPL);
6168c2ecf20Sopenharmony_ci	if (rc) {
6178c2ecf20Sopenharmony_ci		pr_err("Switch to exploitation mode failed with error %lld\n", rc);
6188c2ecf20Sopenharmony_ci		return false;
6198c2ecf20Sopenharmony_ci	}
6208c2ecf20Sopenharmony_ci
6218c2ecf20Sopenharmony_ci	/* Setup some dummy HV pool VPs */
6228c2ecf20Sopenharmony_ci	xive_native_setup_pools();
6238c2ecf20Sopenharmony_ci
6248c2ecf20Sopenharmony_ci	/* Initialize XIVE core with our backend */
6258c2ecf20Sopenharmony_ci	if (!xive_core_init(&xive_native_ops, tima, TM_QW3_HV_PHYS,
6268c2ecf20Sopenharmony_ci			    max_prio)) {
6278c2ecf20Sopenharmony_ci		opal_xive_reset(OPAL_XIVE_MODE_EMU);
6288c2ecf20Sopenharmony_ci		return false;
6298c2ecf20Sopenharmony_ci	}
6308c2ecf20Sopenharmony_ci	pr_info("Using %dkB queues\n", 1 << (xive_queue_shift - 10));
6318c2ecf20Sopenharmony_ci	return true;
6328c2ecf20Sopenharmony_ci}
6338c2ecf20Sopenharmony_ci
6348c2ecf20Sopenharmony_cistatic bool xive_native_provision_pages(void)
6358c2ecf20Sopenharmony_ci{
6368c2ecf20Sopenharmony_ci	u32 i;
6378c2ecf20Sopenharmony_ci	void *p;
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_ci	for (i = 0; i < xive_provision_chip_count; i++) {
6408c2ecf20Sopenharmony_ci		u32 chip = xive_provision_chips[i];
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_ci		/*
6438c2ecf20Sopenharmony_ci		 * XXX TODO: Try to make the allocation local to the node where
6448c2ecf20Sopenharmony_ci		 * the chip resides.
6458c2ecf20Sopenharmony_ci		 */
6468c2ecf20Sopenharmony_ci		p = kmem_cache_alloc(xive_provision_cache, GFP_KERNEL);
6478c2ecf20Sopenharmony_ci		if (!p) {
6488c2ecf20Sopenharmony_ci			pr_err("Failed to allocate provisioning page\n");
6498c2ecf20Sopenharmony_ci			return false;
6508c2ecf20Sopenharmony_ci		}
6518c2ecf20Sopenharmony_ci		kmemleak_ignore(p);
6528c2ecf20Sopenharmony_ci		opal_xive_donate_page(chip, __pa(p));
6538c2ecf20Sopenharmony_ci	}
6548c2ecf20Sopenharmony_ci	return true;
6558c2ecf20Sopenharmony_ci}
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_ciu32 xive_native_alloc_vp_block(u32 max_vcpus)
6588c2ecf20Sopenharmony_ci{
6598c2ecf20Sopenharmony_ci	s64 rc;
6608c2ecf20Sopenharmony_ci	u32 order;
6618c2ecf20Sopenharmony_ci
6628c2ecf20Sopenharmony_ci	order = fls(max_vcpus) - 1;
6638c2ecf20Sopenharmony_ci	if (max_vcpus > (1 << order))
6648c2ecf20Sopenharmony_ci		order++;
6658c2ecf20Sopenharmony_ci
6668c2ecf20Sopenharmony_ci	pr_debug("VP block alloc, for max VCPUs %d use order %d\n",
6678c2ecf20Sopenharmony_ci		 max_vcpus, order);
6688c2ecf20Sopenharmony_ci
6698c2ecf20Sopenharmony_ci	for (;;) {
6708c2ecf20Sopenharmony_ci		rc = opal_xive_alloc_vp_block(order);
6718c2ecf20Sopenharmony_ci		switch (rc) {
6728c2ecf20Sopenharmony_ci		case OPAL_BUSY:
6738c2ecf20Sopenharmony_ci			msleep(OPAL_BUSY_DELAY_MS);
6748c2ecf20Sopenharmony_ci			break;
6758c2ecf20Sopenharmony_ci		case OPAL_XIVE_PROVISIONING:
6768c2ecf20Sopenharmony_ci			if (!xive_native_provision_pages())
6778c2ecf20Sopenharmony_ci				return XIVE_INVALID_VP;
6788c2ecf20Sopenharmony_ci			break;
6798c2ecf20Sopenharmony_ci		default:
6808c2ecf20Sopenharmony_ci			if (rc < 0) {
6818c2ecf20Sopenharmony_ci				pr_err("OPAL failed to allocate VCPUs order %d, err %lld\n",
6828c2ecf20Sopenharmony_ci				       order, rc);
6838c2ecf20Sopenharmony_ci				return XIVE_INVALID_VP;
6848c2ecf20Sopenharmony_ci			}
6858c2ecf20Sopenharmony_ci			return rc;
6868c2ecf20Sopenharmony_ci		}
6878c2ecf20Sopenharmony_ci	}
6888c2ecf20Sopenharmony_ci}
6898c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_alloc_vp_block);
6908c2ecf20Sopenharmony_ci
6918c2ecf20Sopenharmony_civoid xive_native_free_vp_block(u32 vp_base)
6928c2ecf20Sopenharmony_ci{
6938c2ecf20Sopenharmony_ci	s64 rc;
6948c2ecf20Sopenharmony_ci
6958c2ecf20Sopenharmony_ci	if (vp_base == XIVE_INVALID_VP)
6968c2ecf20Sopenharmony_ci		return;
6978c2ecf20Sopenharmony_ci
6988c2ecf20Sopenharmony_ci	rc = opal_xive_free_vp_block(vp_base);
6998c2ecf20Sopenharmony_ci	if (rc < 0)
7008c2ecf20Sopenharmony_ci		pr_warn("OPAL error %lld freeing VP block\n", rc);
7018c2ecf20Sopenharmony_ci}
7028c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_free_vp_block);
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_ciint xive_native_enable_vp(u32 vp_id, bool single_escalation)
7058c2ecf20Sopenharmony_ci{
7068c2ecf20Sopenharmony_ci	s64 rc;
7078c2ecf20Sopenharmony_ci	u64 flags = OPAL_XIVE_VP_ENABLED;
7088c2ecf20Sopenharmony_ci
7098c2ecf20Sopenharmony_ci	if (single_escalation)
7108c2ecf20Sopenharmony_ci		flags |= OPAL_XIVE_VP_SINGLE_ESCALATION;
7118c2ecf20Sopenharmony_ci	for (;;) {
7128c2ecf20Sopenharmony_ci		rc = opal_xive_set_vp_info(vp_id, flags, 0);
7138c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
7148c2ecf20Sopenharmony_ci			break;
7158c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
7168c2ecf20Sopenharmony_ci	}
7178c2ecf20Sopenharmony_ci	return rc ? -EIO : 0;
7188c2ecf20Sopenharmony_ci}
7198c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_enable_vp);
7208c2ecf20Sopenharmony_ci
7218c2ecf20Sopenharmony_ciint xive_native_disable_vp(u32 vp_id)
7228c2ecf20Sopenharmony_ci{
7238c2ecf20Sopenharmony_ci	s64 rc;
7248c2ecf20Sopenharmony_ci
7258c2ecf20Sopenharmony_ci	for (;;) {
7268c2ecf20Sopenharmony_ci		rc = opal_xive_set_vp_info(vp_id, 0, 0);
7278c2ecf20Sopenharmony_ci		if (rc != OPAL_BUSY)
7288c2ecf20Sopenharmony_ci			break;
7298c2ecf20Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
7308c2ecf20Sopenharmony_ci	}
7318c2ecf20Sopenharmony_ci	return rc ? -EIO : 0;
7328c2ecf20Sopenharmony_ci}
7338c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_disable_vp);
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_ciint xive_native_get_vp_info(u32 vp_id, u32 *out_cam_id, u32 *out_chip_id)
7368c2ecf20Sopenharmony_ci{
7378c2ecf20Sopenharmony_ci	__be64 vp_cam_be;
7388c2ecf20Sopenharmony_ci	__be32 vp_chip_id_be;
7398c2ecf20Sopenharmony_ci	s64 rc;
7408c2ecf20Sopenharmony_ci
7418c2ecf20Sopenharmony_ci	rc = opal_xive_get_vp_info(vp_id, NULL, &vp_cam_be, NULL, &vp_chip_id_be);
7428c2ecf20Sopenharmony_ci	if (rc)
7438c2ecf20Sopenharmony_ci		return -EIO;
7448c2ecf20Sopenharmony_ci	*out_cam_id = be64_to_cpu(vp_cam_be) & 0xffffffffu;
7458c2ecf20Sopenharmony_ci	*out_chip_id = be32_to_cpu(vp_chip_id_be);
7468c2ecf20Sopenharmony_ci
7478c2ecf20Sopenharmony_ci	return 0;
7488c2ecf20Sopenharmony_ci}
7498c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_vp_info);
7508c2ecf20Sopenharmony_ci
7518c2ecf20Sopenharmony_cibool xive_native_has_single_escalation(void)
7528c2ecf20Sopenharmony_ci{
7538c2ecf20Sopenharmony_ci	return xive_has_single_esc;
7548c2ecf20Sopenharmony_ci}
7558c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_has_single_escalation);
7568c2ecf20Sopenharmony_ci
7578c2ecf20Sopenharmony_ciint xive_native_get_queue_info(u32 vp_id, u32 prio,
7588c2ecf20Sopenharmony_ci			       u64 *out_qpage,
7598c2ecf20Sopenharmony_ci			       u64 *out_qsize,
7608c2ecf20Sopenharmony_ci			       u64 *out_qeoi_page,
7618c2ecf20Sopenharmony_ci			       u32 *out_escalate_irq,
7628c2ecf20Sopenharmony_ci			       u64 *out_qflags)
7638c2ecf20Sopenharmony_ci{
7648c2ecf20Sopenharmony_ci	__be64 qpage;
7658c2ecf20Sopenharmony_ci	__be64 qsize;
7668c2ecf20Sopenharmony_ci	__be64 qeoi_page;
7678c2ecf20Sopenharmony_ci	__be32 escalate_irq;
7688c2ecf20Sopenharmony_ci	__be64 qflags;
7698c2ecf20Sopenharmony_ci	s64 rc;
7708c2ecf20Sopenharmony_ci
7718c2ecf20Sopenharmony_ci	rc = opal_xive_get_queue_info(vp_id, prio, &qpage, &qsize,
7728c2ecf20Sopenharmony_ci				      &qeoi_page, &escalate_irq, &qflags);
7738c2ecf20Sopenharmony_ci	if (rc) {
7748c2ecf20Sopenharmony_ci		pr_err("OPAL failed to get queue info for VCPU %d/%d : %lld\n",
7758c2ecf20Sopenharmony_ci		       vp_id, prio, rc);
7768c2ecf20Sopenharmony_ci		return -EIO;
7778c2ecf20Sopenharmony_ci	}
7788c2ecf20Sopenharmony_ci
7798c2ecf20Sopenharmony_ci	if (out_qpage)
7808c2ecf20Sopenharmony_ci		*out_qpage = be64_to_cpu(qpage);
7818c2ecf20Sopenharmony_ci	if (out_qsize)
7828c2ecf20Sopenharmony_ci		*out_qsize = be64_to_cpu(qsize);
7838c2ecf20Sopenharmony_ci	if (out_qeoi_page)
7848c2ecf20Sopenharmony_ci		*out_qeoi_page = be64_to_cpu(qeoi_page);
7858c2ecf20Sopenharmony_ci	if (out_escalate_irq)
7868c2ecf20Sopenharmony_ci		*out_escalate_irq = be32_to_cpu(escalate_irq);
7878c2ecf20Sopenharmony_ci	if (out_qflags)
7888c2ecf20Sopenharmony_ci		*out_qflags = be64_to_cpu(qflags);
7898c2ecf20Sopenharmony_ci
7908c2ecf20Sopenharmony_ci	return 0;
7918c2ecf20Sopenharmony_ci}
7928c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_queue_info);
7938c2ecf20Sopenharmony_ci
7948c2ecf20Sopenharmony_ciint xive_native_get_queue_state(u32 vp_id, u32 prio, u32 *qtoggle, u32 *qindex)
7958c2ecf20Sopenharmony_ci{
7968c2ecf20Sopenharmony_ci	__be32 opal_qtoggle;
7978c2ecf20Sopenharmony_ci	__be32 opal_qindex;
7988c2ecf20Sopenharmony_ci	s64 rc;
7998c2ecf20Sopenharmony_ci
8008c2ecf20Sopenharmony_ci	rc = opal_xive_get_queue_state(vp_id, prio, &opal_qtoggle,
8018c2ecf20Sopenharmony_ci				       &opal_qindex);
8028c2ecf20Sopenharmony_ci	if (rc) {
8038c2ecf20Sopenharmony_ci		pr_err("OPAL failed to get queue state for VCPU %d/%d : %lld\n",
8048c2ecf20Sopenharmony_ci		       vp_id, prio, rc);
8058c2ecf20Sopenharmony_ci		return -EIO;
8068c2ecf20Sopenharmony_ci	}
8078c2ecf20Sopenharmony_ci
8088c2ecf20Sopenharmony_ci	if (qtoggle)
8098c2ecf20Sopenharmony_ci		*qtoggle = be32_to_cpu(opal_qtoggle);
8108c2ecf20Sopenharmony_ci	if (qindex)
8118c2ecf20Sopenharmony_ci		*qindex = be32_to_cpu(opal_qindex);
8128c2ecf20Sopenharmony_ci
8138c2ecf20Sopenharmony_ci	return 0;
8148c2ecf20Sopenharmony_ci}
8158c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_queue_state);
8168c2ecf20Sopenharmony_ci
8178c2ecf20Sopenharmony_ciint xive_native_set_queue_state(u32 vp_id, u32 prio, u32 qtoggle, u32 qindex)
8188c2ecf20Sopenharmony_ci{
8198c2ecf20Sopenharmony_ci	s64 rc;
8208c2ecf20Sopenharmony_ci
8218c2ecf20Sopenharmony_ci	rc = opal_xive_set_queue_state(vp_id, prio, qtoggle, qindex);
8228c2ecf20Sopenharmony_ci	if (rc) {
8238c2ecf20Sopenharmony_ci		pr_err("OPAL failed to set queue state for VCPU %d/%d : %lld\n",
8248c2ecf20Sopenharmony_ci		       vp_id, prio, rc);
8258c2ecf20Sopenharmony_ci		return -EIO;
8268c2ecf20Sopenharmony_ci	}
8278c2ecf20Sopenharmony_ci
8288c2ecf20Sopenharmony_ci	return 0;
8298c2ecf20Sopenharmony_ci}
8308c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_set_queue_state);
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_cibool xive_native_has_queue_state_support(void)
8338c2ecf20Sopenharmony_ci{
8348c2ecf20Sopenharmony_ci	return opal_check_token(OPAL_XIVE_GET_QUEUE_STATE) &&
8358c2ecf20Sopenharmony_ci		opal_check_token(OPAL_XIVE_SET_QUEUE_STATE);
8368c2ecf20Sopenharmony_ci}
8378c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_has_queue_state_support);
8388c2ecf20Sopenharmony_ci
8398c2ecf20Sopenharmony_ciint xive_native_get_vp_state(u32 vp_id, u64 *out_state)
8408c2ecf20Sopenharmony_ci{
8418c2ecf20Sopenharmony_ci	__be64 state;
8428c2ecf20Sopenharmony_ci	s64 rc;
8438c2ecf20Sopenharmony_ci
8448c2ecf20Sopenharmony_ci	rc = opal_xive_get_vp_state(vp_id, &state);
8458c2ecf20Sopenharmony_ci	if (rc) {
8468c2ecf20Sopenharmony_ci		pr_err("OPAL failed to get vp state for VCPU %d : %lld\n",
8478c2ecf20Sopenharmony_ci		       vp_id, rc);
8488c2ecf20Sopenharmony_ci		return -EIO;
8498c2ecf20Sopenharmony_ci	}
8508c2ecf20Sopenharmony_ci
8518c2ecf20Sopenharmony_ci	if (out_state)
8528c2ecf20Sopenharmony_ci		*out_state = be64_to_cpu(state);
8538c2ecf20Sopenharmony_ci	return 0;
8548c2ecf20Sopenharmony_ci}
8558c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_vp_state);
8568c2ecf20Sopenharmony_ci
8578c2ecf20Sopenharmony_cimachine_arch_initcall(powernv, xive_core_debug_init);
858