18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * OPAL IMC interface detection driver 48c2ecf20Sopenharmony_ci * Supported on POWERNV platform 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Copyright (C) 2017 Madhavan Srinivasan, IBM Corporation. 78c2ecf20Sopenharmony_ci * (C) 2017 Anju T Sudhakar, IBM Corporation. 88c2ecf20Sopenharmony_ci * (C) 2017 Hemant K Shaw, IBM Corporation. 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci#include <linux/kernel.h> 118c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 128c2ecf20Sopenharmony_ci#include <linux/of.h> 138c2ecf20Sopenharmony_ci#include <linux/of_address.h> 148c2ecf20Sopenharmony_ci#include <linux/of_platform.h> 158c2ecf20Sopenharmony_ci#include <linux/crash_dump.h> 168c2ecf20Sopenharmony_ci#include <asm/opal.h> 178c2ecf20Sopenharmony_ci#include <asm/io.h> 188c2ecf20Sopenharmony_ci#include <asm/imc-pmu.h> 198c2ecf20Sopenharmony_ci#include <asm/cputhreads.h> 208c2ecf20Sopenharmony_ci#include <asm/debugfs.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_cistatic struct dentry *imc_debugfs_parent; 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci/* Helpers to export imc command and mode via debugfs */ 258c2ecf20Sopenharmony_cistatic int imc_mem_get(void *data, u64 *val) 268c2ecf20Sopenharmony_ci{ 278c2ecf20Sopenharmony_ci *val = cpu_to_be64(*(u64 *)data); 288c2ecf20Sopenharmony_ci return 0; 298c2ecf20Sopenharmony_ci} 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistatic int imc_mem_set(void *data, u64 val) 328c2ecf20Sopenharmony_ci{ 338c2ecf20Sopenharmony_ci *(u64 *)data = cpu_to_be64(val); 348c2ecf20Sopenharmony_ci return 0; 358c2ecf20Sopenharmony_ci} 368c2ecf20Sopenharmony_ciDEFINE_DEBUGFS_ATTRIBUTE(fops_imc_x64, imc_mem_get, imc_mem_set, "0x%016llx\n"); 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_cistatic void imc_debugfs_create_x64(const char *name, umode_t mode, 398c2ecf20Sopenharmony_ci struct dentry *parent, u64 *value) 408c2ecf20Sopenharmony_ci{ 418c2ecf20Sopenharmony_ci debugfs_create_file_unsafe(name, mode, parent, value, &fops_imc_x64); 428c2ecf20Sopenharmony_ci} 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci/* 458c2ecf20Sopenharmony_ci * export_imc_mode_and_cmd: Create a debugfs interface 468c2ecf20Sopenharmony_ci * for imc_cmd and imc_mode 478c2ecf20Sopenharmony_ci * for each node in the system. 488c2ecf20Sopenharmony_ci * imc_mode and imc_cmd can be changed by echo into 498c2ecf20Sopenharmony_ci * this interface. 508c2ecf20Sopenharmony_ci */ 518c2ecf20Sopenharmony_cistatic void export_imc_mode_and_cmd(struct device_node *node, 528c2ecf20Sopenharmony_ci struct imc_pmu *pmu_ptr) 538c2ecf20Sopenharmony_ci{ 548c2ecf20Sopenharmony_ci static u64 loc, *imc_mode_addr, *imc_cmd_addr; 558c2ecf20Sopenharmony_ci char mode[16], cmd[16]; 568c2ecf20Sopenharmony_ci u32 cb_offset; 578c2ecf20Sopenharmony_ci struct imc_mem_info *ptr = pmu_ptr->mem_info; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci imc_debugfs_parent = debugfs_create_dir("imc", powerpc_debugfs_root); 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci if (of_property_read_u32(node, "cb_offset", &cb_offset)) 628c2ecf20Sopenharmony_ci cb_offset = IMC_CNTL_BLK_OFFSET; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci while (ptr->vbase != NULL) { 658c2ecf20Sopenharmony_ci loc = (u64)(ptr->vbase) + cb_offset; 668c2ecf20Sopenharmony_ci imc_mode_addr = (u64 *)(loc + IMC_CNTL_BLK_MODE_OFFSET); 678c2ecf20Sopenharmony_ci sprintf(mode, "imc_mode_%d", (u32)(ptr->id)); 688c2ecf20Sopenharmony_ci imc_debugfs_create_x64(mode, 0600, imc_debugfs_parent, 698c2ecf20Sopenharmony_ci imc_mode_addr); 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci imc_cmd_addr = (u64 *)(loc + IMC_CNTL_BLK_CMD_OFFSET); 728c2ecf20Sopenharmony_ci sprintf(cmd, "imc_cmd_%d", (u32)(ptr->id)); 738c2ecf20Sopenharmony_ci imc_debugfs_create_x64(cmd, 0600, imc_debugfs_parent, 748c2ecf20Sopenharmony_ci imc_cmd_addr); 758c2ecf20Sopenharmony_ci ptr++; 768c2ecf20Sopenharmony_ci } 778c2ecf20Sopenharmony_ci} 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci/* 808c2ecf20Sopenharmony_ci * imc_get_mem_addr_nest: Function to get nest counter memory region 818c2ecf20Sopenharmony_ci * for each chip 828c2ecf20Sopenharmony_ci */ 838c2ecf20Sopenharmony_cistatic int imc_get_mem_addr_nest(struct device_node *node, 848c2ecf20Sopenharmony_ci struct imc_pmu *pmu_ptr, 858c2ecf20Sopenharmony_ci u32 offset) 868c2ecf20Sopenharmony_ci{ 878c2ecf20Sopenharmony_ci int nr_chips = 0, i; 888c2ecf20Sopenharmony_ci u64 *base_addr_arr, baddr; 898c2ecf20Sopenharmony_ci u32 *chipid_arr; 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci nr_chips = of_property_count_u32_elems(node, "chip-id"); 928c2ecf20Sopenharmony_ci if (nr_chips <= 0) 938c2ecf20Sopenharmony_ci return -ENODEV; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci base_addr_arr = kcalloc(nr_chips, sizeof(*base_addr_arr), GFP_KERNEL); 968c2ecf20Sopenharmony_ci if (!base_addr_arr) 978c2ecf20Sopenharmony_ci return -ENOMEM; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci chipid_arr = kcalloc(nr_chips, sizeof(*chipid_arr), GFP_KERNEL); 1008c2ecf20Sopenharmony_ci if (!chipid_arr) { 1018c2ecf20Sopenharmony_ci kfree(base_addr_arr); 1028c2ecf20Sopenharmony_ci return -ENOMEM; 1038c2ecf20Sopenharmony_ci } 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci if (of_property_read_u32_array(node, "chip-id", chipid_arr, nr_chips)) 1068c2ecf20Sopenharmony_ci goto error; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci if (of_property_read_u64_array(node, "base-addr", base_addr_arr, 1098c2ecf20Sopenharmony_ci nr_chips)) 1108c2ecf20Sopenharmony_ci goto error; 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci pmu_ptr->mem_info = kcalloc(nr_chips + 1, sizeof(*pmu_ptr->mem_info), 1138c2ecf20Sopenharmony_ci GFP_KERNEL); 1148c2ecf20Sopenharmony_ci if (!pmu_ptr->mem_info) 1158c2ecf20Sopenharmony_ci goto error; 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci for (i = 0; i < nr_chips; i++) { 1188c2ecf20Sopenharmony_ci pmu_ptr->mem_info[i].id = chipid_arr[i]; 1198c2ecf20Sopenharmony_ci baddr = base_addr_arr[i] + offset; 1208c2ecf20Sopenharmony_ci pmu_ptr->mem_info[i].vbase = phys_to_virt(baddr); 1218c2ecf20Sopenharmony_ci } 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci pmu_ptr->imc_counter_mmaped = true; 1248c2ecf20Sopenharmony_ci kfree(base_addr_arr); 1258c2ecf20Sopenharmony_ci kfree(chipid_arr); 1268c2ecf20Sopenharmony_ci return 0; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_cierror: 1298c2ecf20Sopenharmony_ci kfree(base_addr_arr); 1308c2ecf20Sopenharmony_ci kfree(chipid_arr); 1318c2ecf20Sopenharmony_ci return -1; 1328c2ecf20Sopenharmony_ci} 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci/* 1358c2ecf20Sopenharmony_ci * imc_pmu_create : Takes the parent device which is the pmu unit, pmu_index 1368c2ecf20Sopenharmony_ci * and domain as the inputs. 1378c2ecf20Sopenharmony_ci * Allocates memory for the struct imc_pmu, sets up its domain, size and offsets 1388c2ecf20Sopenharmony_ci */ 1398c2ecf20Sopenharmony_cistatic struct imc_pmu *imc_pmu_create(struct device_node *parent, int pmu_index, int domain) 1408c2ecf20Sopenharmony_ci{ 1418c2ecf20Sopenharmony_ci int ret = 0; 1428c2ecf20Sopenharmony_ci struct imc_pmu *pmu_ptr; 1438c2ecf20Sopenharmony_ci u32 offset; 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci /* Return for unknown domain */ 1468c2ecf20Sopenharmony_ci if (domain < 0) 1478c2ecf20Sopenharmony_ci return NULL; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci /* memory for pmu */ 1508c2ecf20Sopenharmony_ci pmu_ptr = kzalloc(sizeof(*pmu_ptr), GFP_KERNEL); 1518c2ecf20Sopenharmony_ci if (!pmu_ptr) 1528c2ecf20Sopenharmony_ci return NULL; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci /* Set the domain */ 1558c2ecf20Sopenharmony_ci pmu_ptr->domain = domain; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci ret = of_property_read_u32(parent, "size", &pmu_ptr->counter_mem_size); 1588c2ecf20Sopenharmony_ci if (ret) 1598c2ecf20Sopenharmony_ci goto free_pmu; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci if (!of_property_read_u32(parent, "offset", &offset)) { 1628c2ecf20Sopenharmony_ci if (imc_get_mem_addr_nest(parent, pmu_ptr, offset)) 1638c2ecf20Sopenharmony_ci goto free_pmu; 1648c2ecf20Sopenharmony_ci } 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci /* Function to register IMC pmu */ 1678c2ecf20Sopenharmony_ci ret = init_imc_pmu(parent, pmu_ptr, pmu_index); 1688c2ecf20Sopenharmony_ci if (ret) { 1698c2ecf20Sopenharmony_ci pr_err("IMC PMU %s Register failed\n", pmu_ptr->pmu.name); 1708c2ecf20Sopenharmony_ci kfree(pmu_ptr->pmu.name); 1718c2ecf20Sopenharmony_ci if (pmu_ptr->domain == IMC_DOMAIN_NEST) 1728c2ecf20Sopenharmony_ci kfree(pmu_ptr->mem_info); 1738c2ecf20Sopenharmony_ci kfree(pmu_ptr); 1748c2ecf20Sopenharmony_ci return NULL; 1758c2ecf20Sopenharmony_ci } 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci return pmu_ptr; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_cifree_pmu: 1808c2ecf20Sopenharmony_ci kfree(pmu_ptr); 1818c2ecf20Sopenharmony_ci return NULL; 1828c2ecf20Sopenharmony_ci} 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_cistatic void disable_nest_pmu_counters(void) 1858c2ecf20Sopenharmony_ci{ 1868c2ecf20Sopenharmony_ci int nid, cpu; 1878c2ecf20Sopenharmony_ci const struct cpumask *l_cpumask; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci get_online_cpus(); 1908c2ecf20Sopenharmony_ci for_each_node_with_cpus(nid) { 1918c2ecf20Sopenharmony_ci l_cpumask = cpumask_of_node(nid); 1928c2ecf20Sopenharmony_ci cpu = cpumask_first_and(l_cpumask, cpu_online_mask); 1938c2ecf20Sopenharmony_ci if (cpu >= nr_cpu_ids) 1948c2ecf20Sopenharmony_ci continue; 1958c2ecf20Sopenharmony_ci opal_imc_counters_stop(OPAL_IMC_COUNTERS_NEST, 1968c2ecf20Sopenharmony_ci get_hard_smp_processor_id(cpu)); 1978c2ecf20Sopenharmony_ci } 1988c2ecf20Sopenharmony_ci put_online_cpus(); 1998c2ecf20Sopenharmony_ci} 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_cistatic void disable_core_pmu_counters(void) 2028c2ecf20Sopenharmony_ci{ 2038c2ecf20Sopenharmony_ci cpumask_t cores_map; 2048c2ecf20Sopenharmony_ci int cpu, rc; 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci get_online_cpus(); 2078c2ecf20Sopenharmony_ci /* Disable the IMC Core functions */ 2088c2ecf20Sopenharmony_ci cores_map = cpu_online_cores_map(); 2098c2ecf20Sopenharmony_ci for_each_cpu(cpu, &cores_map) { 2108c2ecf20Sopenharmony_ci rc = opal_imc_counters_stop(OPAL_IMC_COUNTERS_CORE, 2118c2ecf20Sopenharmony_ci get_hard_smp_processor_id(cpu)); 2128c2ecf20Sopenharmony_ci if (rc) 2138c2ecf20Sopenharmony_ci pr_err("%s: Failed to stop Core (cpu = %d)\n", 2148c2ecf20Sopenharmony_ci __FUNCTION__, cpu); 2158c2ecf20Sopenharmony_ci } 2168c2ecf20Sopenharmony_ci put_online_cpus(); 2178c2ecf20Sopenharmony_ci} 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ciint get_max_nest_dev(void) 2208c2ecf20Sopenharmony_ci{ 2218c2ecf20Sopenharmony_ci struct device_node *node; 2228c2ecf20Sopenharmony_ci u32 pmu_units = 0, type; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci for_each_compatible_node(node, NULL, IMC_DTB_UNIT_COMPAT) { 2258c2ecf20Sopenharmony_ci if (of_property_read_u32(node, "type", &type)) 2268c2ecf20Sopenharmony_ci continue; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci if (type == IMC_TYPE_CHIP) 2298c2ecf20Sopenharmony_ci pmu_units++; 2308c2ecf20Sopenharmony_ci } 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci return pmu_units; 2338c2ecf20Sopenharmony_ci} 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_cistatic int opal_imc_counters_probe(struct platform_device *pdev) 2368c2ecf20Sopenharmony_ci{ 2378c2ecf20Sopenharmony_ci struct device_node *imc_dev = pdev->dev.of_node; 2388c2ecf20Sopenharmony_ci struct imc_pmu *pmu; 2398c2ecf20Sopenharmony_ci int pmu_count = 0, domain; 2408c2ecf20Sopenharmony_ci bool core_imc_reg = false, thread_imc_reg = false; 2418c2ecf20Sopenharmony_ci u32 type; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci /* 2448c2ecf20Sopenharmony_ci * Check whether this is kdump kernel. If yes, force the engines to 2458c2ecf20Sopenharmony_ci * stop and return. 2468c2ecf20Sopenharmony_ci */ 2478c2ecf20Sopenharmony_ci if (is_kdump_kernel()) { 2488c2ecf20Sopenharmony_ci disable_nest_pmu_counters(); 2498c2ecf20Sopenharmony_ci disable_core_pmu_counters(); 2508c2ecf20Sopenharmony_ci return -ENODEV; 2518c2ecf20Sopenharmony_ci } 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci for_each_compatible_node(imc_dev, NULL, IMC_DTB_UNIT_COMPAT) { 2548c2ecf20Sopenharmony_ci pmu = NULL; 2558c2ecf20Sopenharmony_ci if (of_property_read_u32(imc_dev, "type", &type)) { 2568c2ecf20Sopenharmony_ci pr_warn("IMC Device without type property\n"); 2578c2ecf20Sopenharmony_ci continue; 2588c2ecf20Sopenharmony_ci } 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci switch (type) { 2618c2ecf20Sopenharmony_ci case IMC_TYPE_CHIP: 2628c2ecf20Sopenharmony_ci domain = IMC_DOMAIN_NEST; 2638c2ecf20Sopenharmony_ci break; 2648c2ecf20Sopenharmony_ci case IMC_TYPE_CORE: 2658c2ecf20Sopenharmony_ci domain =IMC_DOMAIN_CORE; 2668c2ecf20Sopenharmony_ci break; 2678c2ecf20Sopenharmony_ci case IMC_TYPE_THREAD: 2688c2ecf20Sopenharmony_ci domain = IMC_DOMAIN_THREAD; 2698c2ecf20Sopenharmony_ci break; 2708c2ecf20Sopenharmony_ci case IMC_TYPE_TRACE: 2718c2ecf20Sopenharmony_ci domain = IMC_DOMAIN_TRACE; 2728c2ecf20Sopenharmony_ci break; 2738c2ecf20Sopenharmony_ci default: 2748c2ecf20Sopenharmony_ci pr_warn("IMC Unknown Device type \n"); 2758c2ecf20Sopenharmony_ci domain = -1; 2768c2ecf20Sopenharmony_ci break; 2778c2ecf20Sopenharmony_ci } 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci pmu = imc_pmu_create(imc_dev, pmu_count, domain); 2808c2ecf20Sopenharmony_ci if (pmu != NULL) { 2818c2ecf20Sopenharmony_ci if (domain == IMC_DOMAIN_NEST) { 2828c2ecf20Sopenharmony_ci if (!imc_debugfs_parent) 2838c2ecf20Sopenharmony_ci export_imc_mode_and_cmd(imc_dev, pmu); 2848c2ecf20Sopenharmony_ci pmu_count++; 2858c2ecf20Sopenharmony_ci } 2868c2ecf20Sopenharmony_ci if (domain == IMC_DOMAIN_CORE) 2878c2ecf20Sopenharmony_ci core_imc_reg = true; 2888c2ecf20Sopenharmony_ci if (domain == IMC_DOMAIN_THREAD) 2898c2ecf20Sopenharmony_ci thread_imc_reg = true; 2908c2ecf20Sopenharmony_ci } 2918c2ecf20Sopenharmony_ci } 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci /* If core imc is not registered, unregister thread-imc */ 2948c2ecf20Sopenharmony_ci if (!core_imc_reg && thread_imc_reg) 2958c2ecf20Sopenharmony_ci unregister_thread_imc(); 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci return 0; 2988c2ecf20Sopenharmony_ci} 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_cistatic void opal_imc_counters_shutdown(struct platform_device *pdev) 3018c2ecf20Sopenharmony_ci{ 3028c2ecf20Sopenharmony_ci /* 3038c2ecf20Sopenharmony_ci * Function only stops the engines which is bare minimum. 3048c2ecf20Sopenharmony_ci * TODO: Need to handle proper memory cleanup and pmu 3058c2ecf20Sopenharmony_ci * unregister. 3068c2ecf20Sopenharmony_ci */ 3078c2ecf20Sopenharmony_ci disable_nest_pmu_counters(); 3088c2ecf20Sopenharmony_ci disable_core_pmu_counters(); 3098c2ecf20Sopenharmony_ci} 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_cistatic const struct of_device_id opal_imc_match[] = { 3128c2ecf20Sopenharmony_ci { .compatible = IMC_DTB_COMPAT }, 3138c2ecf20Sopenharmony_ci {}, 3148c2ecf20Sopenharmony_ci}; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_cistatic struct platform_driver opal_imc_driver = { 3178c2ecf20Sopenharmony_ci .driver = { 3188c2ecf20Sopenharmony_ci .name = "opal-imc-counters", 3198c2ecf20Sopenharmony_ci .of_match_table = opal_imc_match, 3208c2ecf20Sopenharmony_ci }, 3218c2ecf20Sopenharmony_ci .probe = opal_imc_counters_probe, 3228c2ecf20Sopenharmony_ci .shutdown = opal_imc_counters_shutdown, 3238c2ecf20Sopenharmony_ci}; 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_cibuiltin_platform_driver(opal_imc_driver); 326