18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * linux/arch/powerpc/platforms/cell/cell_setup.c 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 1995 Linus Torvalds 68c2ecf20Sopenharmony_ci * Adapted from 'alpha' version by Gary Thomas 78c2ecf20Sopenharmony_ci * Modified by Cort Dougan (cort@cs.nmt.edu) 88c2ecf20Sopenharmony_ci * Modified by PPC64 Team, IBM Corp 98c2ecf20Sopenharmony_ci * Modified by Cell Team, IBM Deutschland Entwicklung GmbH 108c2ecf20Sopenharmony_ci */ 118c2ecf20Sopenharmony_ci#undef DEBUG 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include <linux/sched.h> 148c2ecf20Sopenharmony_ci#include <linux/kernel.h> 158c2ecf20Sopenharmony_ci#include <linux/mm.h> 168c2ecf20Sopenharmony_ci#include <linux/stddef.h> 178c2ecf20Sopenharmony_ci#include <linux/export.h> 188c2ecf20Sopenharmony_ci#include <linux/unistd.h> 198c2ecf20Sopenharmony_ci#include <linux/user.h> 208c2ecf20Sopenharmony_ci#include <linux/reboot.h> 218c2ecf20Sopenharmony_ci#include <linux/init.h> 228c2ecf20Sopenharmony_ci#include <linux/delay.h> 238c2ecf20Sopenharmony_ci#include <linux/irq.h> 248c2ecf20Sopenharmony_ci#include <linux/seq_file.h> 258c2ecf20Sopenharmony_ci#include <linux/root_dev.h> 268c2ecf20Sopenharmony_ci#include <linux/console.h> 278c2ecf20Sopenharmony_ci#include <linux/mutex.h> 288c2ecf20Sopenharmony_ci#include <linux/memory_hotplug.h> 298c2ecf20Sopenharmony_ci#include <linux/of_platform.h> 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci#include <asm/mmu.h> 328c2ecf20Sopenharmony_ci#include <asm/processor.h> 338c2ecf20Sopenharmony_ci#include <asm/io.h> 348c2ecf20Sopenharmony_ci#include <asm/prom.h> 358c2ecf20Sopenharmony_ci#include <asm/rtas.h> 368c2ecf20Sopenharmony_ci#include <asm/pci-bridge.h> 378c2ecf20Sopenharmony_ci#include <asm/iommu.h> 388c2ecf20Sopenharmony_ci#include <asm/dma.h> 398c2ecf20Sopenharmony_ci#include <asm/machdep.h> 408c2ecf20Sopenharmony_ci#include <asm/time.h> 418c2ecf20Sopenharmony_ci#include <asm/nvram.h> 428c2ecf20Sopenharmony_ci#include <asm/cputable.h> 438c2ecf20Sopenharmony_ci#include <asm/ppc-pci.h> 448c2ecf20Sopenharmony_ci#include <asm/irq.h> 458c2ecf20Sopenharmony_ci#include <asm/spu.h> 468c2ecf20Sopenharmony_ci#include <asm/spu_priv1.h> 478c2ecf20Sopenharmony_ci#include <asm/udbg.h> 488c2ecf20Sopenharmony_ci#include <asm/mpic.h> 498c2ecf20Sopenharmony_ci#include <asm/cell-regs.h> 508c2ecf20Sopenharmony_ci#include <asm/io-workarounds.h> 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci#include "cell.h" 538c2ecf20Sopenharmony_ci#include "interrupt.h" 548c2ecf20Sopenharmony_ci#include "pervasive.h" 558c2ecf20Sopenharmony_ci#include "ras.h" 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci#ifdef DEBUG 588c2ecf20Sopenharmony_ci#define DBG(fmt...) udbg_printf(fmt) 598c2ecf20Sopenharmony_ci#else 608c2ecf20Sopenharmony_ci#define DBG(fmt...) 618c2ecf20Sopenharmony_ci#endif 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic void cell_show_cpuinfo(struct seq_file *m) 648c2ecf20Sopenharmony_ci{ 658c2ecf20Sopenharmony_ci struct device_node *root; 668c2ecf20Sopenharmony_ci const char *model = ""; 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci root = of_find_node_by_path("/"); 698c2ecf20Sopenharmony_ci if (root) 708c2ecf20Sopenharmony_ci model = of_get_property(root, "model", NULL); 718c2ecf20Sopenharmony_ci seq_printf(m, "machine\t\t: CHRP %s\n", model); 728c2ecf20Sopenharmony_ci of_node_put(root); 738c2ecf20Sopenharmony_ci} 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_cistatic void cell_progress(char *s, unsigned short hex) 768c2ecf20Sopenharmony_ci{ 778c2ecf20Sopenharmony_ci printk("*** %04x : %s\n", hex, s ? s : ""); 788c2ecf20Sopenharmony_ci} 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_cistatic void cell_fixup_pcie_rootcomplex(struct pci_dev *dev) 818c2ecf20Sopenharmony_ci{ 828c2ecf20Sopenharmony_ci struct pci_controller *hose; 838c2ecf20Sopenharmony_ci const char *s; 848c2ecf20Sopenharmony_ci int i; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci if (!machine_is(cell)) 878c2ecf20Sopenharmony_ci return; 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci /* We're searching for a direct child of the PHB */ 908c2ecf20Sopenharmony_ci if (dev->bus->self != NULL || dev->devfn != 0) 918c2ecf20Sopenharmony_ci return; 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci hose = pci_bus_to_host(dev->bus); 948c2ecf20Sopenharmony_ci if (hose == NULL) 958c2ecf20Sopenharmony_ci return; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci /* Only on PCIE */ 988c2ecf20Sopenharmony_ci if (!of_device_is_compatible(hose->dn, "pciex")) 998c2ecf20Sopenharmony_ci return; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci /* And only on axon */ 1028c2ecf20Sopenharmony_ci s = of_get_property(hose->dn, "model", NULL); 1038c2ecf20Sopenharmony_ci if (!s || strcmp(s, "Axon") != 0) 1048c2ecf20Sopenharmony_ci return; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) { 1078c2ecf20Sopenharmony_ci dev->resource[i].start = dev->resource[i].end = 0; 1088c2ecf20Sopenharmony_ci dev->resource[i].flags = 0; 1098c2ecf20Sopenharmony_ci } 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci printk(KERN_DEBUG "PCI: Hiding resources on Axon PCIE RC %s\n", 1128c2ecf20Sopenharmony_ci pci_name(dev)); 1138c2ecf20Sopenharmony_ci} 1148c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, cell_fixup_pcie_rootcomplex); 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cistatic int cell_setup_phb(struct pci_controller *phb) 1178c2ecf20Sopenharmony_ci{ 1188c2ecf20Sopenharmony_ci const char *model; 1198c2ecf20Sopenharmony_ci struct device_node *np; 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci int rc = rtas_setup_phb(phb); 1228c2ecf20Sopenharmony_ci if (rc) 1238c2ecf20Sopenharmony_ci return rc; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci phb->controller_ops = cell_pci_controller_ops; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci np = phb->dn; 1288c2ecf20Sopenharmony_ci model = of_get_property(np, "model", NULL); 1298c2ecf20Sopenharmony_ci if (model == NULL || !of_node_name_eq(np, "pci")) 1308c2ecf20Sopenharmony_ci return 0; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci /* Setup workarounds for spider */ 1338c2ecf20Sopenharmony_ci if (strcmp(model, "Spider")) 1348c2ecf20Sopenharmony_ci return 0; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci iowa_register_bus(phb, &spiderpci_ops, &spiderpci_iowa_init, 1378c2ecf20Sopenharmony_ci (void *)SPIDER_PCI_REG_BASE); 1388c2ecf20Sopenharmony_ci return 0; 1398c2ecf20Sopenharmony_ci} 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_cistatic const struct of_device_id cell_bus_ids[] __initconst = { 1428c2ecf20Sopenharmony_ci { .type = "soc", }, 1438c2ecf20Sopenharmony_ci { .compatible = "soc", }, 1448c2ecf20Sopenharmony_ci { .type = "spider", }, 1458c2ecf20Sopenharmony_ci { .type = "axon", }, 1468c2ecf20Sopenharmony_ci { .type = "plb5", }, 1478c2ecf20Sopenharmony_ci { .type = "plb4", }, 1488c2ecf20Sopenharmony_ci { .type = "opb", }, 1498c2ecf20Sopenharmony_ci { .type = "ebc", }, 1508c2ecf20Sopenharmony_ci {}, 1518c2ecf20Sopenharmony_ci}; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_cistatic int __init cell_publish_devices(void) 1548c2ecf20Sopenharmony_ci{ 1558c2ecf20Sopenharmony_ci struct device_node *root = of_find_node_by_path("/"); 1568c2ecf20Sopenharmony_ci struct device_node *np; 1578c2ecf20Sopenharmony_ci int node; 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci /* Publish OF platform devices for southbridge IOs */ 1608c2ecf20Sopenharmony_ci of_platform_bus_probe(NULL, cell_bus_ids, NULL); 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci /* On spider based blades, we need to manually create the OF 1638c2ecf20Sopenharmony_ci * platform devices for the PCI host bridges 1648c2ecf20Sopenharmony_ci */ 1658c2ecf20Sopenharmony_ci for_each_child_of_node(root, np) { 1668c2ecf20Sopenharmony_ci if (!of_node_is_type(np, "pci") && !of_node_is_type(np, "pciex")) 1678c2ecf20Sopenharmony_ci continue; 1688c2ecf20Sopenharmony_ci of_platform_device_create(np, NULL, NULL); 1698c2ecf20Sopenharmony_ci } 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci /* There is no device for the MIC memory controller, thus we create 1728c2ecf20Sopenharmony_ci * a platform device for it to attach the EDAC driver to. 1738c2ecf20Sopenharmony_ci */ 1748c2ecf20Sopenharmony_ci for_each_online_node(node) { 1758c2ecf20Sopenharmony_ci if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL) 1768c2ecf20Sopenharmony_ci continue; 1778c2ecf20Sopenharmony_ci platform_device_register_simple("cbe-mic", node, NULL, 0); 1788c2ecf20Sopenharmony_ci } 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci return 0; 1818c2ecf20Sopenharmony_ci} 1828c2ecf20Sopenharmony_cimachine_subsys_initcall(cell, cell_publish_devices); 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_cistatic void __init mpic_init_IRQ(void) 1858c2ecf20Sopenharmony_ci{ 1868c2ecf20Sopenharmony_ci struct device_node *dn; 1878c2ecf20Sopenharmony_ci struct mpic *mpic; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci for_each_node_by_name(dn, "interrupt-controller") { 1908c2ecf20Sopenharmony_ci if (!of_device_is_compatible(dn, "CBEA,platform-open-pic")) 1918c2ecf20Sopenharmony_ci continue; 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ci /* The MPIC driver will get everything it needs from the 1948c2ecf20Sopenharmony_ci * device-tree, just pass 0 to all arguments 1958c2ecf20Sopenharmony_ci */ 1968c2ecf20Sopenharmony_ci mpic = mpic_alloc(dn, 0, MPIC_SECONDARY | MPIC_NO_RESET, 1978c2ecf20Sopenharmony_ci 0, 0, " MPIC "); 1988c2ecf20Sopenharmony_ci if (mpic == NULL) 1998c2ecf20Sopenharmony_ci continue; 2008c2ecf20Sopenharmony_ci mpic_init(mpic); 2018c2ecf20Sopenharmony_ci } 2028c2ecf20Sopenharmony_ci} 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_cistatic void __init cell_init_irq(void) 2068c2ecf20Sopenharmony_ci{ 2078c2ecf20Sopenharmony_ci iic_init_IRQ(); 2088c2ecf20Sopenharmony_ci spider_init_IRQ(); 2098c2ecf20Sopenharmony_ci mpic_init_IRQ(); 2108c2ecf20Sopenharmony_ci} 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_cistatic void __init cell_set_dabrx(void) 2138c2ecf20Sopenharmony_ci{ 2148c2ecf20Sopenharmony_ci mtspr(SPRN_DABRX, DABRX_KERNEL | DABRX_USER); 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic void __init cell_setup_arch(void) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci#ifdef CONFIG_SPU_BASE 2208c2ecf20Sopenharmony_ci spu_priv1_ops = &spu_priv1_mmio_ops; 2218c2ecf20Sopenharmony_ci spu_management_ops = &spu_management_of_ops; 2228c2ecf20Sopenharmony_ci#endif 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci cbe_regs_init(); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci cell_set_dabrx(); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci#ifdef CONFIG_CBE_RAS 2298c2ecf20Sopenharmony_ci cbe_ras_init(); 2308c2ecf20Sopenharmony_ci#endif 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 2338c2ecf20Sopenharmony_ci smp_init_cell(); 2348c2ecf20Sopenharmony_ci#endif 2358c2ecf20Sopenharmony_ci /* init to some ~sane value until calibrate_delay() runs */ 2368c2ecf20Sopenharmony_ci loops_per_jiffy = 50000000; 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci /* Find and initialize PCI host bridges */ 2398c2ecf20Sopenharmony_ci init_pci_config_tokens(); 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_ci cbe_pervasive_init(); 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci mmio_nvram_init(); 2448c2ecf20Sopenharmony_ci} 2458c2ecf20Sopenharmony_ci 2468c2ecf20Sopenharmony_cistatic int __init cell_probe(void) 2478c2ecf20Sopenharmony_ci{ 2488c2ecf20Sopenharmony_ci if (!of_machine_is_compatible("IBM,CBEA") && 2498c2ecf20Sopenharmony_ci !of_machine_is_compatible("IBM,CPBW-1.0")) 2508c2ecf20Sopenharmony_ci return 0; 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci pm_power_off = rtas_power_off; 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_ci return 1; 2558c2ecf20Sopenharmony_ci} 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_cidefine_machine(cell) { 2588c2ecf20Sopenharmony_ci .name = "Cell", 2598c2ecf20Sopenharmony_ci .probe = cell_probe, 2608c2ecf20Sopenharmony_ci .setup_arch = cell_setup_arch, 2618c2ecf20Sopenharmony_ci .show_cpuinfo = cell_show_cpuinfo, 2628c2ecf20Sopenharmony_ci .restart = rtas_restart, 2638c2ecf20Sopenharmony_ci .halt = rtas_halt, 2648c2ecf20Sopenharmony_ci .get_boot_time = rtas_get_boot_time, 2658c2ecf20Sopenharmony_ci .get_rtc_time = rtas_get_rtc_time, 2668c2ecf20Sopenharmony_ci .set_rtc_time = rtas_set_rtc_time, 2678c2ecf20Sopenharmony_ci .calibrate_decr = generic_calibrate_decr, 2688c2ecf20Sopenharmony_ci .progress = cell_progress, 2698c2ecf20Sopenharmony_ci .init_IRQ = cell_init_irq, 2708c2ecf20Sopenharmony_ci .pci_setup_phb = cell_setup_phb, 2718c2ecf20Sopenharmony_ci}; 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_cistruct pci_controller_ops cell_pci_controller_ops; 274