18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci#include <linux/init.h>
38c2ecf20Sopenharmony_ci#include <linux/suspend.h>
48c2ecf20Sopenharmony_ci#include <linux/io.h>
58c2ecf20Sopenharmony_ci#include <asm/time.h>
68c2ecf20Sopenharmony_ci#include <asm/cacheflush.h>
78c2ecf20Sopenharmony_ci#include <asm/mpc52xx.h>
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci/* these are defined in mpc52xx_sleep.S, and only used here */
108c2ecf20Sopenharmony_ciextern void mpc52xx_deep_sleep(void __iomem *sram, void __iomem *sdram_regs,
118c2ecf20Sopenharmony_ci		struct mpc52xx_cdm __iomem *, struct mpc52xx_intr __iomem*);
128c2ecf20Sopenharmony_ciextern void mpc52xx_ds_sram(void);
138c2ecf20Sopenharmony_ciextern const long mpc52xx_ds_sram_size;
148c2ecf20Sopenharmony_ciextern void mpc52xx_ds_cached(void);
158c2ecf20Sopenharmony_ciextern const long mpc52xx_ds_cached_size;
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_cistatic void __iomem *mbar;
188c2ecf20Sopenharmony_cistatic void __iomem *sdram;
198c2ecf20Sopenharmony_cistatic struct mpc52xx_cdm __iomem *cdm;
208c2ecf20Sopenharmony_cistatic struct mpc52xx_intr __iomem *intr;
218c2ecf20Sopenharmony_cistatic struct mpc52xx_gpio_wkup __iomem *gpiow;
228c2ecf20Sopenharmony_cistatic void __iomem *sram;
238c2ecf20Sopenharmony_cistatic int sram_size;
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_cistruct mpc52xx_suspend mpc52xx_suspend;
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_cistatic int mpc52xx_pm_valid(suspend_state_t state)
288c2ecf20Sopenharmony_ci{
298c2ecf20Sopenharmony_ci	switch (state) {
308c2ecf20Sopenharmony_ci	case PM_SUSPEND_STANDBY:
318c2ecf20Sopenharmony_ci		return 1;
328c2ecf20Sopenharmony_ci	default:
338c2ecf20Sopenharmony_ci		return 0;
348c2ecf20Sopenharmony_ci	}
358c2ecf20Sopenharmony_ci}
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ciint mpc52xx_set_wakeup_gpio(u8 pin, u8 level)
388c2ecf20Sopenharmony_ci{
398c2ecf20Sopenharmony_ci	u16 tmp;
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci	/* enable gpio */
428c2ecf20Sopenharmony_ci	out_8(&gpiow->wkup_gpioe, in_8(&gpiow->wkup_gpioe) | (1 << pin));
438c2ecf20Sopenharmony_ci	/* set as input */
448c2ecf20Sopenharmony_ci	out_8(&gpiow->wkup_ddr, in_8(&gpiow->wkup_ddr) & ~(1 << pin));
458c2ecf20Sopenharmony_ci	/* enable deep sleep interrupt */
468c2ecf20Sopenharmony_ci	out_8(&gpiow->wkup_inten, in_8(&gpiow->wkup_inten) | (1 << pin));
478c2ecf20Sopenharmony_ci	/* low/high level creates wakeup interrupt */
488c2ecf20Sopenharmony_ci	tmp = in_be16(&gpiow->wkup_itype);
498c2ecf20Sopenharmony_ci	tmp &= ~(0x3 << (pin * 2));
508c2ecf20Sopenharmony_ci	tmp |= (!level + 1) << (pin * 2);
518c2ecf20Sopenharmony_ci	out_be16(&gpiow->wkup_itype, tmp);
528c2ecf20Sopenharmony_ci	/* master enable */
538c2ecf20Sopenharmony_ci	out_8(&gpiow->wkup_maste, 1);
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	return 0;
568c2ecf20Sopenharmony_ci}
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ciint mpc52xx_pm_prepare(void)
598c2ecf20Sopenharmony_ci{
608c2ecf20Sopenharmony_ci	struct device_node *np;
618c2ecf20Sopenharmony_ci	const struct of_device_id immr_ids[] = {
628c2ecf20Sopenharmony_ci		{ .compatible = "fsl,mpc5200-immr", },
638c2ecf20Sopenharmony_ci		{ .compatible = "fsl,mpc5200b-immr", },
648c2ecf20Sopenharmony_ci		{ .type = "soc", .compatible = "mpc5200", }, /* lite5200 */
658c2ecf20Sopenharmony_ci		{ .type = "builtin", .compatible = "mpc5200", }, /* efika */
668c2ecf20Sopenharmony_ci		{}
678c2ecf20Sopenharmony_ci	};
688c2ecf20Sopenharmony_ci	struct resource res;
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci	/* map the whole register space */
718c2ecf20Sopenharmony_ci	np = of_find_matching_node(NULL, immr_ids);
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	if (of_address_to_resource(np, 0, &res)) {
748c2ecf20Sopenharmony_ci		pr_err("mpc52xx_pm_prepare(): could not get IMMR address\n");
758c2ecf20Sopenharmony_ci		of_node_put(np);
768c2ecf20Sopenharmony_ci		return -ENOSYS;
778c2ecf20Sopenharmony_ci	}
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci	mbar = ioremap(res.start, 0xc000); /* we should map whole region including SRAM */
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	of_node_put(np);
828c2ecf20Sopenharmony_ci	if (!mbar) {
838c2ecf20Sopenharmony_ci		pr_err("mpc52xx_pm_prepare(): could not map registers\n");
848c2ecf20Sopenharmony_ci		return -ENOSYS;
858c2ecf20Sopenharmony_ci	}
868c2ecf20Sopenharmony_ci	/* these offsets are from mpc5200 users manual */
878c2ecf20Sopenharmony_ci	sdram	= mbar + 0x100;
888c2ecf20Sopenharmony_ci	cdm	= mbar + 0x200;
898c2ecf20Sopenharmony_ci	intr	= mbar + 0x500;
908c2ecf20Sopenharmony_ci	gpiow	= mbar + 0xc00;
918c2ecf20Sopenharmony_ci	sram	= mbar + 0x8000;	/* Those will be handled by the */
928c2ecf20Sopenharmony_ci	sram_size = 0x4000;		/* bestcomm driver soon */
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci	/* call board suspend code, if applicable */
958c2ecf20Sopenharmony_ci	if (mpc52xx_suspend.board_suspend_prepare)
968c2ecf20Sopenharmony_ci		mpc52xx_suspend.board_suspend_prepare(mbar);
978c2ecf20Sopenharmony_ci	else {
988c2ecf20Sopenharmony_ci		printk(KERN_ALERT "%s: %i don't know how to wake up the board\n",
998c2ecf20Sopenharmony_ci				__func__, __LINE__);
1008c2ecf20Sopenharmony_ci		goto out_unmap;
1018c2ecf20Sopenharmony_ci	}
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci	return 0;
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci out_unmap:
1068c2ecf20Sopenharmony_ci	iounmap(mbar);
1078c2ecf20Sopenharmony_ci	return -ENOSYS;
1088c2ecf20Sopenharmony_ci}
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cichar saved_sram[0x4000];
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ciint mpc52xx_pm_enter(suspend_state_t state)
1148c2ecf20Sopenharmony_ci{
1158c2ecf20Sopenharmony_ci	u32 clk_enables;
1168c2ecf20Sopenharmony_ci	u32 msr, hid0;
1178c2ecf20Sopenharmony_ci	u32 intr_main_mask;
1188c2ecf20Sopenharmony_ci	void __iomem * irq_0x500 = (void __iomem *)CONFIG_KERNEL_START + 0x500;
1198c2ecf20Sopenharmony_ci	unsigned long irq_0x500_stop = (unsigned long)irq_0x500 + mpc52xx_ds_cached_size;
1208c2ecf20Sopenharmony_ci	char saved_0x500[0x600-0x500];
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci	if (WARN_ON(mpc52xx_ds_cached_size > sizeof(saved_0x500)))
1238c2ecf20Sopenharmony_ci		return -ENOMEM;
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	/* disable all interrupts in PIC */
1268c2ecf20Sopenharmony_ci	intr_main_mask = in_be32(&intr->main_mask);
1278c2ecf20Sopenharmony_ci	out_be32(&intr->main_mask, intr_main_mask | 0x1ffff);
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	/* don't let DEC expire any time soon */
1308c2ecf20Sopenharmony_ci	mtspr(SPRN_DEC, 0x7fffffff);
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	/* save SRAM */
1338c2ecf20Sopenharmony_ci	memcpy(saved_sram, sram, sram_size);
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	/* copy low level suspend code to sram */
1368c2ecf20Sopenharmony_ci	memcpy(sram, mpc52xx_ds_sram, mpc52xx_ds_sram_size);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	out_8(&cdm->ccs_sleep_enable, 1);
1398c2ecf20Sopenharmony_ci	out_8(&cdm->osc_sleep_enable, 1);
1408c2ecf20Sopenharmony_ci	out_8(&cdm->ccs_qreq_test, 1);
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	/* disable all but SDRAM and bestcomm (SRAM) clocks */
1438c2ecf20Sopenharmony_ci	clk_enables = in_be32(&cdm->clk_enables);
1448c2ecf20Sopenharmony_ci	out_be32(&cdm->clk_enables, clk_enables & 0x00088000);
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	/* disable power management */
1478c2ecf20Sopenharmony_ci	msr = mfmsr();
1488c2ecf20Sopenharmony_ci	mtmsr(msr & ~MSR_POW);
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci	/* enable sleep mode, disable others */
1518c2ecf20Sopenharmony_ci	hid0 = mfspr(SPRN_HID0);
1528c2ecf20Sopenharmony_ci	mtspr(SPRN_HID0, (hid0 & ~(HID0_DOZE | HID0_NAP | HID0_DPM)) | HID0_SLEEP);
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci	/* save original, copy our irq handler, flush from dcache and invalidate icache */
1558c2ecf20Sopenharmony_ci	memcpy(saved_0x500, irq_0x500, mpc52xx_ds_cached_size);
1568c2ecf20Sopenharmony_ci	memcpy(irq_0x500, mpc52xx_ds_cached, mpc52xx_ds_cached_size);
1578c2ecf20Sopenharmony_ci	flush_icache_range((unsigned long)irq_0x500, irq_0x500_stop);
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	/* call low-level sleep code */
1608c2ecf20Sopenharmony_ci	mpc52xx_deep_sleep(sram, sdram, cdm, intr);
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	/* restore original irq handler */
1638c2ecf20Sopenharmony_ci	memcpy(irq_0x500, saved_0x500, mpc52xx_ds_cached_size);
1648c2ecf20Sopenharmony_ci	flush_icache_range((unsigned long)irq_0x500, irq_0x500_stop);
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci	/* restore old power mode */
1678c2ecf20Sopenharmony_ci	mtmsr(msr & ~MSR_POW);
1688c2ecf20Sopenharmony_ci	mtspr(SPRN_HID0, hid0);
1698c2ecf20Sopenharmony_ci	mtmsr(msr);
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci	out_be32(&cdm->clk_enables, clk_enables);
1728c2ecf20Sopenharmony_ci	out_8(&cdm->ccs_sleep_enable, 0);
1738c2ecf20Sopenharmony_ci	out_8(&cdm->osc_sleep_enable, 0);
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci	/* restore SRAM */
1768c2ecf20Sopenharmony_ci	memcpy(sram, saved_sram, sram_size);
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	/* reenable interrupts in PIC */
1798c2ecf20Sopenharmony_ci	out_be32(&intr->main_mask, intr_main_mask);
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci	return 0;
1828c2ecf20Sopenharmony_ci}
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_civoid mpc52xx_pm_finish(void)
1858c2ecf20Sopenharmony_ci{
1868c2ecf20Sopenharmony_ci	/* call board resume code */
1878c2ecf20Sopenharmony_ci	if (mpc52xx_suspend.board_resume_finish)
1888c2ecf20Sopenharmony_ci		mpc52xx_suspend.board_resume_finish(mbar);
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci	iounmap(mbar);
1918c2ecf20Sopenharmony_ci}
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_cistatic const struct platform_suspend_ops mpc52xx_pm_ops = {
1948c2ecf20Sopenharmony_ci	.valid		= mpc52xx_pm_valid,
1958c2ecf20Sopenharmony_ci	.prepare	= mpc52xx_pm_prepare,
1968c2ecf20Sopenharmony_ci	.enter		= mpc52xx_pm_enter,
1978c2ecf20Sopenharmony_ci	.finish		= mpc52xx_pm_finish,
1988c2ecf20Sopenharmony_ci};
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ciint __init mpc52xx_pm_init(void)
2018c2ecf20Sopenharmony_ci{
2028c2ecf20Sopenharmony_ci	suspend_set_ops(&mpc52xx_pm_ops);
2038c2ecf20Sopenharmony_ci	return 0;
2048c2ecf20Sopenharmony_ci}
205