18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Freescale Media5200 board Device Tree Source 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright 2009 Secret Lab Technologies Ltd. 68c2ecf20Sopenharmony_ci * Grant Likely <grant.likely@secretlab.ca> 78c2ecf20Sopenharmony_ci * Steven Cavanagh <scavanagh@secretlab.ca> 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci/include/ "mpc5200b.dtsi" 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci&gpt0 { fsl,has-wdt; }; 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci/ { 158c2ecf20Sopenharmony_ci model = "fsl,media5200"; 168c2ecf20Sopenharmony_ci compatible = "fsl,media5200"; 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci aliases { 198c2ecf20Sopenharmony_ci console = &console; 208c2ecf20Sopenharmony_ci ethernet0 = ð0; 218c2ecf20Sopenharmony_ci }; 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci chosen { 248c2ecf20Sopenharmony_ci stdout-path = &console; 258c2ecf20Sopenharmony_ci }; 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci cpus { 288c2ecf20Sopenharmony_ci PowerPC,5200@0 { 298c2ecf20Sopenharmony_ci timebase-frequency = <33000000>; // 33 MHz, these were configured by U-Boot 308c2ecf20Sopenharmony_ci bus-frequency = <132000000>; // 132 MHz 318c2ecf20Sopenharmony_ci clock-frequency = <396000000>; // 396 MHz 328c2ecf20Sopenharmony_ci }; 338c2ecf20Sopenharmony_ci }; 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci memory@0 { 368c2ecf20Sopenharmony_ci reg = <0x00000000 0x08000000>; // 128MB RAM 378c2ecf20Sopenharmony_ci }; 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci soc5200@f0000000 { 408c2ecf20Sopenharmony_ci bus-frequency = <132000000>;// 132 MHz 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci psc@2000 { // PSC1 438c2ecf20Sopenharmony_ci status = "disabled"; 448c2ecf20Sopenharmony_ci }; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci psc@2200 { // PSC2 478c2ecf20Sopenharmony_ci status = "disabled"; 488c2ecf20Sopenharmony_ci }; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci psc@2400 { // PSC3 518c2ecf20Sopenharmony_ci status = "disabled"; 528c2ecf20Sopenharmony_ci }; 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ci psc@2600 { // PSC4 558c2ecf20Sopenharmony_ci status = "disabled"; 568c2ecf20Sopenharmony_ci }; 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci psc@2800 { // PSC5 598c2ecf20Sopenharmony_ci status = "disabled"; 608c2ecf20Sopenharmony_ci }; 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci // PSC6 in uart mode 638c2ecf20Sopenharmony_ci console: psc@2c00 { // PSC6 648c2ecf20Sopenharmony_ci compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; 658c2ecf20Sopenharmony_ci }; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci ethernet@3000 { 688c2ecf20Sopenharmony_ci phy-handle = <&phy0>; 698c2ecf20Sopenharmony_ci }; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci mdio@3000 { 728c2ecf20Sopenharmony_ci phy0: ethernet-phy@0 { 738c2ecf20Sopenharmony_ci reg = <0>; 748c2ecf20Sopenharmony_ci }; 758c2ecf20Sopenharmony_ci }; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci usb@1000 { 788c2ecf20Sopenharmony_ci reg = <0x1000 0x100>; 798c2ecf20Sopenharmony_ci }; 808c2ecf20Sopenharmony_ci }; 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci pci@f0000d00 { 838c2ecf20Sopenharmony_ci interrupt-map-mask = <0xf800 0 0 7>; 848c2ecf20Sopenharmony_ci interrupt-map = <0xc000 0 0 1 &media5200_fpga 0 2 // 1st slot 858c2ecf20Sopenharmony_ci 0xc000 0 0 2 &media5200_fpga 0 3 868c2ecf20Sopenharmony_ci 0xc000 0 0 3 &media5200_fpga 0 4 878c2ecf20Sopenharmony_ci 0xc000 0 0 4 &media5200_fpga 0 5 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci 0xc800 0 0 1 &media5200_fpga 0 3 // 2nd slot 908c2ecf20Sopenharmony_ci 0xc800 0 0 2 &media5200_fpga 0 4 918c2ecf20Sopenharmony_ci 0xc800 0 0 3 &media5200_fpga 0 5 928c2ecf20Sopenharmony_ci 0xc800 0 0 4 &media5200_fpga 0 2 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci 0xd000 0 0 1 &media5200_fpga 0 4 // miniPCI 958c2ecf20Sopenharmony_ci 0xd000 0 0 2 &media5200_fpga 0 5 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci 0xe000 0 0 1 &media5200_fpga 0 5 // CoralIP 988c2ecf20Sopenharmony_ci >; 998c2ecf20Sopenharmony_ci ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000 1008c2ecf20Sopenharmony_ci 0x02000000 0 0xa0000000 0xa0000000 0 0x10000000 1018c2ecf20Sopenharmony_ci 0x01000000 0 0x00000000 0xb0000000 0 0x01000000>; 1028c2ecf20Sopenharmony_ci interrupt-parent = <&mpc5200_pic>; 1038c2ecf20Sopenharmony_ci }; 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci localbus { 1068c2ecf20Sopenharmony_ci ranges = < 0 0 0xfc000000 0x02000000 1078c2ecf20Sopenharmony_ci 1 0 0xfe000000 0x02000000 1088c2ecf20Sopenharmony_ci 2 0 0xf0010000 0x00010000 1098c2ecf20Sopenharmony_ci 3 0 0xf0020000 0x00010000 >; 1108c2ecf20Sopenharmony_ci flash@0,0 { 1118c2ecf20Sopenharmony_ci compatible = "amd,am29lv28ml", "cfi-flash"; 1128c2ecf20Sopenharmony_ci reg = <0 0x0 0x2000000>; // 32 MB 1138c2ecf20Sopenharmony_ci bank-width = <4>; // Width in bytes of the flash bank 1148c2ecf20Sopenharmony_ci device-width = <2>; // Two devices on each bank 1158c2ecf20Sopenharmony_ci }; 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci flash@1,0 { 1188c2ecf20Sopenharmony_ci compatible = "amd,am29lv28ml", "cfi-flash"; 1198c2ecf20Sopenharmony_ci reg = <1 0 0x2000000>; // 32 MB 1208c2ecf20Sopenharmony_ci bank-width = <4>; // Width in bytes of the flash bank 1218c2ecf20Sopenharmony_ci device-width = <2>; // Two devices on each bank 1228c2ecf20Sopenharmony_ci }; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci media5200_fpga: fpga@2,0 { 1258c2ecf20Sopenharmony_ci compatible = "fsl,media5200-fpga"; 1268c2ecf20Sopenharmony_ci interrupt-controller; 1278c2ecf20Sopenharmony_ci #interrupt-cells = <2>; // 0:bank 1:id; no type field 1288c2ecf20Sopenharmony_ci reg = <2 0 0x10000>; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci interrupt-parent = <&mpc5200_pic>; 1318c2ecf20Sopenharmony_ci interrupts = <0 0 3 // IRQ bank 0 1328c2ecf20Sopenharmony_ci 1 1 3>; // IRQ bank 1 1338c2ecf20Sopenharmony_ci }; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci uart@3,0 { 1368c2ecf20Sopenharmony_ci compatible = "ti,tl16c752bpt"; 1378c2ecf20Sopenharmony_ci reg = <3 0 0x10000>; 1388c2ecf20Sopenharmony_ci interrupt-parent = <&media5200_fpga>; 1398c2ecf20Sopenharmony_ci interrupts = <0 0 0 1>; // 2 irqs 1408c2ecf20Sopenharmony_ci }; 1418c2ecf20Sopenharmony_ci }; 1428c2ecf20Sopenharmony_ci}; 143