18c2ecf20Sopenharmony_ci/dts-v1/; 28c2ecf20Sopenharmony_ci/ { 38c2ecf20Sopenharmony_ci compatible = "opencores,or1ksim"; 48c2ecf20Sopenharmony_ci #address-cells = <1>; 58c2ecf20Sopenharmony_ci #size-cells = <1>; 68c2ecf20Sopenharmony_ci interrupt-parent = <&pic>; 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci aliases { 98c2ecf20Sopenharmony_ci uart0 = &serial0; 108c2ecf20Sopenharmony_ci }; 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci chosen { 138c2ecf20Sopenharmony_ci bootargs = "earlycon"; 148c2ecf20Sopenharmony_ci stdout-path = "uart0:115200"; 158c2ecf20Sopenharmony_ci }; 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci memory@0 { 188c2ecf20Sopenharmony_ci device_type = "memory"; 198c2ecf20Sopenharmony_ci reg = <0x00000000 0x02000000>; 208c2ecf20Sopenharmony_ci }; 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci cpus { 238c2ecf20Sopenharmony_ci #address-cells = <1>; 248c2ecf20Sopenharmony_ci #size-cells = <0>; 258c2ecf20Sopenharmony_ci cpu@0 { 268c2ecf20Sopenharmony_ci compatible = "opencores,or1200-rtlsvn481"; 278c2ecf20Sopenharmony_ci reg = <0>; 288c2ecf20Sopenharmony_ci clock-frequency = <20000000>; 298c2ecf20Sopenharmony_ci }; 308c2ecf20Sopenharmony_ci cpu@1 { 318c2ecf20Sopenharmony_ci compatible = "opencores,or1200-rtlsvn481"; 328c2ecf20Sopenharmony_ci reg = <1>; 338c2ecf20Sopenharmony_ci clock-frequency = <20000000>; 348c2ecf20Sopenharmony_ci }; 358c2ecf20Sopenharmony_ci }; 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci ompic: ompic@98000000 { 388c2ecf20Sopenharmony_ci compatible = "openrisc,ompic"; 398c2ecf20Sopenharmony_ci reg = <0x98000000 16>; 408c2ecf20Sopenharmony_ci interrupt-controller; 418c2ecf20Sopenharmony_ci #interrupt-cells = <0>; 428c2ecf20Sopenharmony_ci interrupts = <1>; 438c2ecf20Sopenharmony_ci }; 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci /* 468c2ecf20Sopenharmony_ci * OR1K PIC is built into CPU and accessed via special purpose 478c2ecf20Sopenharmony_ci * registers. It is not addressable and, hence, has no 'reg' 488c2ecf20Sopenharmony_ci * property. 498c2ecf20Sopenharmony_ci */ 508c2ecf20Sopenharmony_ci pic: pic { 518c2ecf20Sopenharmony_ci compatible = "opencores,or1k-pic-level"; 528c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 538c2ecf20Sopenharmony_ci interrupt-controller; 548c2ecf20Sopenharmony_ci }; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci serial0: serial@90000000 { 578c2ecf20Sopenharmony_ci compatible = "opencores,uart16550-rtlsvn105", "ns16550a"; 588c2ecf20Sopenharmony_ci reg = <0x90000000 0x100>; 598c2ecf20Sopenharmony_ci interrupts = <2>; 608c2ecf20Sopenharmony_ci clock-frequency = <20000000>; 618c2ecf20Sopenharmony_ci }; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci enet0: ethoc@92000000 { 648c2ecf20Sopenharmony_ci compatible = "opencores,ethoc"; 658c2ecf20Sopenharmony_ci reg = <0x92000000 0x800>; 668c2ecf20Sopenharmony_ci interrupts = <4>; 678c2ecf20Sopenharmony_ci big-endian; 688c2ecf20Sopenharmony_ci }; 698c2ecf20Sopenharmony_ci}; 70