18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/dts-v1/;
38c2ecf20Sopenharmony_ci/ {
48c2ecf20Sopenharmony_ci	compatible = "opencores,or1ksim";
58c2ecf20Sopenharmony_ci	#address-cells = <1>;
68c2ecf20Sopenharmony_ci	#size-cells = <1>;
78c2ecf20Sopenharmony_ci	interrupt-parent = <&pic>;
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci	aliases {
108c2ecf20Sopenharmony_ci		uart0 = &serial0;
118c2ecf20Sopenharmony_ci	};
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci	chosen {
148c2ecf20Sopenharmony_ci		bootargs = "earlycon";
158c2ecf20Sopenharmony_ci		stdout-path = "uart0:115200";
168c2ecf20Sopenharmony_ci	};
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci	memory@0 {
198c2ecf20Sopenharmony_ci		device_type = "memory";
208c2ecf20Sopenharmony_ci		reg = <0x00000000 0x02000000>;
218c2ecf20Sopenharmony_ci	};
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci	cpus {
248c2ecf20Sopenharmony_ci		#address-cells = <1>;
258c2ecf20Sopenharmony_ci		#size-cells = <0>;
268c2ecf20Sopenharmony_ci		cpu@0 {
278c2ecf20Sopenharmony_ci			compatible = "opencores,or1200-rtlsvn481";
288c2ecf20Sopenharmony_ci			reg = <0>;
298c2ecf20Sopenharmony_ci			clock-frequency = <20000000>;
308c2ecf20Sopenharmony_ci		};
318c2ecf20Sopenharmony_ci	};
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci	/*
348c2ecf20Sopenharmony_ci	 * OR1K PIC is built into CPU and accessed via special purpose
358c2ecf20Sopenharmony_ci	 * registers.  It is not addressable and, hence, has no 'reg'
368c2ecf20Sopenharmony_ci	 * property.
378c2ecf20Sopenharmony_ci	 */
388c2ecf20Sopenharmony_ci	pic: pic {
398c2ecf20Sopenharmony_ci		compatible = "opencores,or1k-pic";
408c2ecf20Sopenharmony_ci		#interrupt-cells = <1>;
418c2ecf20Sopenharmony_ci		interrupt-controller;
428c2ecf20Sopenharmony_ci	};
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci	serial0: serial@90000000 {
458c2ecf20Sopenharmony_ci		compatible = "opencores,uart16550-rtlsvn105", "ns16550a";
468c2ecf20Sopenharmony_ci		reg = <0x90000000 0x100>;
478c2ecf20Sopenharmony_ci		interrupts = <2>;
488c2ecf20Sopenharmony_ci		clock-frequency = <20000000>;
498c2ecf20Sopenharmony_ci	};
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci	enet0: ethoc@92000000 {
528c2ecf20Sopenharmony_ci		compatible = "opencores,ethoc";
538c2ecf20Sopenharmony_ci		reg = <0x92000000 0x800>;
548c2ecf20Sopenharmony_ci		interrupts = <4>;
558c2ecf20Sopenharmony_ci		big-endian;
568c2ecf20Sopenharmony_ci	};
578c2ecf20Sopenharmony_ci};
58