18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Cobalt Qube/Raq PCI support
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public
58c2ecf20Sopenharmony_ci * License.  See the file "COPYING" in the main directory of this archive
68c2ecf20Sopenharmony_ci * for more details.
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Copyright (C) 1995, 1996, 1997, 2002, 2003 by Ralf Baechle
98c2ecf20Sopenharmony_ci * Copyright (C) 2001, 2002, 2003 by Liam Davies (ldavies@agile.tv)
108c2ecf20Sopenharmony_ci */
118c2ecf20Sopenharmony_ci#include <linux/types.h>
128c2ecf20Sopenharmony_ci#include <linux/pci.h>
138c2ecf20Sopenharmony_ci#include <linux/kernel.h>
148c2ecf20Sopenharmony_ci#include <linux/init.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#include <asm/io.h>
178c2ecf20Sopenharmony_ci#include <asm/gt64120.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include <cobalt.h>
208c2ecf20Sopenharmony_ci#include <irq.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci/*
238c2ecf20Sopenharmony_ci * PCI slot numbers
248c2ecf20Sopenharmony_ci */
258c2ecf20Sopenharmony_ci#define COBALT_PCICONF_CPU	0x06
268c2ecf20Sopenharmony_ci#define COBALT_PCICONF_ETH0	0x07
278c2ecf20Sopenharmony_ci#define COBALT_PCICONF_RAQSCSI	0x08
288c2ecf20Sopenharmony_ci#define COBALT_PCICONF_VIA	0x09
298c2ecf20Sopenharmony_ci#define COBALT_PCICONF_PCISLOT	0x0A
308c2ecf20Sopenharmony_ci#define COBALT_PCICONF_ETH1	0x0C
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci/*
338c2ecf20Sopenharmony_ci * The Cobalt board ID information.  The boards have an ID number wired
348c2ecf20Sopenharmony_ci * into the VIA that is available in the high nibble of register 94.
358c2ecf20Sopenharmony_ci */
368c2ecf20Sopenharmony_ci#define VIA_COBALT_BRD_ID_REG  0x94
378c2ecf20Sopenharmony_ci#define VIA_COBALT_BRD_REG_to_ID(reg)	((unsigned char)(reg) >> 4)
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_cistatic void qube_raq_galileo_early_fixup(struct pci_dev *dev)
408c2ecf20Sopenharmony_ci{
418c2ecf20Sopenharmony_ci	if (dev->devfn == PCI_DEVFN(0, 0) &&
428c2ecf20Sopenharmony_ci		(dev->class >> 8) == PCI_CLASS_MEMORY_OTHER) {
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci		dev->class = (PCI_CLASS_BRIDGE_HOST << 8) | (dev->class & 0xff);
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci		printk(KERN_INFO "Galileo: fixed bridge class\n");
478c2ecf20Sopenharmony_ci	}
488c2ecf20Sopenharmony_ci}
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_GT64111,
518c2ecf20Sopenharmony_ci	 qube_raq_galileo_early_fixup);
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_cistatic void qube_raq_via_bmIDE_fixup(struct pci_dev *dev)
548c2ecf20Sopenharmony_ci{
558c2ecf20Sopenharmony_ci	unsigned short cfgword;
568c2ecf20Sopenharmony_ci	unsigned char lt;
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	/* Enable Bus Mastering and fast back to back. */
598c2ecf20Sopenharmony_ci	pci_read_config_word(dev, PCI_COMMAND, &cfgword);
608c2ecf20Sopenharmony_ci	cfgword |= (PCI_COMMAND_FAST_BACK | PCI_COMMAND_MASTER);
618c2ecf20Sopenharmony_ci	pci_write_config_word(dev, PCI_COMMAND, cfgword);
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci	/* Enable both ide interfaces. ROM only enables primary one.  */
648c2ecf20Sopenharmony_ci	pci_write_config_byte(dev, 0x40, 0xb);
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci	/* Set latency timer to reasonable value. */
678c2ecf20Sopenharmony_ci	pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lt);
688c2ecf20Sopenharmony_ci	if (lt < 64)
698c2ecf20Sopenharmony_ci		pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
708c2ecf20Sopenharmony_ci	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, 8);
718c2ecf20Sopenharmony_ci}
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1,
748c2ecf20Sopenharmony_ci	 qube_raq_via_bmIDE_fixup);
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_cistatic void qube_raq_galileo_fixup(struct pci_dev *dev)
778c2ecf20Sopenharmony_ci{
788c2ecf20Sopenharmony_ci	if (dev->devfn != PCI_DEVFN(0, 0))
798c2ecf20Sopenharmony_ci		return;
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	/* Fix PCI latency-timer and cache-line-size values in Galileo
828c2ecf20Sopenharmony_ci	 * host bridge.
838c2ecf20Sopenharmony_ci	 */
848c2ecf20Sopenharmony_ci	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
858c2ecf20Sopenharmony_ci	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, 8);
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci	/*
888c2ecf20Sopenharmony_ci	 * The code described by the comment below has been removed
898c2ecf20Sopenharmony_ci	 * as it causes bus mastering by the Ethernet controllers
908c2ecf20Sopenharmony_ci	 * to break under any kind of network load. We always set
918c2ecf20Sopenharmony_ci	 * the retry timeouts to their maximum.
928c2ecf20Sopenharmony_ci	 *
938c2ecf20Sopenharmony_ci	 * --x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--
948c2ecf20Sopenharmony_ci	 *
958c2ecf20Sopenharmony_ci	 * On all machines prior to Q2, we had the STOP line disconnected
968c2ecf20Sopenharmony_ci	 * from Galileo to VIA on PCI.	The new Galileo does not function
978c2ecf20Sopenharmony_ci	 * correctly unless we have it connected.
988c2ecf20Sopenharmony_ci	 *
998c2ecf20Sopenharmony_ci	 * Therefore we must set the disconnect/retry cycle values to
1008c2ecf20Sopenharmony_ci	 * something sensible when using the new Galileo.
1018c2ecf20Sopenharmony_ci	 */
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci	printk(KERN_INFO "Galileo: revision %u\n", dev->revision);
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci#if 0
1068c2ecf20Sopenharmony_ci	if (dev->revision >= 0x10) {
1078c2ecf20Sopenharmony_ci		/* New Galileo, assumes PCI stop line to VIA is connected. */
1088c2ecf20Sopenharmony_ci		GT_WRITE(GT_PCI0_TOR_OFS, 0x4020);
1098c2ecf20Sopenharmony_ci	} else if (dev->revision == 0x1 || dev->revision == 0x2)
1108c2ecf20Sopenharmony_ci#endif
1118c2ecf20Sopenharmony_ci	{
1128c2ecf20Sopenharmony_ci		signed int timeo;
1138c2ecf20Sopenharmony_ci		/* XXX WE MUST DO THIS ELSE GALILEO LOCKS UP! -DaveM */
1148c2ecf20Sopenharmony_ci		timeo = GT_READ(GT_PCI0_TOR_OFS);
1158c2ecf20Sopenharmony_ci		/* Old Galileo, assumes PCI STOP line to VIA is disconnected. */
1168c2ecf20Sopenharmony_ci		GT_WRITE(GT_PCI0_TOR_OFS,
1178c2ecf20Sopenharmony_ci			(0xff << 16) |		/* retry count */
1188c2ecf20Sopenharmony_ci			(0xff << 8) |		/* timeout 1   */
1198c2ecf20Sopenharmony_ci			0xff);			/* timeout 0   */
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci		/* enable PCI retry exceeded interrupt */
1228c2ecf20Sopenharmony_ci		GT_WRITE(GT_INTRMASK_OFS, GT_INTR_RETRYCTR0_MSK | GT_READ(GT_INTRMASK_OFS));
1238c2ecf20Sopenharmony_ci	}
1248c2ecf20Sopenharmony_ci}
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_GT64111,
1278c2ecf20Sopenharmony_ci	 qube_raq_galileo_fixup);
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ciint cobalt_board_id;
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_cistatic void qube_raq_via_board_id_fixup(struct pci_dev *dev)
1328c2ecf20Sopenharmony_ci{
1338c2ecf20Sopenharmony_ci	u8 id;
1348c2ecf20Sopenharmony_ci	int retval;
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci	retval = pci_read_config_byte(dev, VIA_COBALT_BRD_ID_REG, &id);
1378c2ecf20Sopenharmony_ci	if (retval) {
1388c2ecf20Sopenharmony_ci		panic("Cannot read board ID");
1398c2ecf20Sopenharmony_ci		return;
1408c2ecf20Sopenharmony_ci	}
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	cobalt_board_id = VIA_COBALT_BRD_REG_to_ID(id);
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci	printk(KERN_INFO "Cobalt board ID: %d\n", cobalt_board_id);
1458c2ecf20Sopenharmony_ci}
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0,
1488c2ecf20Sopenharmony_ci	 qube_raq_via_board_id_fixup);
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_cistatic char irq_tab_qube1[] = {
1518c2ecf20Sopenharmony_ci  [COBALT_PCICONF_CPU]	   = 0,
1528c2ecf20Sopenharmony_ci  [COBALT_PCICONF_ETH0]	   = QUBE1_ETH0_IRQ,
1538c2ecf20Sopenharmony_ci  [COBALT_PCICONF_RAQSCSI] = SCSI_IRQ,
1548c2ecf20Sopenharmony_ci  [COBALT_PCICONF_VIA]	   = 0,
1558c2ecf20Sopenharmony_ci  [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
1568c2ecf20Sopenharmony_ci  [COBALT_PCICONF_ETH1]	   = 0
1578c2ecf20Sopenharmony_ci};
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_cistatic char irq_tab_cobalt[] = {
1608c2ecf20Sopenharmony_ci  [COBALT_PCICONF_CPU]	   = 0,
1618c2ecf20Sopenharmony_ci  [COBALT_PCICONF_ETH0]	   = ETH0_IRQ,
1628c2ecf20Sopenharmony_ci  [COBALT_PCICONF_RAQSCSI] = SCSI_IRQ,
1638c2ecf20Sopenharmony_ci  [COBALT_PCICONF_VIA]	   = 0,
1648c2ecf20Sopenharmony_ci  [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
1658c2ecf20Sopenharmony_ci  [COBALT_PCICONF_ETH1]	   = ETH1_IRQ
1668c2ecf20Sopenharmony_ci};
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_cistatic char irq_tab_raq2[] = {
1698c2ecf20Sopenharmony_ci  [COBALT_PCICONF_CPU]	   = 0,
1708c2ecf20Sopenharmony_ci  [COBALT_PCICONF_ETH0]	   = ETH0_IRQ,
1718c2ecf20Sopenharmony_ci  [COBALT_PCICONF_RAQSCSI] = RAQ2_SCSI_IRQ,
1728c2ecf20Sopenharmony_ci  [COBALT_PCICONF_VIA]	   = 0,
1738c2ecf20Sopenharmony_ci  [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
1748c2ecf20Sopenharmony_ci  [COBALT_PCICONF_ETH1]	   = ETH1_IRQ
1758c2ecf20Sopenharmony_ci};
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_ciint pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
1788c2ecf20Sopenharmony_ci{
1798c2ecf20Sopenharmony_ci	if (cobalt_board_id <= COBALT_BRD_ID_QUBE1)
1808c2ecf20Sopenharmony_ci		return irq_tab_qube1[slot];
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	if (cobalt_board_id == COBALT_BRD_ID_RAQ2)
1838c2ecf20Sopenharmony_ci		return irq_tab_raq2[slot];
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci	return irq_tab_cobalt[slot];
1868c2ecf20Sopenharmony_ci}
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci/* Do platform specific device initialization at pci_enable_device() time */
1898c2ecf20Sopenharmony_ciint pcibios_plat_dev_init(struct pci_dev *dev)
1908c2ecf20Sopenharmony_ci{
1918c2ecf20Sopenharmony_ci	return 0;
1928c2ecf20Sopenharmony_ci}
193